# *MP4078*

### **Primary-Side Control, CV Output, Single-Stage Offline Controller with Active PFC**

### **DESCRIPTION**

The MP4078 is an single-stage offline controller with active power factor correction (PFC) for constant voltage output applications. The device implements primary-side regulation (PSR) control without requiring a secondary feedback circuit or optocoupler for flyback applications. It is also available for non-isolated topologies (e.g. buck-boost).

The device achieves ultra-low standby power consumption. Its pulse frequency modulation (PFM) implements a minimum operating frequency under no-load conditions. The MP4078 works in discontinuous conduction mode (DCM) with valley switching for improved efficiency performance.

The MP4078 operates in constant-on-time (COT) mode to achieve a high power factor across the universal input. It adopts a cascode MOSFET technique to achieve fast start-up with few external components.

The MP4078 integrates multiple protection features that greatly enhance system reliability and safety, including output over-voltage protection (OVP), output short-circuit protection (SCP), primary-side over-current protection (OCP), and over-temperature protection (OTP).

The MP4078 is available in an SOIC-8 package.

### **TYPICAL APPLICATION CIRCUIT**

### **FEATURES**

- Primary-Side Control with Simple Design and Minimal External Components
- Ultra-Low No-Load Power Consumption, Typically below 50mW with  $230V_{AC}$
- Good Performance on PF and THD
- Fast Transient Response
- Fast Start-Up
- Novel Control Scheme with Continuous Peak Current Limitation
- Primary-Side Over-Current Protection (OCP)
- Output Over-Voltage Protection (OVP)
- Output Short-Circuit Protection (SCP)
- Brownout Protection
- Thermal Shutdown
- Available in an SOIC-8 Package

### **APPLICATIONS**

- Smart LED Lighting
- Front-End Pre-Regulators

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



**Figure 1: Isolated Flyback Application**



### **ORDERING INFORMATION**



\* For Tape & Reel, add suffix –Z (e.g. MP4078GS–Z).

### **TOP MARKING**

## MP4078

### LLLLLLLL

### **MPSYWW**

MP4078: Part number LLLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code

### **PACKAGE REFERENCE**





### **PIN FUNCTIONS**



### **ABSOLUTE MAXIMUM RATINGS**  (1)



### *ESD Ratings*



### *Recommended Operating Conditions*  (3)

Supply voltage  $(V_{\text{CC}})$  .....................8.4V to 25V Operating junction temp  $(T_J)$  .... -40<sup>o</sup>C to +125<sup>o</sup>C

#### *Thermal Resistance*  (4) *θJA θJC*

SOIC-8.………….…...…..........96.......45....°C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub> (MAX) -  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

**VCC = 12V, TJ = -40°C to +125°C, min and max are guaranteed by characterization, typically tested under 25°C, unless otherwise specified.** 





## **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 12V, TJ = -40°C to +125°C, min and max are guaranteed by characterization, typically tested under 25°C, unless otherwise specified.** 





## **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 12V, TJ = -40°C to +125°C, min and max are guaranteed by characterization, typically tested under 25°C, unless otherwise specified.** 



**Notes:**

5) Guaranteed by design.

6) Guaranteed by characterization.



## **TYPICAL CHARACTERISTICS**





### **TYPICAL CHARACTERISTICS** *(continued)*





### **TYPICAL CHARACTERISTICS** *(continued)*





### **TYPICAL CHARACTERISTICS** *(continued)*





## **TYPICAL PERFORMANCE CHARACTERISTICS**

Performance waveforms are tested on the EV4078-S-00A evaluation board, V<sub>IN</sub> = 90V<sub>AC</sub> to 265V<sub>AC</sub>, **VOUT = 50V, IOUT = 600mA, TA = 25°C, unless otherwise noted.** 





## **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

Performance waveforms are tested on the EV4078-S-00A evaluation board, V<sub>IN</sub> = 90V<sub>AC</sub> to 265V<sub>AC</sub>, **VOUT = 50V, IOUT = 600mA, TA = 25°C, unless otherwise noted.** 



**Steady State**  115VAC, full load

**CH1: V<sub>ZCD</sub> 2V/div.** 

**CH2: COMP 1V/div. CH4: IPRI 1A/div.**



**Steady State** 









### **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

Performance waveforms are tested on the EV4078-S-00A evaluation board, V<sub>IN</sub> = 90V<sub>AC</sub> to 265V<sub>AC</sub>, **VOUT = 50V, IOUT = 600mA, TA = 25°C, unless otherwise noted.** 



#### **Transient High Triggering**

230V<sub>AC</sub>, full load to no load



## **Transient High Triggering**











### **FUNCTIONAL BLOCK DIAGRAM**



**Figure 2: MP4078 Functional Block Diagram** 



## **OPERATION**

The MP4078 is a primary-side regulation (PSR) controller with power factor correction (PFC) for applications with offline, constant-voltage LED drivers or pre-regulators. The MP4078 achieves good performance with high power factor (PF), low total harmonic distortion (THD), fast transient response, and ultra-low standby power consumption. It also eliminates the cost of the optocoupler and secondary regulation circuits required in conventional flyback design applications.

#### **Start-Up**

Initially, the voltage on the GATE pin  $(V<sub>GATE</sub>)$  is charged through the external pull-up resistor  $(R_{MULT UP})$ , which is placed between the MULT pin and the rectified input voltage. When  $V_{GATE}$ reaches the gate threshold of the external MOSFET, the MP4078 uses cascode MOSFET architecture to charge the voltage on the VCC pin  $(V_{CC})$  through a built-in current source. When  $V_{\text{CC}}$  reaches the IC turn-on threshold ( $V_{\text{CCH}}$ ), the MP4078 initializes the configuration of the minimum working cycle  $(t_{CYCLE~MIN})$  and the coefficient of the on-time generator  $(K_{SLEW})$  (see Table 1).





#### **Note:**

7) Recommended in design.

After  $V_{\text{CC}}$  reaches  $V_{\text{CCH}}$ , the MP4078 also stops charging  $V_{CC}$  internally and pulls down the MULT pin through an internal pull-down resistor  $(R_{MULT})$ .  $R_{MULT}$  and  $R_{MULT}$  up form a resistor divider to sense the input voltage. Once the peak voltage on the MULT pin  $(V_{MULT})$  exceeds the brown-in threshold  $(V_{MULT~BI})$ , the MP4078 begins to switch with a soft start.

#### **Primary-Side Regulation**

Figure 3 shows a simplified flyback converter circuit.



Figure 4 illustrates the key waveforms of the flyback converter.



#### **Figure 4: Key Waveforms of Flyback Converters**

While the external MOSFET (Q1) turns on, the rectified input voltage applied on the primary  $inductor (L<sub>M</sub>)$  makes the primary current increase linearly. The rectified diode (D1) is reversely biased, and the load current  $(I<sub>O</sub>)$  is supplied by the secondary capacitor  $(C<sub>O</sub>)$ . Then Q1 turns off, D1 conducts, and the stored energy in the transformer is delivered to the output.

To regulate the output, all information regarding the output voltage must be accurately sensed.

The plateau voltage of the auxiliary winding is proportional to the output voltage while D1 conducts, so this value can be used to indicate the output voltage. The MP4078 monitors this signal on the ZCD pin through a resistor divider.

Because the auxiliary winding voltage is not stable or constant, it requires a sample hold circuit to generate a feedback voltage  $(V_{FB})$  that is equal to the sensed plateau voltage.  $V_{FB}$ represents the output voltage, and is regulated by the internal reference  $(V_{REF})$ . Calculate the ZCD resistor divider ratio with Equation (1):

$$
V_{REF}\times\frac{R_{ZCD1}+R_{ZCD2}}{R_{ZCD2}}=(V_{\text{O}}+V_{\text{DIODE}})\times\frac{N_{\text{AUX}}}{N_{\text{S}}}\ \ \, (1)
$$

Where  $R_{ZCD1}$  and  $R_{ZCD2}$  are external resistor dividers around the ZCD pin,  $V_{\text{O}}$  is the output voltage,  $V_{\text{DIODE}}$  is the forward voltage drop of the rectified diode (D1), NAUX is the number of turns on the auxiliary winding for VCC, and  $N<sub>S</sub>$  is the number of turns on the secondary winding for the output.

Because of the parasitic capacitance and inductance in circuits, switching spikes inevitably exist on the windings when Q1 turns off. This affects the sensing accuracy on the ZCD pin without any blanking time delay. It also inaccurately senses the plateau voltage with a long blanking time delay, since the D1 current drops to zero (especially under light-load conditions).

The MP4078 has an internal variable delay time for ZCD sensing  $(t_{ZCD,DELAY})$ . Its value depends on the peak voltage  $(V_{CS})$  on the S pin (the source of the internal MOSFET), which represents the load condition. Under heavy-load conditions ( $V_{CS} > 0.3V$ ), t<sub>zcp</sub> <sub>DELAY</sub> is set to about 1.79 μs. Under light-load conditions ( $V_{CS} \leq 0.3V$ ),  $t_{ZCD}$   $_{DELAY}$  is adjusted to about 1.16μs.

Figure 5 shows the ZCD sensing delay time.



**Figure 5: ZCD Sensing Delay Time**

#### **Constant-On-Time (COT) Operation**

To achieve a high power factor under universal input, the MP4078 adopts constant-on-time (COT) control.

Figure 6 shows the internal on-time generation block diagram.





In normal operation, the peak voltage on the MULT pin  $(V_{MULT})$  represents the input voltage, which is converted to a charge current. This current charges the slew rate capacitor once the external MOSFET turns on and makes the voltage on the capacitor increase linearly. The voltage on the slew rate capacitor is compared to the output of the error amplifier  $(V_{COMP})$  for feedback to determine the turn-off time for both the internal and external MOSFETs. When the output load decreases,  $V_{COMP}$  drops accordingly.

As an input of the on-time generation comparator, the value is maintained at a certain voltage ( $V_{\text{COMP-HAIF}}$ ) when  $V_{\text{COMP}}$  drops below V<sub>COMP HALF</sub>. That means the on time does not decrease with a constant input voltage. However, it does achieve COT in a sinusoidal period with the whole output load range.



If  $V_{COMP} > V_{COMP}$  HALF, the on time can be calculated with Equation (2):

$$
t_{\rm ON} = \frac{K_{\rm SLEW} \times V_{\rm COMP}}{V_{\rm MULT}}\tag{2}
$$

If  $V_{COMP}\leq V_{COMP}$  HALF, the on time is fixed, and can be calculated with Equation (3):

$$
t_{ON} = \frac{K_{SLEW} \times V_{COMP\_HALF}}{V_{MULT}}
$$
 (3)

Where  $V_{MUUT}$  is the peak voltage on the MULT pin, estimated with Equation (4):

$$
V_{MULT} = \frac{\sqrt{2} \times V_{IN\_rms} \times R_{MULT}}{R_{MULT} + R_{MULT\_UP}}
$$
(4)

Where  $V_{INRMS}$  is the effective value of the input voltage.

Unlike the variable frequency control of conventional boundary conduction mode, the MP4078 works at an approximate fixed frequency across an input sinusoidal period. The working cycle is inversely proportional to  $V_{\text{COMP}},$ which is determined by the output load. When  $V_{COMP}$  reaches  $V_{COMP}$   $_{FULL}$  according to the increasing output load, the MP4078 works at its maximum operating frequency (corresponding to the minimum working cycle,  $t_{CYCLEMM}$ ). The MP4078 lowers its operating frequency when the output load decreases. Its maximum working cycle  $(t_{\text{CVCLE MAX}})$  guarantees output regulation under light-load conditions, and also initiates ultra-low, no-load power consumption.

Figure 7 shows the working cycle and turn-on time curve.



**Figure 7: Working Cycle and Turn-On Time Curve**

#### **Valley Switching Mode**

The MP4078's working cycle (inversely proportional to operating frequency) is determined by  $V_{\text{COMP}}$ . However, the MP4078 does not turn on the switch inflexibly when the working cycle ends. The MP4078 optimizes its turn-on logic with zero-current detection through the ZCD pin.

The MP4078 has a ZCD threshold voltage  $(V_{ZCDTH}$ , typically 100mV). If the voltage on the ZCD pin exceeds 205mV (105mV hysteresis on  $V_{ZCDTH}$ ) then drops below  $V_{ZCDTH}$ , the MP4078 recognizes this as a ZCD falling edge. After a working cycle ends, the MP4078 monitors the ZCD pin and turns on the switch with a delay time  $(t_{ZCD,ON}$ , typically 300ns) since a ZCD falling edge is detected. This decreases the switching loss on both the external and internal MOSFETs for high efficiency. It also guarantees discontinuous conduction mode (DCM) operation.

Figure 8 shows the valley switching.



**Figure 8: Valley Switching**

If no ZCD falling edge is detected under particular states (e.g. start-up), the MP4078 turns on the switch via an internal timer with a fixed period ( $t<sub>STAT</sub>$ , typically 49µs), unless a fault condition occurs.



#### **Adjustable Current Limitation**

The MP4078 implements cycle-by-cycle current limitation through the S pin. When the voltage on the S pin  $(V_{CS})$  reaches the internal current limit, the device immediately stops switching. Unlike a conventional scheme with a fixed current limit, the MP4078 adopts an optimized design to adjust current limitation. Under light-load conditions, the operating frequency decreases according to  $V_{\text{COMP}}$ . To reduce the audible noise influence, the current limit is kept at its minimum value ( $V_{CS~MIN}$ ) when  $V_{COMP}$  drops below  $V_{\text{COMP MIN}}$ . When the output load increases, the upper limit rises linearly and reaches its maximum value ( $V_{CS~MAX}$ ) when  $V_{COMP}$  reaches V<sub>COMP</sub> FULL.

Figure 9 shows adjustable current limitation.



**Figure 9: Adjustable Current Limitation**

#### **Over-Current Protection (OCP)**

If there is an excessive short event or another unexpected condition, the primary current increases sharply out of limitation. To protect the system from damage, the MP4078 integrates independent over-current protection (OCP). If  $V_{CS}$  reaches the OCP threshold ( $V_{CS}$  <sub>OCP</sub>), the MP4078 stops switching immediately and maintains the latch-off state. The device resets when  $V_{CC}$  falls below  $V_{CCL}$ , then rises up to  $V_{CCH}$ again.

#### **Fast Transient Response**

Due to the low bandwidth, the conventional PFC has slow responses in transient conditions. The MP4078 enhances the dynamic behavior of system through the ZCD pin. In normal operation, the device generates  $V_{FB}$  via the sensed plateau voltage on the ZCD pin. If the output voltage drops and  $V_{FB}$  falls below  $V_{FB}$  Low, the MP4078 forces the on time to increase by 1.5 times  $t_{ON}$ 

under real-time  $V_{COMP}$ . It also immediately pushes the operating frequency to its maximum value. Then the output voltage stops dropping and returns to its normal value.

If the output voltage rises and  $V_{FB}$  exceeds  $V_{FB-HIGH}$ , the MP4078 immediately lowers the on time and the operating frequency to their minimum values. Then the output voltage stops rising.

For smooth start-up, the MP4078 enables fast transient response, since the output voltage is set up and  $V_{FB}$  exceeds  $V_{FB}$  NORMAL for the first start-up.

#### **Output Over-Voltage Protection (OVP) and Short-Circuit Protection (SCP)**

The MP4078 integrates output over-voltage protection (OVP) and short-circuit protection (SCP) to protect the system from damage. Output OVP and SCP are implemented by detecting  $V_{FB}$ . If  $V_{FB}$  exceeds the OVP threshold  $(V_{FB~OVP})$ , the MP4078 stops switching and enters latch-off mode.

If an output short circuit occurs during normal operation,  $V_{FB}$  drops according to the output voltage. If  $V_{FB}$  falls below  $V_{FB}$  scp, the MP4078 does not detect the ZCD falling edge, and works with a start timer period  $(t_{\text{STAT}}$ , typically 49µs). If this conditions remains for the output shortcircuit protection duration  $(t<sub>SCP</sub>, t<sub>Y</sub>)$  (provides), the device recognizes an SCP condition. Then the MP4078 stops switching and latches off.

During start-up, consider setting  $V_{FB}$  to avoid mistriggering SCP. To prevent a mistrigger, the MP4078 implements an output short-circuit protection period during start-up  $(t<sub>SCP</sub> STARTUP,$ typically 100ms).

The MP4078 shuts down during OVP and SCP. It does not turn on again until the chip is reset when  $V_{CG}$  drops below  $V_{CGL}$  then rises up to  $V_{CGH}$ again.

#### **Brownout Protection**

The MP4078 integrates brownout protection. The device detects the peak value ( $V_{MULT}$ ) of the divided rectified input voltage through the MULT pin. If  $V_{MULT}$  drops below the brownout threshold  $(V_{MULT~BO})$  and lasts for a brownout-detection time  $(t_{MULT-BO})$ , the MP4078 recognizes the brownout condition and shuts down the device.



The MP4078 is released from brownout protection when  $V_{MULT}$  exceeds the brown-in threshold  $(V_{MULT~BI})$  with a hysteresis  $(V<sub>MULT BO HYS</sub>)$ .

#### **Thermal Shutdown**

To protect the chip from a thermal hazard, the MP4078 shuts down if the junction temperature exceeds the thermal shutdown threshold ( $T_{TSD}$ , typically 160°C) and indicates a fault. The MP4078 keeps the switching off until the following conditions are met:

- The temperature drops below about 100°C (typically a 60°C hysteresis)
- $\bullet$  V<sub>CC</sub> drops below V<sub>CCL</sub>, then rises up to V<sub>CCH</sub> again

Then the MP4078 works normally.



### **APPLICATION INFORMATION**

#### **Selecting the Input Capacitor**

If using the MP4078 for a PFC application, do not place a bulk capacitor after the bridge rectifier. Place a bypass capacitor after the bridge rectifier to filter the high-frequency switching ripple across the rectified input voltage with twice the AC line frequency. Under universal input conditions, a 0.22μF to 0.47μF CBB capacitor is recommended for a 30W output power application.

Because there is no bulk capacitor placed at the input, there may be notable surge protection weakness. To improve the reliability during a surge test without sacrificing PF or THD performance, it is recommended to use a circuit with few external components (see Figure 10).



**Figure 10: External Circuit for Surge Protection**

A larger capacitance with C1 results in improved surge protection. It is recommended to use a 1μF to 2.2μF electrolytic capacitor to pass EN61000- 4-5, ±1kV level specifications. R1 is the dissipated resistor for C1, and it is recommended for R1 to be several hundred to thousands of kΩ.

#### **Selecting the Transformer**

The MP4078 works in DCM due to its control mode across the whole operating input range. For improved efficiency in low line, it is recommended to make the MP4078 work in an approaching boundary conduction mode at the peak of low-line input voltage. The duty cycle

 $(D_{MAX})$  at the peak of the low-line input voltage can be estimated with Equation (5):

$$
D_{\text{MAX}} \approx \frac{(V_{\text{O}} + V_{\text{DIODE}}) \times N}{(V_{\text{O}} + V_{\text{DIODE}}) \times N + \sqrt{2} \times V_{\text{IN\_RMS\_MIN}}} \quad (5)
$$

Where N is the turning ratio of the primary and secondary winding, and  $V_{INRMSMIN}$  is the effective value of the low-line input voltage.

The maximum turn-on time  $(t_{ONMAX})$  of the primary MOSFET can be estimated with Equation (6):

$$
t_{ON\_MAX} = D_{MAX} \times t_{CYCLE\_MIN}
$$
 (6)

Where  $t_{\text{CYCLE MIN}}$  is the configured minimum working cycle.

The input power ( $P_{INMAX}$ ) at the low-line input can be calculated with Equation (7):

$$
P_{IN\_MAX} = \frac{V_0 \times I_0}{\eta}
$$
 (7)

Where  $I<sub>o</sub>$  is the rated output current, and  $\eta$  is the estimated efficiency of the low-line input.

The maximum peak for the primary-side current ( $I_{PRIPKMAX}$ ) can be estimated with Equation (8):

$$
I_{\text{PRI\_PK\_MAX}} = \frac{2\sqrt{2} \times P_{\text{IN\_MAX}}}{V_{\text{IN\_RMS\_MIN}} \times D_{\text{MAX}}} \tag{8}
$$

The maximum effective value of the primary-side current ( $I_{PRI-RMSMAX}$ ) can be estimated with Equation (9):

$$
I_{\text{phi\_RMS\_MAX}} = I_{\text{phi\_PK\_MAX}} \times \sqrt{\frac{D_{\text{MAX}}}{6}} \qquad (9)
$$

The primary-side inductance  $(L_M)$  can be calculated with Equation (10):

$$
L_{\rm M} = \frac{\sqrt{2} \times V_{\rm IN\_RMS\_MIN} \times t_{\rm ON\_MAX}}{I_{\rm PRI\_PK\_MAX}}
$$
(10)

Then the required maximum area product  $AP<sub>MAX</sub>$ ) of the transformer can be calculated with Equation (11):

$$
AP_{\text{max}} = \frac{L_{\text{M}} \times I_{\text{phi\_RMS\_MAX}} \times I_{\text{phi\_PK\_MAX}} \times (\sqrt{D_{\text{MAX}}} + \sqrt{1 - D_{\text{MAX}}})}{B_{\text{MAX}} \times K_{\text{U}} \times J \times \sqrt{D_{\text{MAX}}}} \quad (11)
$$



Where  $B_{MAX}$  is the maximum allowable flux density (T) (typically 0.2T to 0.3T for common ferrite cores),  $K_U$  is the window factor of the transformer (typically 0.15 to 0.3), and J is the current density coefficient (typically 4A/mm<sup>2</sup> to 6A/mm<sup>2</sup> ).

Choose a ferrite core with an effective area product  $(AP_{REAL})$  that exceeds  $AP_{MAX}$ . Calculate the turns on the primary winding  $(N_P)$  and secondary winding  $(N<sub>s</sub>)$  with Equation (12) and Equation (13), respectively:

$$
N_{\rm P} = \frac{L_{\rm M} \times I_{\rm PRI\_PK\_MAX}}{B_{\rm MAX} \times A_{\rm E}}
$$
 (12)

$$
N_{\rm s} = \frac{N_{\rm p}}{N} \tag{13}
$$

Where  $A_E$  is the effective core area.

The auxiliary winding provides the power supply for the MP4078 through a diode on the VCC pin during normal operation. The auxiliary winding  $(N_{AUX})$  can be estimated with Equation (14):

$$
N_{\text{AUX}} = \frac{V_{\text{CC\_NOM}} + V_{\text{DIODE}\_\text{AUX}}}{V_{\text{O}} + V_{\text{DIODE}}} \times N_{\text{s}} \quad (14)
$$

Where  $V_{CC-NOM}$  is the voltage on the VCC pin during normal operation, and  $V_{DIODE}$  aux is the forward voltage of VCC diode.

Ensure the inductance leakage on the transformer is sufficiently low. This helps to decrease the switching spike for ZCD sensing and EMI performance.

#### **Selecting the External Pull-Up Resistor on MULT**

The peak voltage on the MULT pin  $(V_{MULT})$  is directly related to the on time, and is determined by the external pull-up resistor on the MULT pin  $(R_{MULT UP})$  and the internal pull-down resistor  $(R_{MULT})$ .

In most cases, it is recommended to match the output of the error amplifier  $(V_{COMP})$  with the  $V_{\text{COMP-FUIL}}$  value under full-load conditions. The corresponding on time is the turn-on time during full-load conditions ( $t_{ON}$   $_{FULL}$ ) (see Figure 11).



**Figure 11: ton VS VCOMP** 

 $R_{MULT UP}$  can be estimated with Equation (15):

$$
R_{\text{MULT\_UP}} = R_{\text{MULT}} \times \left(\frac{\sqrt{2} \times V_{\text{IN\_RMS\_MIN}} \times t_{\text{ON\_MAX}}}{K_{\text{SLEW}} \times V_{\text{COMP\_FULL}}} - 1\right)~(15)
$$

#### **Selecting the Current-Sense Resistor**

A proper current-sense resistor both ensures normal operation across the output load range and implements cycle-by-cycle current limitation to guarantee circuit reliability in the event of an overload condition.

The current-sense resistor  $(R_{\text{SENSE}})$  can be calculated with Equation (16):

$$
R_{\text{SENSE}} = \frac{V_{\text{CS\_MAX}}}{\alpha_{\text{OL}} \times I_{\text{PRI\_PK\_MAX}}} \tag{16}
$$

Where  $V_{CS,MAX}$  is the maximum current limit (typically 880mV), and  $\alpha_{OL}$  is the coefficient of the peak primary-side current during overload (1.3 to 1.5 is typically recommended).

#### **Selecting the External Primary MOSFET**

The drain-source voltage rating and current rating are two dominant factors to consider when choosing the external primary MOSFET. The maximum drain-to-source voltage  $(V_{DS, EXT, MAX})$ appears at the high-line input voltage ( $V_{INRMSMAX}$ ). V<sub>DS EXT</sub> MAX can be calculated with Equation (17):

$$
V_{\text{DS\_EXT\_MAX}} = \sqrt{2} \times V_{\text{IN\_RMS\_MAX}} + N \times (V_{\text{O}} + V_{\text{DIODE}}) + \Delta V_{\text{PRI\_SPIKE}} \text{ (17)}
$$

Where  $\Delta V_{\text{PRI SPIKE}}$  is the turn-off spike on an external MOSFET. This spike is caused by parasitic parameters and the transformer's leakage inductance. With proper transformer and primary snubber design, this value should not exceed 100V in normal operation for universal input applications.



The maximum effective current on the drain-tosource is the maximum effective primary-side current ( $I_{\text{PRI-RMS MAX}}$ ) that appears at the low-line input voltage  $(V_{INRMSMIN})$ . It can be calculated with Equation (9).

#### **Selecting the Secondary Rectifier**

The maximum voltage across the secondary rectifier ( $V_{SREC}$  MAX) also appears at the high-line input voltage and can calculated with Equation (18):

$$
V_{\text{SREC\_MAX}} = V_{\text{O}} + \frac{\sqrt{2} \times V_{\text{IN\_RMS\_MAX}}}{N} + \Delta V_{\text{SEC\_SPIKE}} \tag{18}
$$

Where ∆V<sub>SEC</sub> sPIKE is the switching spike on the secondary rectifier. It is recommended to choose a low-voltage rectifier with a properly designed transformer and secondary snubber for efficiency.

For rectifier diode selection, the maximum current rating is the maximum average forward rectified current, which is equal to the rated output current  $(I<sub>O</sub>)$ .

#### **Selecting the ZCD Resistor Divider**

The MP4078 uses the ZCD pin for multiple functions. Besides indicating the output voltage, the ZCD divider also determines the initial configuration for the minimum working cycle.

The paralleled resistance of ZCD (R<sub>ZCD</sub> PARALLEL) must follow the required  $t_{\text{CYCLE MIN}}$  values (see Table 1 on page 15).  $R_{ZCD}$   $PARALLEL$  can be calculated with Equation (19):

$$
R_{\text{ZCD\_PARALIEL}} = \frac{R_{\text{ZCD1}} \times R_{\text{ZCD2}}}{R_{\text{ZCD1}} + R_{\text{ZCD2}}} \tag{19}
$$

Meanwhile, the upper ZCD resistor divider  $(R_{ZCD1})$ can be calculated with Equation (20):

$$
R_{\text{ZCD1}} = \frac{V_{\text{O}} + V_{\text{DIODE}}}{V_{\text{REF}} \times R_{\text{ZCD\_PARALLEL}}} \times \frac{N_{\text{AUX}}}{N_{\text{S}}} \tag{20}
$$

The down resistor of the ZCD divider  $(R_{ZCD2})$  can also be calculated with Equation (19).

#### **Selecting the Output Capacitor**

To achieve a high PF, the bandwidth of the control loop is very slow (typically below 100Hz). This means a large voltage ripple may appear across the output capacitor.

This ripple has two components. One is related to the high-frequency triangles by transformer magnetizing current , which is mostly dependent on the ESR of the output capacitor. Another is related to the twice line frequency envelope from rectified input voltage, which is mostly determined by the capacitance value.

The output ripple  $(\Delta V_{\text{O-RIPPLE}})$  has a relationship with the output capacitance  $(C_{\text{OUT}})$  that can be estimated with Equation (21):

$$
\Delta V_{\text{o\_RIPPLE}} = I_{\text{o}} \times \sqrt{\frac{1}{(2\pi \times 2f_{\text{LINE}} \times C_{\text{OUT}})^{2}} + R_{\text{ESR}}^{2}} \quad (21)
$$

Where  $f_{LINE}$  is the frequency of the input line voltage, and  $R_{ESR}$  is the ESR of the output capacitor.

Use low-ESR capacitors in parallel on the output. The high-frequency switching ripple can be negligible.



#### **PCB Layout Guidelines**

PCB layout is a critical factor for stable operation and EMI performance. For the best results, refer to Figure 12 and follow the guidelines below:

- 1. Make the primary and secondary power loops as small as possible.
- 2. Connect one port of the current-sensing resistor to the ground of the input capacitor with the shortest path possible.
- 3. Separate the reference ground of the MP4078 and control signals circuit from the ground of the power loop. Then connect this signal ground to the ground of the input capacitor with a single-point junction.
- 4. Make the areas of high dV/dt junctions (e.g. the drain of the external primary MOSFET) as small as possible. Place the MP4078 and control circuits far away from these areas.
- 5. Do not place the MP4078 inside the power loop.



**Top Layer** 



**Bottom Layer Figure 12: Recommended PCB Layout** 



### **EVALUATION DESIGN CIRCUIT**



**Figure 13: Evaluation Board Schematic EV4078-S-00A: 90VAC to 265VAC Input, 50V/600mA Output**



## **PACKAGE INFORMATION**



**0.050(1.27) BSC 0.013(0.33) 0.020(0.51) SEATING PLANE 0.004(0.10) 0.010(0.25) 0.053(1.35) 0.069(1.75)**





#### **SIDE VIEW**



**FRONT VIEW**

**DETAIL "A"**

#### **NOTE:**

- **1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.**
- **2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.**
- **3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.**
- **4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.**
- **5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.**
- **6) DRAWING IS NOT TO SCALE.**



## **CARRIER INFORMATION**







### **Revision History**



**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.