

# LT4320/LT4320-1

# Ideal Diode Bridge **Controller**

- Maximizes Power Efficiency
- <sup>n</sup> **Eliminates Thermal Design Problems**
- <sup>n</sup> **DC to 600Hz**
- <sup>n</sup> **9V to 72V Operating Voltage Range**
- $\blacksquare$   $I_0 = 1.5$ mA (Typical)
- Maximizes Available Voltage
- Available in 8-Lead (3mm  $\times$  3mm) DFN, 12-Lead MSOP and 8-Lead PDIP Packages

### **APPLICATIONS**

- Security Cameras
- Terrestrial or Airborne Power Distribution Systems
- Power-over-Ethernet Powered Device with a Secondary Input
- **Polarity-Agnostic Power Input**

TYPICAL APPLICATION

■ Diode Bridge Replacement

 $LT$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Patent pending.

### FEATURES DESCRIPTION

The LT®[4320/LT4320-1](http://www.linear.com/LT4320) are ideal diode bridge controllers that drive four N-channel MOSFETs, supporting voltage rectification from DC to 600Hz typical. By maximizing available voltage and reducing power dissipation (see thermograph comparison below), the ideal diode bridge simplifies power supply design and reduces power supply cost, especially in low voltage applications.

An ideal diode bridge also eliminates thermal design problems, costly heat sinks, and greatly reduces PC board area. The LT4320's internal charge pump supports an all-NMOS design, which eliminates larger and more costly PMOS switches. If the power source fails or is shorted, a fast turn-off minimizes reverse current transients.

The LT4320 is designed for DC to 60Hz typical voltage rectification, while the LT4320-1 is designed for DC to 600Hz typical voltage rectification. Higher frequencies of operation are possible depending on MOSFET size and operating load current.



#### **Thermograph of Passive Diode Bridge**



#### SBM1040  $(\times 4)$

**Thermograph of LT4320 Driving Four MOSFETs**



 $LT4320+2.5$ mΩ FET ( $×4$ )<br>CONDITIONS: 24V AC<sub>IN</sub>, 9.75A DC LOAD ON SAME PCB





DC Input, On Same PCB



#### ABSOLUTE MAXIMUM RATINGS **(Notes 1, 2)**





# PIN CONFIGURATION



# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



## **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

**temperature range, otherwise specifications are at TA = 25°C. (Note 2)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Unless otherwise specified, exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All voltages are referenced to OUTN = 0V unless otherwise specified. **Note 3:** Externally forced voltage absolute maximums. The LT4320 may exceed these limits during normal operation.

# TYPICAL PERFORMANCE CHARACTERISTICS





















LINEAR

4

### PIN FUNCTIONS (DFN, PDIP/MSOP)

**IN2 (Pin 1/Pin 1):** Bridge Rectifier Input. IN2 connects to the external NMOS transistors MTG2 source, MBG1 drain and the power input.

**TG2 (Pin 2/Pin 2):** Topside Gate Driver Output. TG2 pin drives MTG2 gate.

**BG2 (Pin 3/Pin 5):** Bottom-Side Gate Driver Output. BG2 pin drives MBG2 gate.

**BG1 (Pin 4/Pin 6):** Bottom-Side Gate Driver Output. BG1 pin drives MBG1 gate.

**OUTN (Pin 5/Pin 7):** OUTN is the rectified negative output voltage, and connects to the sources of MBG1 and MBG2.

**OUTP (Pin 6/Pin 9):** OUTP is the rectified positive output voltage that powers the LT4320 and connects to the drains of MTG1 and MTG2.

**TG1 (Pin 7/Pin 11):** Topside Gate Driver Output. TG1 pin drives MTG1 gate.

**IN1 (Pin 8/Pin 12):** Bridge Rectifier Input. IN1 connects to the external NMOS transistors MTG1 source, MBG2 drain, and the power input.

**NC (Pins 3, 4, 8, 10, MSOP Only):** No Connections. Not internally connected.

**Exposed Pad (Pin 9/Pin 13):** Exposed Pad, DFN and MSOP. Must be connected to OUTN.

### BLOCK DIAGRAM





# **OPERATION**

Electronic systems that receive power from an AC power source or a DC polarity-agnostic power source often employ a 4-diode rectifier. The traditional diode bridge comes with an efficiency loss due to the voltage drop generated across two conducting diodes. The voltage drop reduces the available supply voltage and dissipates significant power especially in low voltage applications.

By maximizing available voltage and reducing power dissipation, the ideal diode bridge simplifies power supply design and reduces power supply cost. An ideal diode

bridge also eliminates thermal design problems, costly heat sinks, and greatly reduces PC board area.

The LT4320 is designed for DC to 60Hz typical voltage rectification, while the LT4320-1 is designed for DC to 600Hz typical voltage rectification. Higher frequencies of operation are possible depending on MOSFET size and operating load current.

Figure 2 presents sample waveforms illustrating the gate pins in an AC voltage rectification design.



**Figure 1. LT4320 with Four N-Channel MOSFETS, Illustrating Current Flow When IN1 Is Positive**



**Figure 2. 24V AC Sample Waveform**



# APPLICATIONS INFORMATION

#### **MOSFET Selection**

A good starting point is to reduce the voltage drop of the ideal bridge to 30mV per MOSFET with the LT4320 (50mV per MOSFET with the LT4320-1). Given the average output load current,  $I_{AVG}$ , select  $R_{DS(ON)}$  to be:

$$
R_{DS(ON)} = \frac{30mV}{I_{AVG}}
$$
 for a DC power input

or

 $R_{DS(ON)} = \frac{30mV}{3.1}$ 3∙I<sub>AVG</sub> for an AC power input

In the AC power input calculation,  $3 \cdot I_{AVG}$  assumes the duration of current conduction occupies 1/3 of the AC period.

Select the maximum allowable drain-source voltage,  $V_{\text{DSS}}$ , to be higher than the maximum input voltage.

#### **Design Example**

For a 24W, 12V DC/24V AC application,  $I_{AVG}$  = 2A for 12V DC. To cover the 12V DC case:

$$
R_{DS(ON)}=\frac{30mV}{2A}=15m\Omega
$$

For the 24V AC operation,  $I_{AVG} = 1A$ . To cover the 24V AC case:

$$
R_{DS(0N)} = \frac{30mV}{3 \cdot 1A} = 10m\Omega
$$

This provides a starting range of  $R_{DS(ON)}$  values to choose from.

Ensure the MOSFET can handle a continuous current of  $3 \cdot I_{\text{AVG}}$  to cover the expected peak currents during AC rectification. That is, select I<sub>D</sub> ≥ 3A. Since a 24V AC waveform can reach 34V peak, select a MOSFET with  $V_{DSS} > 34V$ . A good choice of  $V_{\text{DSS}}$  is 60V in a 24V AC application.

#### **Other Considerations in MOSFET Selection**

Practical MOSFET considerations for the LT4320-based ideal bridge application include selecting the lowest available total gate charge (O $_{\text{g}}$ ) for the desired R $_{\text{DS}(\text{ON})}$ . Avoid oversizing the MOSFET, since an oversized MOSFET limits

the maximum operating frequency, creates unintended efficiency losses, adversely increases turn-on/turn-off times, and increases the total solution cost. The LT4320 gate pull-up/pull-down current strengths specified in the Electrical Characteristics section, and the MOSFET total gate charge  $(Q_{q})$ , determine the MOSFET turn-on/off times and the maximum operating frequency in an AC application. Choosing the lowest gate capacitance while meeting  $R_{DS(ON)}$  speeds up the response time for full enhancement, regulation, turn-off and input shorting events.

 $V_{GS(th)}$  must be a minimum of 2V or higher. A gate threshold voltage lower than 2V is not recommended since too much time is needed to discharge the gate below the threshold and halt current conduction during a hot plug or input short event.

#### **CLOAD Selection**

A 1μF ceramic and a 10μF minimum electrolytic capacitor must be placed across the OUTP and OUTN pins with the 1µF ceramic placed as close to the LT4320 as possible. Downstream power needs and voltage ripple tolerance determine how much additional capacitance between OUTP and OUTN is required.  $C_{1,0AD}$  in the hundreds to thousands of microfarads is common.

A good starting point is selecting  $C_{LOAD}$  such that:

CLOAD ≥ IAVG/(VRIPPLE • 2 • Freq)

where  $I_{AVG}$  is the average output load current,  $V_{RIPPLE}$  is the maximum tolerable output ripple voltage, and Freq is the frequency of the input AC source. For example, in a 60Hz, 24VAC application where the load current is 1A and the tolerable ripple is 15V, choose C<sub>LOAD</sub>  $\geq$  1A/(15V • 2 • 60Hz) =  $556 \mu F$ .

 $C<sub>LOAD</sub>$  must also be selected so that the rectified output voltage, OUTP-OUTN, mustbewithintheLT4320/LT4320-1 specified OUTP voltage range.

#### **Transient Voltage Suppressor**

For applications that may encounter brief overvoltage events higher than the LT4320 absolute maximum rating, install a unidirectional transient voltage suppressor (TVS) between the OUTP and OUTN pins as close as possible to the LT4320.



## TYPICAL APPLICATIONS



CONDITION: 13VDC<sub>IN</sub>, 3A LOAD ON SAME PCB

\*19mΩ, 60V EACH FET

**Figure 3. Thermograph: B360B vs LT4320 +4 Compact FETs**



### TYPICAL APPLICATIONS



**Figure 4. Demonstration Circuit 1902A Used in Figure 3 Thermograph**





### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**DD Package**

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON TOP AND BOTTOM OF PACKAGE



#### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**MSE Package**

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

- INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL



NOT EXCEED 0.254mm (.010") PER SIDE.

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**N Package 8-Lead PDIP (Narrow .300 Inch)** (Reference LTC DWG # 05-08-1510 Rev I)

NOTE: 1. DIMENSIONS ARE INCHES MILLIMETERS

\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)



# REVISION HISTORY





# TYPICAL APPLICATION





# RELATED PARTS





