

# 1-Mb (64K x 16) Static RAM

#### **Features**

· Temperature Ranges

Industrial: -40°C to 85°CAutomotive: -40°C to 125°C

· Very high speed: 45 ns

Wide voltage range: 2.2V to 3.6V
Pin compatible with CY62127BV

· Ultra-low active power

Typical active current: 0.85 mA @ f = 1 MHz
 Typical active current: 5 mA @ f = f<sub>MAX</sub>

· Ultra-low standby power

• Easy memory expansion with CE and OE features

· Automatic power-down when deselected

 Available in Pb-Free and non Pb-Free 48-ball FBGA and a 44-lead TSOP Type II packages

#### Functional Description[1]

The CY62127DV30 is a high-performance CMOS static RAM organized as 64K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in

portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 90% when addresses are not toggling. The device can be put into standby mode reducing power consumption by more than 99% when deselected (CE HIGH or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) or during a write operation (CE LOW and WE LOW).

<u>Writing</u> to the device is <u>acc</u>omplished by taking Chip Enable (<u>CE</u>) and Write Enable (<u>WE</u>) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ), is written into the location specified <u>on the</u> address pins (A $_0$  through A $_{15}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$  through A $_{15}$ ).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$  to I/O $_7$ . If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O $_8$  to I/O $_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes



Note:

1. For best-practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



#### **Product Portfolio**

|               |      |       |            |       | Power Dissipation          |      |                         |                    |       |                     |                                |
|---------------|------|-------|------------|-------|----------------------------|------|-------------------------|--------------------|-------|---------------------|--------------------------------|
|               |      |       |            |       |                            | Op   | erating, I <sub>d</sub> | cc (mA)            |       |                     |                                |
|               | Vcc  | Range | <b>(V)</b> | Speed | f = 1                      | MHz  |                         | f = f <sub>M</sub> | λX    | Standby             | I <sub>SB2</sub> (μ <b>A</b> ) |
| Product       | Min. | Тур.  | Max.       | (ns)  | <b>T</b> yp <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup>     | Max.               | Range | Typ. <sup>[4]</sup> | Max.                           |
| CY62127DV30L  | 2.2  | 3.0   | 3.6        | 45    | 0.85                       | 1.5  | 6.5                     | 13                 | Ind'l | 1.5                 | 5                              |
| CY62127DV30LL |      |       |            | 45    | 0.85                       | 1.5  | 6.5                     | 13                 | Ind'l | 1.5                 | 4                              |
| CY62127DV30L  | 2.2  | 3.0   | 3.6        | 55    | 0.85                       | 1.5  | 5                       | 10                 | Ind'l | 1.5                 | 5                              |
|               |      |       |            |       |                            |      |                         |                    | Auto  | 1.5                 | 15                             |
| CY62127DV30LL | 2.2  | 3.0   | 3.6        | 55    | 0.85                       | 1.5  | 5                       | 10                 | Ind'l | 1.5                 | 4                              |
| CY62127DV30L  | 2.2  | 3.0   | 3.6        | 70    | 0.85                       | 1.5  | 5                       | 10                 | Ind'l | 1.5                 | 5                              |
| CY62127DV30LL |      |       |            | 70    | 0.85                       | 1.5  | 5                       | 10                 | Ind'l | 1.5                 | 4                              |

### Pin Configurations<sup>[2, 3]</sup>





#### Notes:

- No pins are not connected to the die.

  2. NC pins are not connected to the die.

  3. Pin #23 of TSOP II and E3 ball of FBGA are DNU, which have to be left floating or tied to Vss to ensure proper application. (Expansion Pins on FBGA Package: E4 2M, D3 4M, H1 8M, G2 16M, H6 32M).

  4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C.



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied.....-55°C to +125°C Supply Voltage to Ground Potential 

| DC Input Voltage <sup>[5]</sup>                        | –0.3V to V <sub>CC</sub> + 0.3V |
|--------------------------------------------------------|---------------------------------|
| Output Current into Outputs (LOW)                      | 20 mA                           |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V                         |
| Latch-up Current                                       | > 200 mA                        |

## **Operating Range**

| Range      | Ambient Temperature (T <sub>A</sub> ) | <b>V</b> cc <sup>[6]</sup> |
|------------|---------------------------------------|----------------------------|
| Industrial | –40°C to +85°C                        | 2.2V to 3.6V               |
| Automotive | -40°C to +125°C                       | 2.2V to 3.6V               |

#### **DC Electrical Characteristics** (Over the Operating Range)

|                           |                              |                                                                                                                                                                  |                                                   |                    |      | -45         |                          |          | <b>–55 –70</b>      |                          |      |                            |                          |          |
|---------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------|------|-------------|--------------------------|----------|---------------------|--------------------------|------|----------------------------|--------------------------|----------|
| Parameter                 | Description                  | Test Conditions                                                                                                                                                  |                                                   |                    |      | Typ.[4]     | Max.                     | Min.     | Typ. <sup>[4]</sup> | Max.                     | Min  | <b>Typ.</b> <sup>[4]</sup> | Max.                     | Unit     |
| V <sub>OH</sub>           | Output HIGH<br>Voltage       | $2.2 \le V_{CC} \le 2.7$                                                                                                                                         |                                                   |                    |      |             |                          | 2.0      |                     |                          | 2.0  |                            |                          | ٧        |
| V <sub>OL</sub>           | \/oltogo                     | $2.7 \le V_{CC} \le 3.6$ $I_{OH} = -1.0 \text{ m/s}$<br>$2.2 \le V_{CC} \le 2.7$ $I_{OL} = 0.1 \text{ mA}$<br>$2.7 \le V_{CC} \le 3.6$ $I_{OL} = 2.1 \text{ mA}$ |                                                   | .1 mA              | 2.4  |             | 0.4                      | 2.4      |                     | 0.4                      | 2.4  |                            | 0.4                      | V        |
| V <sub>IH</sub>           |                              | $2.2 \le V_{CC} \le 2.7$                                                                                                                                         | IOL - 2                                           |                    | 1.8  |             | V <sub>CC</sub><br>+ 0.3 | 1.8      |                     | V <sub>CC</sub><br>+ 0.3 | 1.8  |                            | V <sub>CC</sub><br>+ 0.3 | V        |
|                           |                              | 2.7 ≤ V <sub>CC</sub> ≤ 3.6                                                                                                                                      |                                                   |                    | 2.2  |             | V <sub>CC</sub><br>+ 0.3 | 2.2      |                     | V <sub>CC</sub><br>+ 0.3 | 2.2  |                            | V <sub>CC</sub><br>+ 0.3 |          |
| V <sub>IL</sub> Input LOW |                              | $2.2 \le V_{CC} \le 2.7$                                                                                                                                         |                                                   |                    | -0.3 |             | 0.6                      | -0.3     |                     | 0.6                      | -0.3 |                            | 0.6                      | ٧        |
|                           | Voltage                      | $2.7 \le V_{CC} \le 3.6$                                                                                                                                         |                                                   |                    | -0.3 |             | 8.0                      | -0.3     |                     | 0.8                      | -0.3 |                            | 8.0                      |          |
| I <sub>IX</sub>           | Input Leakage<br>Current     | $GND \leq V_I \leq V_CC$                                                                                                                                         |                                                   | Ind'l<br>Auto      | -    |             | +1                       | _1<br>_4 |                     | +1                       | -1   |                            | +1                       | μA<br>μA |
| l <sub>OZ</sub>           | Output<br>Leakage<br>Current | $GND \le V_O \le V_{CC}$ , Output Inc                                                                                                                            |                                                   | ıt Ind'l<br>Auto   | -    |             | +1                       | -1<br>-4 |                     | +1                       | -1   |                            | +1                       | μΑ       |
| I <sub>CC</sub>           |                              | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                         | V <sub>CC</sub> = 3<br>I <sub>OUT</sub> =<br>CMOS | <br>3.6V,<br>0 mA, |      | 6.5<br>0.85 | 13                       |          | 5                   | 10                       |      | 5<br>0.85                  | 10                       | mA       |
|                           |                              |                                                                                                                                                                  |                                                   |                    |      |             |                          |          | 0.65                |                          |      | 0.65                       |                          |          |
| I <sub>SB1</sub>          | Power-down                   | $\overline{CE} \ge V_{CC} - 0.2V$ $V_{IN} \ge V_{CC} - 0.2V$                                                                                                     |                                                   | L Ind'I<br>Auto    |      | 1.5         | 5                        |          | 1.5<br>1.5          | 5<br>15                  |      | 1.5                        | 5                        | μΑ       |
|                           | Current—<br>CMOS Inputs      | ts $  \leq 0.2V$ ,<br>$f = f_{MAX}$ (Address and Data Only),<br>f = 0 (OE, WE, BH)<br>f = 0 (DE)                                                                 | s and L                                           | L                  |      | 1.5         | 4                        |          | 1.5                 | 4                        |      | 1.5                        | 4                        |          |
| I <sub>SB2</sub>          | Automatic CE<br>Power-down   | $\frac{\overline{CE} \ge V_{CC} - 0.2V_{IN} \ge V_{CC} - 0.2V_{IN} \ge V_{CC} - 0.2V_{IN}$                                                                       | /,<br>/ or                                        | L Ind'I<br>Auto    |      | 1.5         | 5                        |          | 1.5                 | 5<br>15                  |      | 1.5                        | 5                        | μА       |
|                           | Current—<br>CMOS Inputs      | $V_{IN} \le 0.2V$ ,<br>f = 0, $V_{CC} = 3.6V$                                                                                                                    |                                                   | .L                 |      | 1.5         | 4                        |          | 1.5<br>1.5          | 4                        |      | 1.5                        | 4                        |          |

### Capacitance<sup>[7]</sup>

| Parameter        | Description        | Test Conditions            | Max. | Unit |
|------------------|--------------------|----------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25$ °C, $f = 1$ MHz | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$     | 8    | pF   |

 <sup>5.</sup> V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns., V<sub>IH(max.)</sub> = Vcc+0.75V for pulse durations less than 20 ns.
 6. Full device operation requires linear ramp of V<sub>CC</sub> from 0V to V<sub>CC(min)</sub> & V<sub>CC</sub> must be stable at V<sub>CC(min)</sub> for 500 μs.
 7. Tested initially and after any design or proces changes that may affect these parameters.



#### Thermal Resistance<sup>[7]</sup>

| Parameter         | Description                              | Test Conditions                        | FBGA | TSOP II | Unit |
|-------------------|------------------------------------------|----------------------------------------|------|---------|------|
| $\theta_{\sf JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 x 4.5 inch, | 55   | 76      | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction to Case)    | two-layer printed circuit board        | 12   | 11      | °C/W |

#### AC Test Loads and Waveforms[8]



| Parameters      | 2.5V (2.2V - 2.7V) | 3.0V (2.7V - 3.6V) | Unit |
|-----------------|--------------------|--------------------|------|
| R1              | 16600              | 1103               | Ω    |
| R2              | 15400              | 1554               | Ω    |
| R <sub>TH</sub> | 8000               | 645                | Ω    |
| V <sub>TH</sub> | 1.20               | 1.75               | V    |

#### **Data Retention Characteristics**

| Parameter                       | Description                             | Conditions                                                                                             | Min. | <b>Typ</b> <sup>.[4]</sup> | Max. | Unit |    |    |
|---------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|------|----------------------------|------|------|----|----|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      |                                                                                                        | 1.5  |                            |      | ٧    |    |    |
| I <sub>CCDR</sub>               | Data Retention Current                  | $V_{CC}=1.5V, \overline{CE} \ge V_{CC} - 0.2V, \ V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ | L    | Ind'l                      |      |      | 4  | μΑ |
|                                 |                                         | $V_{\text{IN}} \ge V_{\text{CC}} - 0.2V \text{ or } V_{\text{IN}} \le 0.2V$                            |      | Auto                       |      |      | 10 |    |
|                                 |                                         |                                                                                                        | LL   | Ind'l                      |      |      | 3  |    |
| t <sub>CDR</sub> <sup>[7]</sup> | Chip Deselect to Data<br>Retention Time |                                                                                                        | •    | •                          | 0    |      |    | ns |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time                 |                                                                                                        |      |                            | 200  |      |    | μS |

#### **Data Retention Waveform**[10]



- 8. Test condition for the 45-ns part is a load capacitance of 30 pF.
- Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> > 200 μs.
   BHE BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the Chip Enable signals or by disabling both.



## Switching Characteristics (Over the Operating Range)<sup>[11]</sup>

|                                   |                                           | CY62127 | DV30-45 <sup>[8]</sup> | CY62127 | 7DV30-55 | CY62127 | DV30-70 |      |
|-----------------------------------|-------------------------------------------|---------|------------------------|---------|----------|---------|---------|------|
| Parameter                         | Description                               | Min.    | Max.                   | Min.    | Max.     | Min.    | Max.    | Unit |
| Read Cycle                        |                                           |         |                        |         |          |         | ı       |      |
| t <sub>RC</sub>                   | Read Cycle Time                           | 45      |                        | 55      |          | 70      |         | ns   |
| t <sub>AA</sub>                   | Address to Data Valid                     |         | 45                     |         | 55       |         | 70      | ns   |
| t <sub>OHA</sub>                  | Data Hold from Address Change             | 10      |                        | 10      |          | 10      |         | ns   |
| t <sub>ACE</sub>                  | CE LOW to Data Valid                      |         | 45                     |         | 55       |         | 70      | ns   |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                      |         | 25                     |         | 25       |         | 35      | ns   |
| t <sub>LZOE</sub>                 | OE LOW to Low Z <sup>[12]</sup>           | 5       |                        | 5       |          | 5       |         | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to High Z <sup>[12,14]</sup>      |         | 15                     |         | 20       |         | 25      | ns   |
| t <sub>LZCE</sub>                 | CE LOW to Low Z <sup>[12]</sup>           | 10      |                        | 10      |          | 10      |         | ns   |
| t <sub>HZCE</sub>                 | CE HIGH to High Z <sup>[12,14]</sup>      |         | 20                     |         | 20       |         | 25      | ns   |
| t <sub>PU</sub>                   | CE LOW to Power-up                        | 0       |                        | 0       |          | 0       |         | ns   |
| t <sub>PD</sub>                   | CE HIGH to Power-down                     |         | 45                     |         | 55       |         | 70      | ns   |
| t <sub>DBE</sub>                  | BLE/BHE LOW to Data Valid                 |         | 45                     |         | 55       |         | 70      | ns   |
| t <sub>LZBE</sub> <sup>[13]</sup> | BLE/BHE LOW to Low Z <sup>[12]</sup>      | 5       |                        | 5       |          | 5       |         | ns   |
| t <sub>HZBE</sub>                 | BLE/BHE HIGH to High-Z <sup>[12,14]</sup> |         | 15                     |         | 20       |         | 25      | ns   |
| Write Cycle <sup>[15]</sup>       |                                           | 1       |                        |         |          | •       |         |      |
| t <sub>WC</sub>                   | Write Cycle Time                          | 45      |                        | 55      |          | 70      |         | ns   |
| t <sub>SCE</sub>                  | CE LOW to Write End                       | 40      |                        | 40      |          | 60      |         | ns   |
| t <sub>AW</sub>                   | Address Set-up to Write End               | 40      |                        | 40      |          | 60      |         | ns   |
| t <sub>HA</sub>                   | Address Hold from Write End               | 0       |                        | 0       |          | 0       |         | ns   |
| t <sub>SA</sub>                   | Address Set-up to Write Start             | 0       |                        | 0       |          | 0       |         | ns   |
| t <sub>PWE</sub>                  | WE Pulse Width                            | 35      |                        | 40      |          | 50      |         | ns   |
| t <sub>BW</sub>                   | BLE/BHE LOW to Write End                  | 40      |                        | 40      |          | 60      |         | ns   |
| t <sub>SD</sub>                   | Data Set-up to Write End                  | 25      |                        | 25      |          | 30      |         | ns   |
| t <sub>HD</sub>                   | Data Hold from Write End                  | 0       |                        | 0       |          | 0       |         | ns   |
| t <sub>HZWE</sub>                 | WE LOW to High Z <sup>[12,14]</sup>       |         | 15                     |         | 20       |         | 25      | ns   |
| t <sub>LZWE</sub>                 | WE HIGH to Low Z <sup>[12]</sup>          | 10      |                        | 10      |          | 5       |         | ns   |

#### Notes:

<sup>11.</sup> Test conditions assume signal transition time of 1V/ns or less, timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the

specified I<sub>OL</sub>:

12. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device.

13. If both byte enables are toggled together, this value is 10 ns.

 <sup>13.</sup> If both byte enables are toggled together, this value is 10 hs.
 14. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high-impedance</u> state.
 15. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.



#### **Switching Waveforms**

## Read Cycle No. 1 (Address Transition Controlled)<sup>[16,17]</sup>



#### Read Cycle No. 2 (OE Controlled)[16,17,18]



# Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled)[14, 15, 19, 20, 21]



#### Notes:

- 16. <u>Device</u> is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE} = V_{IL}$ .
- 17. WE is HIGH for Read cycle.
- 18. Address valid prior to or coincident with CE, BHE, BLE transition LOW.
- 19. Data I/O is high-impedance if  $\overline{OE} = V_{IH}$ .
  20. If  $\overline{CE}$  goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.
- 21. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)

Write Cycle No. 2 (CE Controlled)[14, 15, 19, 20, 21]



# Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[20, 21]





Switching Waveforms (continued)
Write Cycle No. 4 (BHE-/BLE-controlled, OE LOW)[20, 21]



## **Truth Table**

| CE | WE | OE | BHE | BLE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                  | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|-----------------------|----------------------------|
| Н  | Χ  | Χ  | Х   | Х   | High Z                             | High Z                              | Deselect/Power-down   | Standby (I <sub>SB</sub> ) |
| Χ  | Х  | Χ  | Н   | Н   | High Z                             | High Z                              | Deselect/Power-down   | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | L   | L   | Data Out                           | Data Out                            | Read All bits         | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out                           | High Z                              | Read Lower Byte Only  | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | High Z                             | Data Out                            | Read Upper Byte Only  | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | L  | Χ  | L   | L   | Data In                            | Data In                             | Write                 | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In                            | High Z                              | Write Lower Byte Only | Active (I <sub>CC</sub> )  |
| L  | L  | Χ  | L   | Н   | High Z                             | Data In                             | Write Upper Byte Only | Active (I <sub>CC</sub> )  |



### **Ordering Information**

| Speed (ns) | Ordering Code        | Package<br>Diagram | Package Type                                          | Operating Range |
|------------|----------------------|--------------------|-------------------------------------------------------|-----------------|
| 45         | CY62127DV30LL-45BVXI | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) (Pb-Free) | Industrial      |
|            | CY62127DV30LL-45ZXI  | 51-85087           | 44-lead TSOP Type II (Pb-Free)                        |                 |
| 55         | CY62127DV30LL-55BVI  | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm)           | Industrial      |
|            | CY62127DV30LL-55BVXI | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) (Pb-Free) |                 |
|            | CY62127DV30LL-55ZI   | 51-85087           | 44-lead TSOP Type II                                  |                 |
|            | CY62127DV30L-55ZXI   | 51-85087           | 44-lead TSOP Type II (Pb-Free)                        |                 |
|            | CY62127DV30LL-55ZXI  | 51-85087           | 44-lead TSOP Type II (Pb-Free)                        |                 |
|            | CY62127DV30L-55BVXE  | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) (Pb-Free) | Automotive      |
|            | CY62127DV30L-55ZSXE  | 51-85087           | 44-lead TSOP Type II (Pb-Free)                        |                 |
| 70         | CY62127DV30L-70BVI   | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm)           | Industrial      |
|            | CY62127DV30LL-70BVXI | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) (Pb-Free) |                 |
|            | CY62127DV30L-70ZI    | 51-85087           | 44-lead TSOP Type II                                  |                 |
|            | CY62127DV30LL-70ZXI  | 51-85087           | 44-lead TSOP Type II (Pb-Free)                        |                 |

Please contact your local Cypress sales representative for availability of these parts

#### **Package Diagrams**

#### 48-ball VFBGA (6 x 8 x 1 mm) (51-85150)









#### Package Diagrams (continued)

#### 44-lead TSOP II (51-85087)

DIMENSION IN MM (INCH)
MAX
MIN.









MoBL is a registered trademark, and MoBL2 and More Battery Life are trademarks of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.



# **Document History Page**

| Document | Title: CY62<br>Number: 3 | 2127DV30 Mo<br>8-05229 | BL <sup>®</sup> 1-Mb ( | 64K x 16) Static RAM                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------------------------|------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.     | ECN NO.                  | Issue Date             | Orig. of<br>Change     | Description of Change                                                                                                                                                                                                                                                                                                                                                                                            |
| **       | 117690                   | 08/27/02               | JUI                    | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                   |
| *A       | 127311                   | 06/13/03               | MPR                    | Changed From Advanced Status to Preliminary Changed Isb2 to 5 μA (L), 4 μA (LL) Changed Iccdr to 4 μA (L), 3 μA (LL) Changed Cin from 6 pF to 8 pF                                                                                                                                                                                                                                                               |
| *B       | 128341                   | 07/22/03               | JUI                    | Changed from Preliminary to Final Add 70-ns speed, updated ordering information                                                                                                                                                                                                                                                                                                                                  |
| *C       | 129000                   | 08/29/03               | CDY                    | Changed Icc 1 MHz typ from 0.5 mA to 0.85 mA                                                                                                                                                                                                                                                                                                                                                                     |
| *D       | 316039                   | See ECN                | PCI                    | Added 45-ns Speed Bin in AC, DC and Ordering Information tables Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page# 9 Changed 44-lead TSOP-II package name from Z44 to ZS44                                                                                                                                                                                                      |
| *E       | 346982                   | See ECN                | AJU                    | Added 56-pin QFN package                                                                                                                                                                                                                                                                                                                                                                                         |
| *F       | 369955                   | See ECN                | SYT                    | Added Temperature Ranges in the Features Section on Page # 1 Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the Product portfolio on Page #2 and the DC Electrical Characteristics table on Page# 4 Added Automotive spec for I <sub>CCDR</sub> in the Data Retention Characteristics table on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin |
| *G       | 457685                   | See ECN                | NXR                    | Removed 56-pin QFN package from product offering Updated ordering Information Table                                                                                                                                                                                                                                                                                                                              |
| *H       | 470383                   | See ECN                | NXR                    | Changed pin #23 of TSOP II from NC to DNU and updated footnote #2                                                                                                                                                                                                                                                                                                                                                |