

# STE48NM60

N-CHANNEL 650V @ Tjmax - 0.09Ω - 48A ISOTOP

## MDmesh<sup>™</sup> MOSFET

### **Table 1: General Features**

| ТҮРЕ      | V <sub>DSS</sub><br>(@Tjmax) | R <sub>DS(on)</sub> | ID   |
|-----------|------------------------------|---------------------|------|
| STE48NM60 | 650V                         | < 0.11Ω             | 48 A |

- TYPICAL R<sub>DS</sub>(on) = 0.09Ω
- HIGH dv/dt AND AVALANCHE CAPABILITIES
- 100% AVALANCHE TESTED
- LOW INPUT CAPACITANCE AND GATE CHARGE
- LOW GATE INPUT RESISTANCE
- TIGHT PROCESS CONTROL AND HIGH MANUFACTURING YIELDS

### DESCRIPTION

The MDmesh<sup>™</sup> is a new revolutionary MOSFET technology that associates the Multiple Drain process with the Company's PowerMESH<sup>™</sup> horizontal layout. The resulting product has an outstanding low on-resistance, impressively 'hiqi' dv/dt and excellent avalanche characteristics. The adoption of the Company's proprietary stip technique yields overall dynamic performance inat is significantly better than that of similar competition's products.

### **APPLICATIONS**

The MDmesh<sup>™</sup> family is very suitable for increasing power density of high vo tage converters allowing system miniaturization and higher efficiencies.



Figure 2: Internel Schematic Diagram



### Table 2: Order Codes

| SALES TYPE | MARKING | PACKAGE | PACKAGING |
|------------|---------|---------|-----------|
| STE48NM60  | E48NM60 | ISOTOP  | TUBE      |

| Symbol Parameter                            |                                                      | Value      | Unit |
|---------------------------------------------|------------------------------------------------------|------------|------|
| $V_{GS}$                                    | Gate- source Voltage                                 | ±30        | V    |
| ID                                          | Drain Current (continuous) at T <sub>C</sub> = 25°C  | 48         | A    |
| ID                                          | Drain Current (continuous) at T <sub>C</sub> = 100°C | 30         | А    |
| I <sub>DM</sub> (•)                         | Drain Current (pulsed)                               | 192        | А    |
| P <sub>TOT</sub>                            | Total Dissipation at $T_C = 25^{\circ}C$             | 450        | W    |
|                                             | Derating Factor                                      | 3.57       | W/°C |
| dv/dt (1)                                   | Peak Diode Recovery voltage slope                    | 15         | V/ns |
| VISO Insulation Winthstand Voltage (AC-RMS) |                                                      | 2500       | V    |
| T <sub>stg</sub> Storage Temperature        |                                                      | -65 to 150 | ٦°   |
| Tj                                          | Max. Operating Junction Temperature                  | 150        | °C   |

### **Table 3: Absolute Maximum ratings**

(•)Pulse width limited by safe operating area

(1)  $I_{SD} \le 48A$ ,  $di/dt \le 400 A/\mu s$ ,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_j \le T_{JMAX}$ .

### Table 4: Thermal Data

| Rthj-case      | Thermal Resistance Junction-case       | Max     | 0.28 | °C/W |
|----------------|----------------------------------------|---------|------|------|
| Rthj-amb       | Thermal Resistance Junction-ambient    | Max     | 30   | °C/W |
| Τ <sub>I</sub> | Maximum Lead Temperature For Soldering | Purpose | 300  | °C   |

(\*) with conductive GREASE Applies

#### **Table 5: Avalanche Characteristics**

| Symbol          | Parameter                                                                                              | Max Value | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by Tj max)                        | 15        | A    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy<br>(starting T <sub>j</sub> = 25 °C, $I_D = I_{A,R}$ , $V_{L,D} = 35$ V) | 850       | mJ   |

### ELECTRICAL CHARACT FISTICS (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) Table 6: On/Off

| Symbol               | Faraneter                                          | Test Conditions                                      | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | 5.a.n-source<br>Br⊴akdown Voltage                  | $I_{D} = 250 \ \mu A, \ V_{GS} = 0$                  | 600  |      |      | V    |
| il s.                | Zero Gate Voltage                                  | V <sub>DS</sub> = Max Rating                         |      |      | 10   | μA   |
| U.                   | Drain Current (V <sub>GS</sub> = 0)                | V <sub>DS</sub> = Max Rating, T <sub>C</sub> = 125°C |      |      | 100  | μA   |
| IGSS                 | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | $V_{GS} = \pm 30V$                                   |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate Threshold Voltage                             | $V_{DS} = V_{GS}, I_D = 250 \mu A$                   | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub>  | Static Drain-source On Resistance                  | V <sub>GS</sub> = 10V, I <sub>D</sub> = 22.5A        |      | 0.09 | 0.11 | Ω    |

### ELECTRICAL CHARACTERISTICS (CONTINUED) **Table 7: Dynamic**

| Symbol                                                   | Parameter                                                                  | Test Conditions                                                                                                                        | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|----------------|
| g <sub>fs</sub> (1)                                      | Forward Transconductance                                                   | $V_{DS} > I_{D(on)} \times R_{DS(on)max, I_D} = 24A$                                                                                   |      | 20                 |      | s              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | V <sub>DS</sub> = 25V, f = 1 MHz, V <sub>GS</sub> = 0                                                                                  |      | 3800<br>1250<br>80 |      | pF<br>pF<br>pF |
| C <sub>oss eq.</sub> (2)                                 | Equivalent Output<br>Capacitance                                           | $V_{GS} = 0V$ , $V_{DS} = 0V$ to 480V                                                                                                  |      | 340                |      | pF             |
| R <sub>G</sub>                                           | Gate Input Resistance                                                      | f=1 MHz Gate DC Bias = 0<br>Test Signal Level = 20mV<br>Open Drain                                                                     |      | 1.4                |      | Ω              |
| t <sub>d(on)</sub><br>t <sub>r</sub>                     | Turn-on Delay Time<br>Rise Time                                            | $\label{eq:VDD} \begin{array}{l} V_{DD} = 250V, \ I_D = 22.5A \ R_G = 4.7\Omega \\ V_{GS} = 10V \\ (\text{see Figure 14}) \end{array}$ |      | 30<br>20           | 20   | n:3<br>1:3     |
| t <sub>r(Voff)</sub><br>t <sub>f</sub><br>t <sub>c</sub> | Off-voltage Rise Time<br>Fall Time<br>Cross-over Time                      | $V_{DD} = 400 \text{V}, \text{ I}_{D} = 45 \text{A}, \text{ R}_{G} = 4.7 \Omega,$ $V_{GS} = 10 \text{V}$                               |      | 16<br>23<br>40     |      | ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge               | $V_{DD} = 400V, I_D = 45A, V_{GS} = 10V$<br>(see Figure 18)                                                                            |      | 96<br>31<br>43     | 134  | nC<br>nC<br>nC |
| able 8: So                                               | urce Drain Diode                                                           | 0050                                                                                                                                   | 512  |                    |      |                |

### **Table 8: Source Drain Diode**

| Symbol                                                 | Parameter                                                                      | Test Conditions                                                                                               | Min. | Тур.            | Max. | Unit          |
|--------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------------|------|---------------|
| I <sub>SD</sub>                                        | Source-drain Current                                                           | 16                                                                                                            |      |                 | 48   | А             |
| I <sub>SDM</sub> (2)                                   | Source-drain Current (pulsed)                                                  | ,(S) _ CO'                                                                                                    |      |                 | 192  | А             |
| V <sub>SD</sub> (1)                                    | Forward On Voltage                                                             | $SD = 45A, V_{GS} = 0$                                                                                        |      |                 | 1.5  | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charac<br>Reverse Recovery Charac    | i <sub>SD</sub> = 45A, di/dt = 100A/µs,<br>V <sub>DD</sub> = 100 V, T <sub>j</sub> = 25°C<br>(see Figure 16)  |      | 508<br>10<br>40 |      | ns<br>µC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Feedovery Charge<br>Reverse Peedovery Current | I <sub>SD</sub> = 45A, di/dt = 100A/µs,<br>V <sub>DD</sub> = 100 V, T <sub>j</sub> = 150°C<br>(see Figure 16) |      | 650<br>14<br>43 |      | ns<br>µC<br>A |

Lised: Pun 2. Cost or 15 dei 1/D5 3 Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %.
C<sub>ost eq</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% <sup>1</sup>/<sub>DES</sub>

HV25420 Tj=150°C  $I_D(A)$ Tc=25°C Single pulse  $10^{2}$  $100 \mu s$ 1ms 10<sup>1</sup> 10ms 10<sup>0</sup> D.C. 10<sup>-1</sup> 10<sup>-2</sup> <sup>4</sup> <sup>6</sup> <sup>8</sup> 0<sup>1</sup> <sup>⁴</sup> 10° <sup>₄</sup> 10² 10³ 10<sup>-1</sup>  $V_{DS}(V)$ 



Figure 3: Safe Operating Area





#### **Figure 6: Thermal Impedance**









**\_\_\_** 

### Figure 9: Gate Charge vs Gate-source Voltage



Figure 10: Normalized Gate Thereshold Voltage vs Temperature



Figure 11: Source-Diain Diode Forward Characteristics



<u>\_\_\_\_</u>

### Figure 12: Capacitance Variations



Figure 13: Normalized On Resistance vs Temperature



Figure 14: Unclamped Inductive Load Test Circuit



Figure 15: Switching Times Test Circuit For Resistive Load



Figure 16. Sest Circuit For Inductive Load Switching and Diode Recovery Times



### Figure 17: Unclamped Inductive Wafeform



Figure 18: Gate Charge Test Circuit



| DIM.  |       | mm   |      |       | inch |       |
|-------|-------|------|------|-------|------|-------|
| Dini: | MIN.  | TYP. | MAX. | MIN.  | TYP. | MAX.  |
| А     | 11.8  |      | 12.2 | 0.466 |      | 0.480 |
| В     | 8.9   |      | 9.1  | 0.350 |      | 0.358 |
| С     | 1.95  |      | 2.05 | 0.076 |      | 0.080 |
| D     | 0.75  |      | 0.85 | 0.029 |      | 0.033 |
| Е     | 12.6  |      | 12.8 | 0.496 |      | 0.503 |
| F     | 25.15 |      | 25.5 | 0.990 |      | 1.70: |
| G     | 31.5  |      | 31.7 | 1.240 |      | 1.248 |
| Н     | 4     |      |      | 0.157 | 0    |       |
| J     | 4.1   |      | 4.3  | 0.161 | 0    | 0.169 |
| К     | 14.9  |      | 15.1 | 0.586 | 10   | 0.594 |
| L     | 30.1  |      | 30.3 | 1.185 |      | 1.193 |
| М     | 37.8  |      | 38.2 | i.+03 |      | 1.503 |
| N     | 4     |      | (    | J.157 |      |       |
| 0     | 7.8   |      | 8.2  | 0.307 |      | 0.322 |







### **Table 9: Revision History**

| Date        | Revision | Description of Changes    |
|-------------|----------|---------------------------|
| 30/Mar/2005 | 2        | Modified value in table 7 |

Obsolete Product(s)-Obsolete Product(s) Obsolete Product(s)-Obsolete Product(s) Obsolete Product(s)-Obsolete Product(s)

9/9

solete production obsolete production Infirmation turnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

All other names are the property of their respective owners

© 2005 STMicroelectronics - All Rights Reserved

#### STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

**۲۲**