

# Octal-Bus Transceiver/Registers, 3-State

CD54/74AC/ACT646 - Non-Inverting CD54/74AC/ACT648 - Inverting

### **Type Features:**

- Buffered inputs
- Typical propagation delay: 5.3 ns @ V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25° C, C<sub>L</sub> = 50 pF

The RCA CD54/74AC646 and CD54/74AC648 and the CD54/74ACT646 and CD54/74ACT648 3-state, octal-bus transceiver/registers use the RCA ADVANCED CMOS technology. The CD54/74AC648 and CD54/74ACT648 have inverting outputs. The CD54/74AC646 and CD54/74ACT646 have non-inverting outputs. These devices are bus transceivers with D-type flip-flops which act as internal storage registers on the LOW-to-HIGH transition of either CAB or CBA clock inputs. Output Enable (OE) and Direction (DIR) inputs control the transceiver functions. Data present at the high-impedance output can be stored in either register or both but only one of the two buses can be enabled as outputs at any one time. The Select controls (SAB and SBA) can multiplex stored and transparent (real time) data. The Direction control determines which data bus will receive data when the Output Enable (OE) is LOW. In the highimpedance mode (Output Enable HIGH), A data can be stored in one register and B data can be stored in the other register. The clocks are not gated with the Direction (DIR) and Output Enable (OE) terminals; data at the A or B terminals can be clocked into the storage flip-flops at any time.

The CD74AC/ACT646 and CD74AC/ACT648 are supplied in 24-lead dual-in-line narrow-body plastic packages (EN suffix) and in 24-lead dual-in-line small-outline plastic packages (M suffix). Both package types are operable over the following temperature ranges: Commercial (0 to 70°C); Industrial (-40 to +85°C); and Extended Industrial/Military (-55 o +125°C).

The CD54AC/ACT646 and CD54AC/ACT648, available in chip form (H suffix), are operable over the -55 to +125°C temperature range.

### Family Features:

- Exceeds 2-kV ESD Protection MIL-STD-883, Method 3015
- SCR-Latchup-resistant CMOS process and circuit design
- Speed of bipolar FAST\*/AS/S with significantly reduced power consumption
- Balanced propagation delays
- AC types feature 1.5-V to 5.5-V operation and balanced noise immunity at 30% of the supply
- ± 24-mA output drive current
  - Fanout to 15 FAST\* ICs
  - Drives 50-ohm transmission lines

\*FAST is a Registered Trademark of Fairchild Semiconductor Corp.



**TERMINAL ASSIGNMENT** 

### **FUNCTION TABLE**

|    |     | IN            | PUTS         |          |           | DATA                   | 1/0#                   | OPERATION OR FUNCTION                               |                                                     |  |  |
|----|-----|---------------|--------------|----------|-----------|------------------------|------------------------|-----------------------------------------------------|-----------------------------------------------------|--|--|
| ŌĒ | DIR | CAB           | CBA          | SAB      | SBA       | A0 THRU A7             | BO THRU B7             | 646                                                 | 648                                                 |  |  |
| X  | X   | X             | · x          | X        | X         | Input<br>Not specified | Not specified<br>Input | Store A, B unspecified<br>Store B, A unspecified    | Store A, B unspecified Store B, A unspecified       |  |  |
| ΗH | X   | ∴/¯<br>H or L | _/<br>H or L | Х .<br>Х | -> X<br>X | Input                  | Input                  | Store A and B Data Isolation, hold storage          | Store A and B Data Isolation, hold storage          |  |  |
| L  | L   | X             | X<br>H or L  | X        | Н         | Output                 | Input                  | Real-Time B Data to A Bus<br>Stored B Data to A Bus | Real-Time B Data to A Bus<br>Stored B Data to A Bus |  |  |
| LL | H H | X<br>H or L   | X<br>X       | L<br>H   | X<br>X    | Input                  | Output                 | Real-Time A Data to B Bus<br>Stored A Data to B Bus | Real-Time A Data to B Bus<br>Stored A Data to B Bus |  |  |

#The data output functions may be enabled or disabled by various signals at the  $\overline{\text{OE}}$  and DIR inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.

### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE ( $V_{\infty}$ )0.5 to 6 V                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| DC INPUT DIODE CURRENT, I <sub>if</sub> (for $V_1 < -0.5 \text{ V}$ or $V_1 > V_{CC} + 0.5 \text{ V}$ )                                             |
| DC OUTPUT DIODE CURRENT, $I_{OK}$ (for $V_O < -0.5$ V or $V_O > V_{CC} + 0.5$ V)                                                                    |
| DC OUTPUT SOURCE OR SINK CURRENT per Output Pin, I <sub>o</sub> (for $V_0 > -0.5 \text{ V}$ or $V_0 < V_{CC} + 0.5 \text{ V}$ ) $\pm 50 \text{ mA}$ |
| DC Vcc or GROUND CURRENT (Icc or Ignp)                                                                                                              |
| POWER DISSIPATION PER PACKAGE (PD):                                                                                                                 |
| For T <sub>A</sub> = -55 to +100°C (PACKAGE TYPE E)                                                                                                 |
| For T <sub>A</sub> = +100 to +125°C (PACKAGE TYPE E)                                                                                                |
| For T <sub>A</sub> = -55 to +70°C (PACKAGE TYPE M)                                                                                                  |
| For T <sub>A</sub> = +70 to +125°C (PACKAGE TYPE M)                                                                                                 |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )                                                                                                       |
| STORAGE TEMPERATURE (Tstg)65 to +150°C                                                                                                              |
| LEAD TEMPERATURE (DURING SOLDERING):                                                                                                                |
| At distance 1/16 $\pm$ 1/32 in. (1.59 $\pm$ 0.79 mm) from case for 10 s maximum                                                                     |
| Unit inserted into PC board min. thickness 1/16 in. (1.59 mm) with solder contacting lead tips only+300°C                                           |
| *For up to 4 outputs per device; add ± 25 mA for each additional output.                                                                            |

### **RECOMMENDED OPERATING CONDITIONS:**

For maximum reliability, normal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERICTICS                                             | LIN  | IITS |       |  |
|-------------------------------------------------------------|------|------|-------|--|
| CHARACTERISTICS                                             | MIN. | MAX. | UNITS |  |
| Supply-Voltage Range, Vcc*:                                 |      |      |       |  |
| (For T <sub>A</sub> = Full Package-Temperature Range)       |      |      |       |  |
| AC Types                                                    | 1.5  | 5.5  | V     |  |
| ACT Types                                                   | 4.5  | 5.5  | V     |  |
| DC Input or Output Voltage, V <sub>1</sub> , V <sub>0</sub> | 0    | Vcc  | V     |  |
| Operating Temperature, T <sub>A</sub>                       | -55  | +125 | °C    |  |
| Input Rise and Fall Slew Rate, dt/dv                        |      |      |       |  |
| at 1.5 V to 3 V (AC Types)                                  | 0    | 50   | ns/V  |  |
| at 3.6 V to 5.5 V (AC Types)                                | 0    | 20   | ns/V  |  |
| at 4.5 V to 5.5 V (ACT Types)                               | 0    | 10   | ns/V  |  |

<sup>\*</sup>Unless otherwise specified, all voltages are referenced to ground.

To prevent excess currents in the High-Z modes, all I/O terminals should be terminated with 10 k $\Omega$  resistors.

Technical Data

# CD54/74AC646, CD54/74AC648 CD54/74ACT646, CD54/74ACT648

STATIC ELECTRICAL CHARACTERISTICS: AC Series

|                                  |                 |                                                                            |                        | -                   | MBIENT             | TEMPE              | RATURE             | (T <sub>A</sub> ) - °C |                    |                    |       |
|----------------------------------|-----------------|----------------------------------------------------------------------------|------------------------|---------------------|--------------------|--------------------|--------------------|------------------------|--------------------|--------------------|-------|
| CHARACTERIST                     | ics             | TEST CON                                                                   | IDITIONS               | V <sub>cc</sub> (V) | +2                 | 25                 | -40 to             | +85                    | -55 to             | +125               | UNITS |
| ,, =                             |                 | V,<br>(V)                                                                  | I <sub>o</sub><br>(mA) | (V)                 | MIN.               | MAX.               | MIN.               | MAX:                   | MIN.               | MAX.               |       |
| High-Level Input<br>Voltage      | V <sub>IH</sub> |                                                                            | /                      | 1.5<br>3<br>5.5     | 1.2<br>2.1<br>3.85 |                    | 1.2<br>2.1<br>3.85 |                        | 1.2<br>2.1<br>3.85 | <del>-</del><br>-  | v     |
| Low-Level Input<br>Voltage       | VIL             |                                                                            |                        | 1.5<br>3<br>5.5     | <del>-</del>       | 0.3<br>0.9<br>1.65 |                    | 0.3<br>0.9<br>1.65     | _<br>              | 0.3<br>0.9<br>1.65 | V     |
| High-Level Output                |                 |                                                                            | -0.05                  | 1.5                 | 1.4                | _                  | 1.4                |                        | 1.4                |                    |       |
| Voltage                          | VoH             | V <sub>IH</sub>                                                            | -0.05                  | 3                   | 2.9                | _                  | 2.9                | _                      | 2.9                |                    |       |
|                                  |                 | or                                                                         | -0.05                  | 4.5                 | 4.4                | <b>—</b>           | 4.4                | -                      | 4.4                |                    | ]     |
|                                  |                 | VIL                                                                        | -4                     | 3                   | 2.58               |                    | 2.48               |                        | 2.4                |                    | ) v   |
|                                  |                 |                                                                            | -24                    | 4.5                 | 3.94               | [ _                | 3.8                | -                      | 3.7                |                    | ]     |
|                                  |                 | #. * {                                                                     | -75                    | 5.5                 | -                  | _                  | 3.85               |                        |                    |                    |       |
|                                  |                 | ", " {                                                                     | -50                    | 5.5                 | _                  | _                  |                    |                        | 3.85               |                    |       |
| Low-Level Output                 |                 |                                                                            | 0.05                   | 1.5                 | _                  | 0.1                | -                  | 0.1                    |                    | 0.1                | ]     |
| Voltage                          | Vol             | ViH                                                                        | 0.05                   | 3                   | _                  | 0.1                |                    | 0.1                    |                    | 0.1                | ]     |
|                                  |                 | or                                                                         | 0.05                   | 4.5                 | _                  | 0.1                |                    | 0.1                    | .—                 | 0.1                |       |
|                                  |                 | V <sub>IL</sub>                                                            | 12                     | 3                   | _                  | 0.36               | _                  | 0.44                   | <u> </u>           | 0.5                | ] v   |
|                                  |                 |                                                                            | 24                     | 4.5                 | _                  | 0.36               |                    | 0.44                   |                    | 0.5                |       |
|                                  |                 | #, * {                                                                     | 75                     | 5.5                 | _                  | _                  |                    | 1,65                   |                    | <del>-</del>       |       |
|                                  |                 | <b>"</b> , " {                                                             | 50                     | 5.5                 |                    |                    |                    | <u> </u>               |                    | 1.65               |       |
| Input Leakage<br>Current         | <b>I</b> 1      | V <sub>cc</sub><br>or<br>GND                                               |                        | 5.5                 |                    | ±0.1               |                    | ±1                     |                    | ±1                 | μΑ    |
| 3-State<br>Leakage<br>Current    | loz             | V <sub>IH</sub> or V <sub>IL</sub> V <sub>O</sub> = V <sub>CC</sub> or GND |                        | 5.5                 |                    | ±0.5               |                    | ±5                     |                    | ±10                | μΑ    |
| Quiescent Supply<br>Current, MSI | Icc             | V <sub>cc</sub><br>or<br>GND                                               | 0                      | 5.5                 | _                  | 8                  | _                  | 80                     | -                  | 160                | μΑ    |

<sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissination.

power dissipation.
\*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

### STATIC ELECTRICAL CHARACTERISTICS: ACT Series

|                                                                             |                 |                              | -                      |                  |      | AMBIEN | Т ТЕМРЕ | RATURE | (T <sub>A</sub> ) - °( | С    | UNITS |
|-----------------------------------------------------------------------------|-----------------|------------------------------|------------------------|------------------|------|--------|---------|--------|------------------------|------|-------|
| CHARACTERISTI                                                               | ICS             | TEST COI                     | NDITIONS               | V <sub>cc</sub>  | +:   | 25     | -40 t   | o +85  | -55 to                 | +125 |       |
|                                                                             |                 | V,<br>(V)                    | l <sub>o</sub><br>(mA) | (V)              | MIN. | MAX.   | MIN.    | MAX.   | MIN.                   | MAX. |       |
| High-Level Input<br>Voltage                                                 | ViH             |                              |                        | 4.5<br>to<br>5.5 | 2    |        | 2       | _      | 2                      |      | v     |
| Low-Level Input<br>Voltage                                                  | VIL             |                              |                        | 4.5<br>to<br>5.5 |      | 0.8    | _       | 0.8    |                        | 0.8  | V     |
| High-Level Output                                                           |                 | V <sub>IH</sub>              | -0.05                  | 4.5              | 4.4  |        | 4.4     | _      | 4.4                    | _    |       |
| Voltage                                                                     | V <sub>OH</sub> | or<br>V <sub>IL</sub>        | -24                    | 4.5              | 3.94 |        | 3.8     | _      | 3.7                    | _    |       |
|                                                                             |                 | #, * {                       | -75                    | 5.5              | _    | _      | 3.85    | _      | <u> </u>               | _    | ]     |
|                                                                             |                 | , <u>(</u>                   | -50                    | 5.5              |      |        |         |        | 3.85                   |      |       |
| Low-Level Output                                                            |                 | ViH                          | 0.05                   | 4.5              | –    | 0.1    | -       | 0.1    | –                      | .0.1 |       |
| Voltage                                                                     | $V_{OL}$        | or<br>V <sub>IL</sub>        | 24                     | 4.5              | _    | 0.36   |         | 0.44   | _                      | 0.5  | 1 v   |
|                                                                             |                 | #. * {                       | · 75                   | 5.5              | _    | _      | _       | 1.65   | , —                    | _    | 1     |
|                                                                             |                 | <b>"</b>                     | 50                     | 5.5              | _    | _      |         | _      |                        | 1.65 | 1     |
| Input Leakage<br>Current                                                    | li              | V <sub>cc</sub><br>or<br>GND |                        | 5.5              | _    | ±0.1   | _       | ±1     | _                      | ±1   | μΑ    |
| 3-State<br>Leakage<br>Current                                               | łoz             | VIH OR Vo= Vcc OR GND        |                        | 5.5              | _    | ±0.5   |         | ±5     | _                      | ±10  | μΑ    |
| Quiescent Supply<br>Current, MSI                                            | Icc             | V <sub>cc</sub><br>or<br>GND | 0                      | 5.5              | _    | 8      |         | 80     |                        | 160  | μΑ    |
| Additional Quiescent Current per Input Pi<br>TTL Inputs High<br>1 Unit Load |                 | V <sub>cc</sub> -2.1         |                        | 4.5<br>to<br>5.5 | _    | 2.4    | _       | 2.8    | _                      | 3    | mA    |

<sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize nower dissination.

### **ACT INPUT LOADING TABLE**

| INPUT    | UNIT LOAD* |
|----------|------------|
| CAB, CBA | 1.25       |
| SAB, SBA | 1.2        |
| DIR      | 0.67       |
| ŌĒ       | 1.17       |
| An, Bn   | 0.4        |

\*Unit load is ΔI<sub>CC</sub> limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25° C.

power dissipation.
\*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

PREREQUISITE FOR SWITCHING: AC Series

|                                         |                |                   | AMBII            | (A) - °C |                  |       |     |  |
|-----------------------------------------|----------------|-------------------|------------------|----------|------------------|-------|-----|--|
| CHARACTERISTICS                         | SYMBOL         | V <sub>CC</sub>   | -40 t            | o +85    | -55 to           | UNITS |     |  |
| O I I I I I I I I I I I I I I I I I I I |                | (V)               | MIN.             | MAX.     | MIN.             | MAX.  | ]   |  |
| Max. Frequency                          | fmax           | 1.5<br>3.3*<br>5† | 11<br>101<br>143 |          | 10<br>89<br>125  |       | MHz |  |
| Setup Time<br>Data to Clock             | tsu            | 1.5<br>3.3<br>5   | 27<br>3.1<br>2.2 |          | 31<br>3.5<br>2.5 | =     | ns  |  |
| Hold Time<br>Data to Clock              | t <sub>H</sub> | 1.5<br>3.3<br>5   | 2<br>2<br>2      | =        | 2<br>2<br>2      |       | ns  |  |
| Clock Pulse Width                       | tw             | 1.5<br>3.3<br>5   | 44<br>4.9<br>3.5 |          | 50<br>5.6<br>4   |       | ns  |  |

\*3.3 V: min. is @ 3 V †5 V: min is @ 4.5 V

SWITCHING CHARACTERISTICS: AC Series; tr, tr = 3 ns, CL = 50 pF

|                                                                       |                                       |                       | AMBII                 | ENT TEMPE           | RATURE (T       | (A) - °C            |       |
|-----------------------------------------------------------------------|---------------------------------------|-----------------------|-----------------------|---------------------|-----------------|---------------------|-------|
| OUADACTERICTICS                                                       | SYMBOL                                | V <sub>cc</sub>       | -40 t                 | o +85               | -55 to          | +125                | UNITS |
| CHARACTERISTICS                                                       | STMBOL                                | (V)                   | MIN.                  | MAX.                | MIN.            | MAX.                |       |
| Propagation Delays:<br>Store A Data to B Bus<br>Store B Data to A Bus | telh<br>tehi                          | 1.5<br>3.3*           | 4.8                   | 154<br>17.1<br>12.3 | -<br>4.7<br>3.4 | 169<br>18.9<br>13.5 | ns    |
| 646 Store Ā Data to B Bus Store B Data to A Bus 648                   | tр <sub>L</sub> н<br>t <sub>PHL</sub> | 5†<br>1.5<br>3.3<br>5 | 3.5<br><br>4.8<br>3.5 | 154<br>17.1<br>12.3 | -<br>4.7<br>3.4 | 169<br>18.9<br>13.5 | ns    |
| A Data to B Bus<br>B Data to A Bus<br>646                             | t <sub>PLH</sub><br>t <sub>PHL</sub>  | 1.5<br>3.3<br>5       | -<br>4<br>2.8         | 125<br>14<br>10     | 3.9<br>2.8      | 138<br>15.4<br>11   | ns    |
| Ā Data to B Bus<br>B Data to A Bus<br>648                             | t <sub>PLH</sub><br>t <sub>PHL</sub>  | 1.5<br>3.3<br>5       | 4<br>2.8              | 125<br>14<br>10     | 3.9<br>2.8      | 138<br>15.4<br>11   | ns    |
| Select to Data<br>646                                                 | t <sub>PLH</sub>                      | 1.5<br>3.3<br>5       | 4.3<br>3.1            | 136<br>15.3<br>10.9 | 4.2<br>3        | 150<br>16.8<br>12   | ns    |
| Select to Data<br>648                                                 | tецн<br>tенц                          | 1.5<br>3.3<br>5       | 4.3<br>3.1            | 136<br>15.3<br>10.9 | 4.2<br>3        | 150<br>16.8<br>12   | ns    |
| 3-State Enabling/ Disabling Time Bus to Output or Register to Output  | tezi.<br>tezh<br>telz<br>tenz         | 1.5<br>3.3<br>5       | 5.2<br>3.5            | 154<br>18.4<br>12.3 | 5.1<br>3.4      | 169<br>20.2<br>13.5 | ns    |
| Power Dissipation Capacitance                                         | C <sub>PD</sub> §                     | _                     | 150                   | Тур.                | 150             | Тур.                | pF    |
|                                                                       | Vонv<br>See<br>Fig. 1                 | 5                     | 4 Typ. @ 25°C         |                     |                 |                     | V     |
|                                                                       | Vole<br>See<br>Fig. 1                 | 5                     | 1 Typ. @ 25° C        |                     |                 | V                   |       |
| Input Capacitance                                                     | Cı                                    |                       | _                     | 10                  |                 | 10                  | pF    |
| 3-State Output Capacitance                                            | Co                                    | _                     | -                     | 15                  |                 | 15                  | pF    |

\*3.3 V: min. is @ 3.6 V max. is @ 3 V

†5 V: min. is @ 5.5 V max. is @ 4.5 V §CPD is used to determine the dynamic power consumption, per package.

 $P_D = V_{CC}^2 C_{PD} f_i + \Sigma (V_{CC}^2 C_L f_o)$  where  $f_i =$  input frequency

fo = output frequency

C<sub>L</sub> = output load capacitance

V<sub>cc</sub> = supply voltage.

### PREREQUISITE FOR SWITCHING: ACT Series

| . **                        |                  |                        | AMBI  |            |        |       |     |  |
|-----------------------------|------------------|------------------------|-------|------------|--------|-------|-----|--|
| CHARACTERISTICS             | SYMBOL           | V <sub>cc</sub><br>(V) | -40 t | o +85      | -55 to | UNITS |     |  |
|                             |                  | (*)                    | MIN.  | MAX.       | MIN.   | MAX.  | ]   |  |
| Max. Frequency              | f <sub>max</sub> | 5*                     | 125   | <b>–</b> , | 110    |       | MHz |  |
| Setup Time<br>Data to Clock | tsu              | . 5                    | 2.2   | _          | 2.5    |       | ns  |  |
| Hold Time<br>Data to Clock  | tн               | 5                      | 2     | _          | . 2    | _     | ns  |  |
| Clock Pulse Width           | tw               | 5                      | 3.9   | _          | 4.5    | _     | ns  |  |

<sup>\*5</sup> V: min. is @ 4.5 V

### SWITCHING CHARACTERISTICS: ACT Series; t, t = 3 ns, CL = 50 pF

|                                                                                   |                                                                              |                 | AMBI          | AMBIENT TEMPERATURE (TA) - °C |        |        |       |  |  |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|---------------|-------------------------------|--------|--------|-------|--|--|
| CHARACTERISTICS                                                                   | SYMBOL                                                                       | V <sub>cc</sub> | -40           | to +85                        | -55 to | +125   | UNITS |  |  |
|                                                                                   |                                                                              | (V)             | MIN.          | MAX.                          | MIN.   | MAX.   | ]     |  |  |
| Propagation Delays:<br>Store A Data to B Bus<br>Store B Data to A Bus<br>646      | tегн<br>tенг                                                                 | 5*              | 4             | 14.1                          | 3.9    | 15.5   | ns    |  |  |
| Store Ā Data to B Bus<br>Store B Data to A Bus<br>648                             | t <sub>PLH</sub><br>t <sub>PHL</sub>                                         | 5               | 4             | 14.1                          | 3.9    | 15.5   | ns    |  |  |
| A Data to B Bus<br>B Data to A Bus<br>646                                         | t <sub>PLH</sub><br>t <sub>PHL</sub>                                         | 5               | 3.2           | 11.4                          | 3.1    | 12.5   | ns    |  |  |
| Ā Data to B Bus<br>B Data to A Bus<br>648                                         | t <sub>PLH</sub><br>t <sub>PHL</sub>                                         | <b>5</b>        | 3.2           | 11.4                          | 3.1    | → 12.5 | ns    |  |  |
| Select to Data<br>646                                                             | t <sub>PLH</sub><br>t <sub>PHL</sub>                                         | 5               | 3.7           | 13.2                          | 3.6    | 14.5   | ns    |  |  |
| Select to Data<br>648                                                             | t <sub>PLH</sub><br>t <sub>PHL</sub>                                         | 5               | 4             | 14.1                          | 3.9    | 15.5   | ns    |  |  |
| 3-State Enabling/ Disabling Time Bus to Output or Register to Output              | t <sub>PZL</sub><br>t <sub>PZH</sub><br>t <sub>PLZ</sub><br>t <sub>PHZ</sub> | 5               | 4             | 14.1                          | 3.9    | 15.5   | ns    |  |  |
| Power Dissipation Capacitance                                                     | C <sub>PD</sub> §                                                            | _               | 150           | Тур.                          | 150    | Тур.   | pF    |  |  |
| Min. (Valley) During Switching of Other Outputs (Output Under Test Not Switching) | V <sub>OH</sub><br>V <sub>OHV</sub><br>See<br>Fig. 1                         | 5               | 4 Typ. @ 25°C |                               |        |        | V     |  |  |
| Max. (Peak) During Switching of Other Outputs (Output Under Test Not Switching)   | V <sub>OLP</sub><br>V <sub>OLP</sub><br>See<br>Fig. 1                        | 5               | 1 Тур. @ 25°С |                               |        |        | V     |  |  |
| Input Capacitance                                                                 | Cı                                                                           |                 |               | 10                            |        | 10     | pF    |  |  |
| 3-State Output Capacitance                                                        | Co                                                                           | _               |               | 15                            | _      | 15     | ρF    |  |  |

<sup>15</sup> V: min. is @ 5.5 V max. is @ 4.5 V

§C<sub>PD</sub> is used to determine the dynamic power consumption, per package.  $P_D = C_{PD}V_{CC}^2 f_i + \sum (C_L V_{CC}^2 f_o) + V_{CC} \Delta I_{CC}$  where  $f_i = input$  frequency

 $f_o = output$  frequency  $C_L = output$  load capacitance  $V_{cc} = supply$  voltage.

### PARAMETER MEASUREMENT INFORMATION



- NOTES:

  1. VOHY AND VOLP ARE MEASURED WITH RESPECT TO A GROUND REFERENCE NEAR THE OUTPUT UNDER TEST.

  2. INPUT PULSES HAVE THE FOLLOWING CHARACTERISTICS: PRR C 1 MHz, t, 3 m, s, + 3 m, s KEW 1 m.

  3. R.F. FIXTURE WITH 700-MHz DESIGN RULES REQUIRED. IC SHOULD BE SOLDERED INTO TEST BOARD AND BYPASSED WITH 0.1 JF CAPACTOR. SCOPE AND PROBES REQUIRE 700-MHz BANDWIDTH.





Fig. 2 - Three-state propagation delay waveforms and test circuit.



Fig. 3 - Propagation delay times.



Fig. 4 - Data setup and hold times.



|                              | CD54/74AC           | CD54/74ACT          |
|------------------------------|---------------------|---------------------|
| Input Level                  | V <sub>cc</sub>     | 3 V                 |
| Input Switching Voltage, Vs  | 0.5 V <sub>cc</sub> | 1.5 V               |
| Output Switching Voltage, Vs | 0.5 V <sub>cc</sub> | 0.5 V <sub>CC</sub> |

Fig. 5 - Test circuit.

www.ti.com 8-Sep-2023

### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| CD74AC646M       | LIFEBUY | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | AC646M                  |         |
| CD74AC646M96     | ACTIVE  | SOIC         | DW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | AC646M                  | Samples |
| CD74ACT646M      | LIFEBUY | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | ACT646M                 |         |
| CD74ACT646M96    | ACTIVE  | SOIC         | DW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | ACT646M                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Sep-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74AC646M96  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74ACT646M96 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC646M96  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD74ACT646M96 | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### **TUBE**



### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC646M  | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| CD74ACT646M | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

DW (R-PDSO-G24)

### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated