# **Dual D Flip-Flop with Set and Reset**

# High–Performance Silicon–Gate CMOS

The MC74HC74A is identical in pinout to the LS74. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of two D flip–flops with individual Set, Reset, and Clock inputs. Information at a D–input is transferred to the corresponding Q output on the next positive going edge of the clock input. Both Q and  $\overline{Q}$  outputs are available from each flip–flop. The Set and Reset inputs are asynchronous.

#### Features

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the JEDEC Standard No. 7.0 A Requirements
- Chip Complexity: 128 FETs or 32 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free and are RoHS Compliant





# **ON Semiconductor®**

http://onsemi.com



#### **PIN ASSIGNMENT**

| RESET 1 | [ 1 ●      | 14 | l v <sub>cc</sub> |
|---------|------------|----|-------------------|
| DATA 1  | 02         | 13 | RESET 2           |
| CLOCK 1 | Цз         | 12 | DATA 2            |
| SET 1   | <b>[</b> 4 | 11 | CLOCK 2           |
| Q1      | 05         | 10 | ] SET 2           |
| Q1      | 06         | 9  | ] Q2              |
| GND     | 07         | 8  | ] <u>Q2</u>       |
|         |            |    |                   |

#### MARKING DIAGRAMS



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

#### FUNCTION TABLE

| Inputs |       |        |      | Out   | puts  |
|--------|-------|--------|------|-------|-------|
| Set    | Reset | Clock  | Data | Q     | Q     |
| L      | н     | Х      | Х    | Н     | L     |
| н      | L     | Х      | Х    | L     | н     |
| L L    | L     | Х      | Х    | H*    | H*    |
| н      | н     |        | н    | Н     | L     |
| н      | н     |        | L    | L     | н     |
| н      | н     | L      | Х    | No Cl | nange |
| н      | н     | н      | Х    | No Cl | nange |
| н      | Н     | $\sim$ | Х    | No Cl | nange |

\*Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously.

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                       | Value                         | Unit |
|------------------|-----------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                           | -0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                            | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| Vout             | DC Output Voltage (Referenced to GND)                           | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                       | ±20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                      | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                 | ±50                           | mA   |
| PD               | Power Dissipation in Still Air, SOIC Package†<br>TSSOP Package† | 500<br>450                    | mW   |
|                  | 1550F Fackage                                                   | 430                           |      |
| T <sub>stg</sub> | Storage Temperature                                             | -65 to +150                   | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for 10 Seconds                 |                               | °C   |
|                  | (SOIC or TSSOP Package)                                         | 260                           |      |
|                  |                                                                 | 300                           |      |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

+Derating: SOIC Package: -7 mW/°C from 65° to 125°C TSSOP Package: -6.1 mW/°C from 65° to 125°C

# RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                     | Max | Unit            |    |
|------------------------------------|------------------------------------------------------|-------------------------|-----|-----------------|----|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                         | 2.0 | 6.0             | V  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                         | 0   | V <sub>CC</sub> | V  |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             |                         | -55 | +125            | °C |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time                             | V <sub>CC</sub> = 2.0 V | 0   | 1000            | ns |
|                                    | (Figures 1, 2, 3)                                    | $V_{CC} = 3.0 V$        | 0   | 600             |    |
|                                    |                                                      | V <sub>CC</sub> = 4.5 V | 0   | 500             |    |
|                                    |                                                      | $V_{CC} = 6.0 V$        | 0   | 400             |    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# MC74HC74A

|                 |                                                |                                                                                                                                                                                                                                                                                                  |                                        | Gu                                        | aranteed Li                               | mit                                    |      |
|-----------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------|------|
| Symbol          | Parameter                                      | Test Conditions                                                                                                                                                                                                                                                                                  | V <sub>CC</sub><br>V                   | –55 to<br>25°C                            | ≤ 85°C                                    | ≤ 125°C                                | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage            | $ V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                                                                                                                                                        | 2.0<br>3.0<br>4.5<br>6.0               | 1.5<br>2.1<br>3.15<br>4.2                 | 1.5<br>2.1<br>3.15<br>4.2                 | 1.5<br>2.1<br>3.15<br>4.2              | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage             | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                                                                                                                                                         | 2.0<br>3.0<br>4.5<br>6.0               | 0.5<br>0.9<br>1.35<br>1.8                 | 0.5<br>0.9<br>1.35<br>1.8                 | 0.5<br>0.9<br>1.35<br>1.8              | V    |
| V <sub>OH</sub> | Minimum High–Level Output<br>Voltage           | $\begin{split} V_{in} &= V_{IH} \text{ or } V_{IL} \\  I_{out}  &\leq 20 \; \mu \text{A} \end{split}$ $\begin{split} V_{in} &= V_{IH} \text{ or } V_{IL}  \begin{array}{l}  I_{out}  &\leq 2.4 \; \text{mA} \\  I_{out}  &\leq 4.0 \; \text{mA} \\  I_{out}  &\leq 5.2 \; \text{mA} \end{split}$ | 2.0<br>4.5<br>6.0<br>3.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9<br>2.48<br>3.98<br>5.48 | 1.9<br>4.4<br>5.9<br>2.34<br>3.84<br>5.34 | 1.9<br>4.4<br>5.9<br>2.2<br>3.7<br>5.2 | V    |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage            | $\begin{split} V_{in} &= V_{IH} \text{ or } V_{IL} \\  I_{out}  &\leq 20 \; \mu \text{A} \end{split}$ $\begin{split} V_{in} &= V_{IH} \text{ or } V_{IL}  \begin{array}{l}  I_{out}  &\leq 2.4 \; \text{mA} \\  I_{out}  &\leq 4.0 \; \text{mA} \\  I_{out}  &\leq 5.2 \; \text{mA} \end{split}$ | 2.0<br>4.5<br>6.0<br>3.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.26<br>0.26<br>0.26        | 0.1<br>0.1<br>0.33<br>0.33<br>0.33        | 0.1<br>0.1<br>0.4<br>0.4<br>0.4        | V    |
| l <sub>in</sub> | Maximum Input Leakage Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                                                                         | 6.0                                    | ±0.1                                      | ±1.0                                      | ±1.0                                   | μA   |
| I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC} \text{ or GND}$<br>$I_{out} = 0 \ \mu A$                                                                                                                                                                                                                                        | 6.0                                    | 2.0                                       | 20                                        | 80                                     | μΑ   |

# AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                        |                                                                                  |                          | Gu                                      | Guaranteed Limit      |                        |      |
|----------------------------------------|----------------------------------------------------------------------------------|--------------------------|-----------------------------------------|-----------------------|------------------------|------|
| Symbol                                 | Parameter                                                                        | V <sub>CC</sub><br>V     | - 55 to<br>25°C                         | ≤ 85°C                | ≤ 125°C                | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 1 and 4)                    | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35                   | 4.8<br>10<br>24<br>28 | 4.0<br>8.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q or $\overline{Q}$ (Figures 1 and 4)        | 2.0<br>3.0<br>4.5<br>6.0 | 100<br>75<br>20<br>17                   | 125<br>90<br>25<br>21 | 150<br>120<br>30<br>26 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Set or Reset to Q or $\overline{Q}$ (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 105<br>80<br>21<br>18                   | 130<br>95<br>26<br>22 | 160<br>130<br>32<br>27 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 1 and 4)                  | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>30<br>15<br>13                    | 95<br>40<br>19<br>16  | 110<br>55<br>22<br>19  | ns   |
| Cin                                    | Maximum Input Capacitance                                                        | —                        | 10                                      | 10                    | 10                     | pF   |
|                                        |                                                                                  |                          | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |                       | <sub>C</sub> = 5.0 V   |      |
| C <sub>PD</sub>                        | Power Dissipation Capacitance (Per Flip–Flop)*                                   |                          |                                         | 32                    |                        | pF   |

 $C_{PD}$ Power Dissipation Capacitance (Per Flip-Flop)\*32\* Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

## **MC74HC74A**

#### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                     |                          | Gu                        | aranteed Li               | mit                             |      |
|---------------------------------|---------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------------|------|
| Symbol                          | Parameter                                                           | V <sub>CC</sub><br>V     | –55 to<br>25°C            | ≤ 85°C                    | ≤ 125°C                         | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock<br>(Figure 3)                     | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>35<br>16<br>14      | 100<br>45<br>20<br>17     | 120<br>55<br>24<br>20           | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data<br>(Figure 3)                      | 2.0<br>3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0<br>3.0  | 3.0<br>3.0<br>3.0<br>3.0  | 3.0<br>3.0<br>3.0<br>3.0<br>3.0 | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock<br>(Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 8.0<br>8.0<br>8.0<br>8.0  | 8.0<br>8.0<br>8.0<br>8.0  | 8.0<br>8.0<br>8.0<br>8.0        | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                            | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>25<br>12<br>10      | 75<br>30<br>15<br>13      | 90<br>40<br>18<br>15            | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Set or Reset<br>(Figure 2)                     | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>25<br>12<br>10      | 75<br>30<br>15<br>13      | 90<br>40<br>18<br>15            | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figures 1, 2, 3)              | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400       | ns   |

#### **ORDERING INFORMATION**

| Device           | Package                 | Shipping <sup>†</sup> |
|------------------|-------------------------|-----------------------|
| MC74HC74ADG      | SOIC-14 NB<br>(Pb-Free) | 55 Units / Rail       |
| NLV74HC74ADG*    | SOIC-14 NB<br>(Pb-Free) | 55 Units / Rail       |
| MC74HC74ADR2G    | SOIC-14 NB<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV74HC74ADR2G*  | SOIC-14 NB<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC74HC74ADTR2G   | TSSOP-14<br>(Pb-Free)   | 2500 / Tape & Reel    |
| NLV74HC74ADTR2G* | TSSOP-14<br>(Pb-Free)   | 2500 / Tape & Reel    |

For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.

### MC74HC74A

### SWITCHING WAVEFORMS





Figure 1.









\*Includes all probe and jig capacitance

Figure 4.



Figure 5. EXPANDED LOGIC DIAGRAM

# DUSEM

0.068

0.019

0.344

0.244



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **STYLES ON PAGE 2**

Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98ASB42565B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SOIC-14 NB PAGE 1 OF 2 onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-14 CASE 751A-03 ISSUE L

#### DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                                                                   | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                                              | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>9. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON CATHODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>8. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                   | PAGE 2 OF 2 |  |  |
|                  |             |                                                                                                                                                                                   |             |  |  |

onsemi and ONSEMI: are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# **ONSEM**<sup>1</sup>.



| DOCUMENT NUMBER:                                                                                                                                                                                                                                             | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                 | TSSOP-14 WB |                                                                                                                                                                                  | PAGE 1 OF 1 |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products for any particular |             |                                                                                                                                                                                  |             |  |  |

purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales