

### **Features and Benefits**

- Proprietary adaptive control scheme (1×, 1.5×, 2×)
- 0.5% typical WLED current matching
- Drives up to 6 white LEDs
  - Main display backlight (up to 6 WLEDs)
  - Main display and sub display backlight
  - Main display and low-current flash/torch
- 30 mA per WLED
- 2× serial dimming interfaces
- 320 mA charge pump capability
- Low EMI design and soft start function
- Short circuit, overvoltage, thermal shutdown protection
- 0.75 mm nominal height (very thin profile),
  3 × 3 mm footprint packages

### Package: 16 pin QFN/MLP (suffix ES)



Approximate scale 1:1



### Description

The A8434 high efficiency charge pump ICs offer a simple, low-cost WLED (white LED) driver solution for driving up to six WLEDs in various application configurations, either all six backlighting a single display, or for multiple displays, such as four WLEDs as the main display backlight, with the other two WLEDs used for backlighting a sub display or a low-current flash/torch. Using a proprietary control scheme (1×, 1.5×, and 2×), the A8434 can deliver well-matched WLED current while maintaining the highest efficiency and low EMI.

The WLED current is regulated over the entire range of Li+battery voltage to provide uniform intensity. WLED brightness and on/off can be controlled for the main display and sub display/torch through 2 single-wire serial interface pins.

The A8434 is available in an QFN/MLP-16 space-conserving  $(3 \times 3 \text{ mm footprint})$  ES package.

### Applications include:

- White LED backlights for cellular phones, PDAs
- Digital cameras, camcorders
- Portable audio devices and MP3s
- Other portable device white LED backlighting

### **Typical Applications**





D1-D4 Main Display; D5-D6 Sub Display

### **Functional Block Diagram**



### Absolute Maximum Ratings

Input or Output Voltage VIN, VOUT, C1+, C1-, C2+, C2- to GND ......-0.3 to 6 V All other pins......-0.3 to  $V_{IN} + 0.3$  V 

### Package Thermal Characteristics

 $R_{\theta IA} = 47$  °C/W, on a 4-layer board based on JEDEC spec Additional information is available on the Allegro Web site.

The device package is lead (Pb) free, with 100% matte tin leadframe plating.

Use the following complete part number when ordering:

| Part Number  | Packaging*                   | Package Type      |  |  |  |
|--------------|------------------------------|-------------------|--|--|--|
| A8434EESTR-T | 7-in. reel, 1500 pieces/reel | ES, 3×3 mm MLP-16 |  |  |  |



<sup>\*</sup>Contact Allegro for additional packing options.



## Pin-out Diagram

### ES Package



### **Terminal List Table**

| Name                          | Number              | Function                                                                                                                                          |
|-------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| C1–                           | 13                  | Negative terminal of capacitor C1. Connect capacitor C1 between C1+ and C1                                                                        |
| C1+                           | 16                  | Positive terminal of capacitor C1.                                                                                                                |
| C2-                           | 15                  | Negative terminal of capacitor C2                                                                                                                 |
| C2+                           | 1                   | Positive terminal of capacitor C2. Connect capacitor C2 between C2+ and C2                                                                        |
| ENS                           | 4                   | Enable and dimming control input for sub display WLED group.                                                                                      |
| ENM                           | 5                   | Enable and dimming control input for main display WLED group.                                                                                     |
| EP                            | _                   | Exposed metal pad on bottom side. Connect this to ground plane for better thermal performance.                                                    |
| GND                           | 12                  | Ground.                                                                                                                                           |
| ISET                          | 3                   | Connect RSET resistor to ground to set desired constant current through main and sub WLEDs. $I_{LED(max)} = 220 \times 0.6 \text{ V/R}_{SET}$     |
| LED1, LED2,<br>LED3, and LED4 | 8, 9, 10,<br>and 11 | Current sink for main display WLEDs. If not used, connect to VOUT, but do not leave open. If left open, the IC works in 2 × mode.                 |
| LED5 and LED6                 | 6 and 7             | Current sink for sub display WLEDs. If not used, connect to VOUT, but do not leave open. If left open, the IC works in 2 × mode.                  |
| VIN                           | 14                  | Power supply voltage input.                                                                                                                       |
| VOUT                          | 2                   | Charge pump output voltage for display backlight and flash/torch LED anodes. Connect a 1 µF capacitor, COUT, between VOUT and GND (see figure 2). |



## A8434

# 6-Channel High Efficiency Charge Pump White LED Driver

ELECTRICAL CHARACTERISTICS<sup>a</sup> VIN=ENM=ENS=3.6 V, C1=C2=1 μF, CIN=COUT=1 μF, RSET=6.49 kΩ,

 $T_A = -40$ °C to +85°C; typical values are at  $T_A = 25$ °C; unless otherwise noted

| Characteristics                                               | Symbol                               | Test Conditions                                                        | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------|------|------|------|-------|
| Input Voltage Range                                           | V <sub>IN</sub>                      |                                                                        | 2.7  | _    | 5.5  | V     |
| Undervoltage Lockout Threshold                                | V <sub>UVLO</sub>                    | V <sub>IN</sub> falling                                                | 2.25 | 2.45 | 2.60 | V     |
| UVLO Hysteresis Window                                        | V <sub>UVLOHYS</sub>                 |                                                                        | _    | 60   | -    | mV    |
| Quiescent Current                                             | IQ                                   | Switching in 1.5× or 2.0× mode; T <sub>A</sub> = 25°C                  | _    | 6    | _    | mA    |
| Quicochi Gunchi                                               | 'Q                                   | ENS=ENM=GND; T <sub>A</sub> = 25°C                                     | _    | 0.1  | 2    | μA    |
| Soft-start Completion Time                                    | t <sub>ss</sub>                      |                                                                        |      | 0.4  | _    | ms    |
| ISET Bias Voltage                                             | V <sub>ISETBIAS</sub>                |                                                                        |      | 0.6  | -    | V     |
| ISET Leakage in Shutdown                                      | V <sub>ISETLKG</sub>                 |                                                                        |      | 0.01 | 1    | μA    |
| ISET Current Range                                            | I <sub>SET</sub>                     |                                                                        |      | _    | 140  | μA    |
| ISET to LEDx Current Ratio for LED1 through LED6              | I <sub>LEDx</sub> /I <sub>ISET</sub> | 100% setting, I <sub>SET</sub> =60 μA                                  | _    | 220  | _    | A/A   |
| I <sub>LED</sub> Accuracy for LED1 through LED6 <sup>b</sup>  | E <sub>ILEDERR</sub>                 | ENS=ENM=VIN                                                            | _    | ±1.6 | _    | %     |
| LED Current Matching for LED1 through LED4 <sup>c</sup>       | ΔI <sub>LED14</sub>                  | ENS=GND, ENM=VIN                                                       | _    | ±0.5 | _    | %     |
| LED Current Matching for LED5 and LED6c                       | ΔI <sub>LED56</sub>                  | ENS=VIN, ENM=GND                                                       | _    | ±0.5 | _    | %     |
| Regulation Voltage at LEDx (1.5× and 2× modes)                | $V_{REG}$                            | ENS=ENM=VIN                                                            | _    | 250  | _    | mV    |
| 1× mode to 1.5× or 1.5× to 2× mode transition voltage at LEDx | V <sub>trans</sub>                   | V <sub>LEDx</sub> falling                                              | _    | 150  | _    | mV    |
| Transition-Dropout Deltad                                     | $\Delta V_{dr}$                      | Measured as V <sub>trans</sub> – V <sub>dropout</sub>                  | _    | 40   | _    | mV    |
|                                                               | R <sub>OUT</sub>                     | 1× mode (V <sub>IN</sub> – V <sub>OUT</sub> )/I <sub>OUT</sub>         | _    | 1    | _    | Ω     |
| Open Loop Output Resistance <sup>e</sup>                      |                                      | 1.5× mode (1.5 × V <sub>IN</sub> – V <sub>OUT</sub> )/I <sub>OUT</sub> | _    | 2.5  | _    | Ω     |
|                                                               |                                      | 2× mode (2 × V <sub>IN</sub> – V <sub>OUT</sub> )/I <sub>OUT</sub>     | _    | 5    | _    | Ω     |
| LED Leakage in Shutdown                                       | V <sub>LEDLKG</sub>                  | ENS=ENM=GND, V <sub>IN</sub> =5.5 V                                    | _    | 0.01 | 1    | μA    |
| Oscillator Frequency                                          | f <sub>osc</sub>                     |                                                                        | _    | 1    | _    | MHz   |
| Output Overvoltage Protection (guaranteed by design)          | V <sub>ovp</sub>                     | Open circuit at any LED that is programmed to be in the ON state       | _    | _    | 6.0  | ٧     |
| ENS and ENM Input High Threshold                              | V <sub>IH</sub>                      | Input high logic threshold                                             | 1.4  | _    | _    | V     |
| ENS and ENM Input Low Threshold                               | V <sub>IL</sub>                      | Input low logic threshold                                              | _    | _    | 0.4  | V     |
| Input High Current                                            | I <sub>IH</sub>                      | V <sub>IH</sub> =VIN                                                   | _    | -    | 1    | μA    |
| Input Low Current                                             | I <sub>IL</sub>                      | V <sub>IL</sub> = GND                                                  | _    | -    | 1    | μA    |
| ENM and ENS Pulse Low Time (figure 5)                         | t <sub>LO</sub>                      |                                                                        | 0.5  | _    | 250  | μs    |
| ENM and ENS Pulse High Time (figure 5)                        | t <sub>HI</sub>                      |                                                                        | 0.5  | _    | _    | μs    |
| ENM and ENS Initial Pulse High Time (figure 5)                | t <sub>INIHI</sub>                   | First ENM or ENS pulse after shutdown                                  | 50   | _    | -    | μs    |
| Shutdown or Dimming Reset Delay                               | t <sub>SHDN</sub>                    | Falling edge of ENS and/or ENM                                         | _    | 0.5  | _    | ms    |
| Thermal Shutdown Threshold                                    | T <sub>TSD</sub>                     | 20°C hysteresis                                                        | _    | 165  | _    | °С    |
|                                                               |                                      | l .                                                                    | 1    | 1    |      | 1     |

 $<sup>^</sup>aSpecifications$  for the range  $T_A=-40^{\circ}C$  to  $85^{\circ}C$  are guaranteed by design.  $^bI_{LED}$  accuracy is defined as ( $I_{SET}\times 220-I_{LEDAVG})/(I_{SET}\times 220)$ .



cLED current matching is defined as  $(I_{LEDx} - I_{LEDAVG})/I_{LEDAVG}$ . dDropout voltage  $V_{dropout}$  is defined as LEDx-to-GND voltage at which  $I_{LEDx}$  drops 10% below the value of  $I_{LEDx}$  when  $V_{LEDx}$  = 300 mV. eThe open loop output resistance, R<sub>OUT</sub>, for 1.5 × mode is measured when one of the LEDx pins is tied to ground or open (thus its voltage is always less than 80 mV).

### Performance Characteristics

Tests performed using application circuit shown in figure 2  $T_A$ =25°C,  $V_{IN}$ =3.6 V (unless otherwise noted)

Efficiency versus Supply Voltage  $V_{IN}$  falling,  $V_f = 3.4 \text{ V}$  at 20 mA



Efficiency versus Supply Voltage  $V_{IN}$  falling,  $V_f = 3.1 \text{ V}$  at 10 mA



Logic Level



R<sub>SFT</sub> versus LED Current



Dimming on ENM and ENS Enable Pulses versus Total Current, LED1 through LED6





### Performance Characteristics

Tests performed using application circuit shown in figure 2 T<sub>A</sub>=25°C, V<sub>IN</sub>=3.6 V (unless otherwise noted)

Turn ON LED1 through LED6 to 1X Mode  $V_{IN} = 4.0 \text{ V}, I_{OUT} = 120 \text{ mA}, V_F = 3.4 \text{ V}$ 



Turn ON LED1 through LED6 to 1.5X Mode  $V_{IN}$  = 3.0 V,  $I_{OUT}$  = 120 mA,  $V_F$  = 3.4 V





### Performance Characteristics

Tests performed using application circuit shown in figure 2  $T_A$ =25°C,  $V_{IN}$ =3.6 V (unless otherwise noted)

LED1 through LED6 ON, 2X Mode  $V_{IN}$  = 2.7 V,  $I_{OUT}$  = 120 mA,  $V_F$  = 3.6 V



LED1 through LED6 ON, 1.5X Mode  $V_{IN}$  = 3.6 V,  $I_{OUT}$  = 120 mA,  $V_F$  = 3.6 V

LED1 through LED4 on, 1.5X Mode  $V_{IN}$  = 3.6 V,  $I_{OUT}$  = 80 mA,  $V_F$  = 3.6 V





### **Application Information**

### Setting LED Current

Use the following formula to set the display backlight LED full current (100%) using RSET on LED1 through LED6. The maximum current through one LED should not exceed 30 mA:

$$R_{\text{SET}} = 0.6 \text{ V} \times 220 / I_{\text{LEDx}}$$

where  $R_{SET}$  is in  $\Omega$  and  $I_{LEDx}$  in amperes.

#### Transitions Between 1× and 1.5× or 2× Modes

The A8434 adaptively selects operating mode. When  $V_{IN}$  is sufficiently high to maintain  $V_{LEDx} > 150$  mV, the A8434 operates in 1× mode unless, as  $V_{IN}$  drops, the LEDx nodes fall below the 150 mV threshold. When  $V_{LEDx}$  falls below 150 mV, the IC enters 1.5× mode.

When the A8434 switches from  $1 \times$  to  $2 \times$  mode, it first switches to  $1.5 \times$  mode for a typical duration of 1 ms before entering  $2 \times$  mode.

When operating in  $1.5 \times$  mode, if  $V_{OUT} < V_{IN}$ , then the IC switches back to  $1 \times$  mode every 130 ms, and then reenters  $1.5 \times$  mode again if necessary.

#### Transitions Between 1.5× and 2× Modes

The transition from  $1.5 \times$  to  $2 \times$  mode depends upon dropout conditions.

When operating in  $2\times$  mode, the IC switches back to  $1.5\times$  mode every 130 ms, and then reenters  $2\times$  mode again if necessary. Furthermore, when in  $2\times$  mode, whenever a channel disabling is sensed (that is, whenever ENM is held low for > 0.5 ms with ENF high, or vice versa), the IC automatically reverts to  $1.5\times$  mode, and then reenters  $2\times$  mode again if necessary.

### Dimming

Main Display LED1 through LED4 Dimming. The main display WLEDs (LED1 through LED4) brightness and on/off can be controlled using digital input at the ENM pin. The ENM pin accepts one-wire serial pulse input to enable the A8434 and to set up to 11 dimming levels, from 100% down to 5%.

When ENM is initially pulled up from shutdown, after a soft-start, the current for the WLEDs is programmed to 100% of the setting current, which is determined by the current through the ISET pin. Each subsequent pulse reduces the backlight LEDs current by 10%, and the 10<sup>th</sup> pulse reduces the current by 5%. The next pulse restores 100% (full) brightness. Figure 5 shows the timing diagram for ENM control.



Figure 4. Mode change transition



Figure 5. Single-Wire Serial Dimming Control; at pins ENM and ENS.



Sub Display LED5 and LED6 Operation. The sub display backlight LEDs (LED5 and LED6) brightness and on/off can be controlled using digital input at the ENS pin. The ENS pin accepts one-wire serial pulse input to enable the A8434 and to set up to 11 dimming levels, from 100% down to 5%.

When ENS is initially pulled up from shutdown, after a soft-start, the current for the backlight LEDs is programmed to 100% of the setting current, which is determined by the current through the ISET pin. Each subsequent pulse reduces the LED current by 10%, and the 10<sup>th</sup> pulse reduces the current by 5%. The next pulse restores 100% (full) brightness. Figure 5 shows the timing diagram for ENS control.

### Simultaneous Dimming of All 6 LEDs

For larger displays 6 LEDs can be grouped together. The LEDs LED1 through LED6 can be dimmed simultaneously by connecting ENM and ENS together and applying serial pulses for dimming, as shown in figure 1.

**Absolute Level Operation** Some applications require dimming to a specific level, regardless of the present level of dimming.

For example, if the IC should dim to 30%, this can be done with 7 steps, as shown in figure 5, irrespective of the dimming level in effect. This can be achieved by pulling corresponding ENx pin low for time greater than t<sub>SHDN</sub> and then applying pulses as shown in figure 5 (7 for 30% dimming). If the pulses are applied within 2-3 ms, the display flicker is not visible. The procedure is shown in figure 6.

#### Shutdown

When the ENM or ENS pin is pulled low for 0.5 ms or longer, the corresponding display channels are shut off and dimming is reset to 100% upon the next ENM or ENS going high edge. When both ENM and ENS are pulled low for 0.5 ms or longer, the A8434 enters the shutdown mode.

#### Short Circuit Protection

The A8434 is protected against short circuits on the output. When V<sub>OLIT</sub> is externally pulled below 1.2 V, the IC enters short circuit mode. The A8434 resumes normal operation when the short circuit is removed.

| Symbol | Parameter        | Units/Division |
|--------|------------------|----------------|
| C1     | V <sub>ENM</sub> | 2.00 V         |
| C2     | $V_{OUT}$        | 2.00 V         |
| C3     | I <sub>OUT</sub> | 50 mA          |
| t      | time             | 0.5 ms         |



Figure 6. Absolute Dimming Level Setting. With ENM pulled low longer the t<sub>SHDN</sub>, pulsing the corresponding ENx pin sets an absolute target level.



## A8434

## 6-Channel High Efficiency Charge Pump White LED Driver

### Overvoltage Protection

The A8434 is protected up to 4.9 V supply voltage, against accidental overvoltage caused by an open LED. When any LED opens,  $V_{OUT}$  will increase till 6 V. Remaining LEDs will continue to function normally. Normal operation will be resumed when the fault is removed.

#### **LED Disconnection**

Every LEDx pin has a disable subcircuit, as shown in figure 7. The A8434 compares the voltage on each LED pin, and if the voltage on the pin is greater than either  $V_{OUT}-0.4~V$  or  $V_{IN}-0.4~V$ , then the corresponding LED pin is disabled.

If any WLED is not used, connect the corresponding pin to VOUT. Never leave open any unused WLED pin. LED pins will sink 20  $\mu$ A typical when connected to VOUT and the corresponding LED group (main or sub) is enabled.

Note: In shutdown mode (ENM = ENS = 0 V for > 0.5 ms), the total leakage current is  $< 1 \mu A$ .

### Thermal Shutdown

The IC is internally protected against overtemperature. The overtemperature limit is set to 165°C nominal. The IC shuts down when the junction temperature exceeds 165°C and automatically turns on again when the IC cools.

### Component Selection

Ceramic capacitors with X5R or X7R dielectric are recommended for the input capacitor, CIN, the output capacitor, COUT, and the charge pump capacitors, C1 and C2.



Figure 7. LED disable subcircuit. Subcircuit for one LEDx pin shown. A similar block is connected to each LEDx pin.



### Package ES, 3×3 mm 16-Pin QFN/MLP



Copyright ©2006-2008, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

