









# TPS40425 Dual Output, 2-Phase, Stackable PMBus<sup>™</sup> Synchronous Buck Driverless Controller with Adaptive Voltage Scaling (AVS) Bus

#### 1 Features

- Non-Smart Power Mode in Factory Default
- Pin-for-Pin Equivalent to TPS40428 Smart Power Mode in Factory Default
- Single Supply Operation: 4.5 V to 20 V
- V<sub>OUT</sub> from 0.6 V
- Dual or Multi-Phase Synchronous Buck Controller
- Individual High-Speed AVS Interface (0.5-V to 1.5-V Range)
- Fast Transient Response
- Stackable up to Four Phases
  - 2-, 3-, or 4-Phase Interleaved Phase Shifts
  - Accurate Current Sharing
- PMBus<sup>™</sup> Interface Capability
  - Margining Up or Down with 2-mV Step
  - Programmable Fault Limit and Response
  - ±0.8% V<sub>OUT</sub>
  - Accuracy Current Monitoring
  - ±4.5°C External Temperature Monitoring with x3904
  - Programmable UVLO ON/OFF Thresholds
  - Programmable Soft-Start Time, Turn-On Delay, and Turn-Off Delay
- On-Chip Non-Volatile Memory (NVM) to Store **Custom Configurations**
- 0.6-V Reference Voltage with 0.5% Accuracy from -40°C to 125°C
- Inductor DCR Current Sensing
- Programmable  $f_{SW}$  from 200 kHz to 1.5 MHz
- Supports Pre-biased Output
- Differential Remote Sensing
- Synchronization to an Extermal Clock
- OC/OV/UV/OT Fault Protection
- 40-Pin, 6 mm × 6 mm, QFN Package
- Support for TI Power Stage

#### Applications 2

- Wireless Infrastructure
- Switcher/Router Networking/Server/Storage

# **3** Description

Tools &

Software

The TPS40425 is a PMBus, synchronous buck, driverless controller. It operates in non-smart power mode in factory default setting, and it can operate in smart power mode after PMBus programming and power reboot. It can be configured as dual-output or 2-phase. It is also stackable up to 4 phases to support load current as high as 120 A. Interleaved phase shift for 2-, 3-, or 4-phases reduce the input and output ripples therefore reducing input and output capacitance.

SLUSBO6C - JANUARY 2014 - REVISED OCTOBER 2018

The wide input voltage range can support 5-V and 12-V intermediate supply buses. The 0.5% reference voltage satisfies the need of precision voltage to the modern ASICs.

Using the PMBus standard, the TPS40425 device can program reference voltage, fault limit, UVLO threshold, soft-start time and turn-on and turn-off delay.

In addition, the device implements an accurate measurement system to monitor the output voltages. currents and temperatures for individual channels.

#### **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-----------|-------------------|--|--|--|--|
| TPS40425    | VQFN (40) | 6.00 mm × 6.00 mm |  |  |  |  |

# Figure 1. Simplified Application Diagram (Dual Output)



Copyright © 2014–2018, Texas Instruments Incorporated

Page

Page

Page

# **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Revi | ision History 2                    |
| 5 | Pin  | Configuration and Functions 4      |
| 6 | Spe  | cifications5                       |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | Handling Ratings 6                 |
|   | 6.3  | Recommended Operating Conditions 6 |
|   | 6.4  | Thermal Information 6              |
|   | 6.5  | Electrical Characteristics 6       |
|   | 6.6  | Typical Characteristics 11         |
| 7 | Deta | ailed Description 13               |
|   | 7.1  | Overview 13                        |
|   | 7.2  | Functional Block Diagram 14        |
|   | 7.3  | Feature Description 15             |
|   | 7.4  | Device Functional Modes25          |

|    | 7.5  | Programming                       | 25   |
|----|------|-----------------------------------|------|
|    | 7.6  | Register Maps                     | . 30 |
|    |      | Supported PMBus Commands          |      |
| 8  | Appl | ications and Implementation       | 72   |
|    | 8.1  | Application Information           | . 72 |
|    |      | Typical Application               |      |
| 9  | Powe | er Supply Recommendations         | 81   |
| 10 | Layo | put                               | 82   |
|    | 10.1 | Layout Guidelines                 | . 82 |
|    | 10.2 | Layout Example                    | . 83 |
| 11 |      | ce and Documentation Support      |      |
|    |      | Device Support                    |      |
|    | 11.2 | Trademarks                        | . 85 |
|    | 11.3 | Electrostatic Discharge Caution   | . 85 |
|    | 11.4 | Glossary                          | 85   |
| 12 | Mec  | hanical, Packaging, and Orderable |      |
|    |      | mation                            | 86   |
|    |      |                                   |      |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (December 2016) to Revision C |                                                        |  |  |  |  |
|-------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| •                                                     | Added PWM Behavior During Soft-start Operation section |  |  |  |  |

| • | Added PWM Behavior During Soft-start Operation section                                       | 22   |
|---|----------------------------------------------------------------------------------------------|------|
| • | Added information regarding TPS40425 and TPS28226 compatibility in <i>PWM Signal</i> section | . 22 |

## Changes from Revision A (July 2014) to Revision B

| • | Deleted reference to the TPS28226 device in <i>Features</i> section                   | 1  | l |
|---|---------------------------------------------------------------------------------------|----|---|
| • | Added note regarding TPS40425 and TPS28226 compatibility in <i>PWM Signal</i> section | 22 | 2 |

## Changes from Original (January 2014) to Revision A

| • | Updated data sheet formatting to meet new standards                                      | 1  |
|---|------------------------------------------------------------------------------------------|----|
| • | Updated Pin Functions table.                                                             | 4  |
| • | Rearranged Specifications section                                                        |    |
| • | Updated notes and conditions in Electrical Characteristics. No updates to specifications | 6  |
| • | Updated V <sub>OH</sub> and V <sub>OL</sub> parameters for PWM                           | 7  |
| • | Updated I <sub>OC</sub> accuracy parameter for current limit                             | 8  |
| • | Updated Detailed Description section.                                                    | 13 |
| • | Updated Figure 21                                                                        | 26 |
| • | Added clarity to Table 4                                                                 | 27 |
| • | Added clarity to Table 5                                                                 | 28 |
| • | Added clarity to Table 6                                                                 | 30 |
| • | Updated MFR_SPECIFIC_16 (COMM_EEPROM_SPARE) (E0h)                                        | 62 |
| • | Updated Applications and Implementation section                                          | 72 |
| • | Updated Figure 22                                                                        | 73 |
| • | Changed 15 V to 14 V in Equation 11 and Equation 12                                      | 74 |
| • | Added Power Supply Recommendations section                                               |    |
|   |                                                                                          |    |



www.ti.com



#### TPS40425 SLUSBO6C – JANUARY 2014–REVISED OCTOBER 2018

| Added Layout Guidelines section | 82 |
|---------------------------------|----|



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN     |     | I/O <sup>(1)</sup> | DECOUDTION                                                                                                                                                                                                          |  |
|---------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO. | 1/0 (*)            | DESCRIPTION                                                                                                                                                                                                         |  |
| ADDR1   | 11  | I                  | High order address pin for PMBus device. Connect a resistor to AGND (see Table 3).                                                                                                                                  |  |
| ADDR0   | 12  | I                  | w order address pin for PMBus device. Connect a resistor to AGND (see Table 3).                                                                                                                                     |  |
| AGND    | 8   | —                  | Analog ground pin, used for analog signal. Connect to thermal pad directly.                                                                                                                                         |  |
| AVSCLK  | 10  | I                  | AVS clock                                                                                                                                                                                                           |  |
| AVSDATA | 9   | I                  | AVS data                                                                                                                                                                                                            |  |
| BP3     | 26  | 0                  | 3.3-V bias power for logic. A low ESR ceramic capacitor with a value of 0.33 $\mu$ F or greater should be connected closely from this pin or to AGND. The maximum suggested capacitor value is 10 $\mu$ F.          |  |
| BP5     | 25  | 0                  | Output bypass for the internal regulator. A low ESR ceramic capacitor of 1 $\mu$ F or greater should be connected closely from this pin to PGND pin. The maximum suggested capacitor value is 10 $\mu$ F.           |  |
| CNTL1   | 3   | I                  | ic level input which starts or stops channel 1. An internal 6- $\mu$ A current source pulls V <sub>CNTL1</sub> up to V <sub>BP5</sub> on the pin is floating.                                                       |  |
| CNTL2   | 4   | I                  | pgic level input which starts or stops channel 2. An internal 6-μA current source pulls V <sub>CNTL2</sub> up to V <sub>BP5</sub> nen the pin is floating.                                                          |  |
| COMP1   | 36  | 0                  | put of the error amplifier 1 and connection node for loop feedback components                                                                                                                                       |  |
| COMP2   | 15  | 0                  | put of the error amplifier 2 and connection node for loop feedback components                                                                                                                                       |  |
| CS1N    | 33  | I                  | Negative pin of current sense amplifier for channel 1. An internal, 4-k $\Omega$ resistor pulls CS1N to 1.24 V durin smart power mode operation to provide a bias voltage required by the smart power stage device. |  |
| CS1P    | 32  | Ι                  | Positive pin of current sense amplifier for channel 1                                                                                                                                                               |  |
| CS2N    | 18  | I                  | Negative pin of current sense amplifier for channel 2. An internal, $4-k\Omega$ resistor pulls CS2N to 1.24 V during smart power mode operation to provide a bias voltage required by the smart power stage device. |  |
| CS2P    | 19  | I                  | Positive pin of current sense amplifier for channel 2                                                                                                                                                               |  |
| DIFFO1  | 39  | 0                  | Remote Sense Amplifier Output for channel 1                                                                                                                                                                         |  |
| FB1     | 35  | I                  | Inverting input to the error amplifier 1. In normal operation, the voltage on this pin is equal to the internal reference voltage. Connect to BP5 to set the channel as slave channel.                              |  |

(1) I = input, O = output, P = power, I/O = bi-directional



# **Pin Functions (continued)**

| PIN      |     | I/O <sup>(1)</sup> | DECODIDION                                                                                                                                                                                                                                                           |  |  |
|----------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO. | 1/0                | DESCRIPTION                                                                                                                                                                                                                                                          |  |  |
| FB2      | 16  | I                  | Inverting input to the error amplifier 2. In normal operation, the voltage on this pin is equal to the internal reference voltage. Connect to BP5 to set the channel as slave channel.                                                                               |  |  |
| FLT1     | 34  | I/O                | Fault signal of channel 1. An internal 100-k $\Omega$ resistor pulls FLT1 to BP3.                                                                                                                                                                                    |  |  |
| FLT2     | 17  | I/O                | Fault signal of channel 2. An internal 100-k $\Omega$ resistor pulls FLT2 to BP3.                                                                                                                                                                                    |  |  |
| GSNS1    | 38  | I                  | Negative pin of Voltage Sense Signal for channel 1                                                                                                                                                                                                                   |  |  |
| GSNS2    | 13  | I                  | Negative pin of Voltage Sense Signal for channel 2                                                                                                                                                                                                                   |  |  |
| ISH1     | 30  | I                  | Current sharing signal of channel 1 for multi-phase mode                                                                                                                                                                                                             |  |  |
| ISH2     | 21  | I                  | Current sharing signal of channel 2 for multi-phase mode                                                                                                                                                                                                             |  |  |
| PG1      | 29  | 0                  | Open drain power good indicator for channel 1 output voltage. This pin is pulled to ground internally in slave channel.                                                                                                                                              |  |  |
| PG2      | 22  | 0                  | Open drain power good indicator for channel 2 output voltage. This pin is pulled to ground internally in slave channel.                                                                                                                                              |  |  |
| PGND     | 27  | —                  | Power GND, used for BP5 bypass capacitor. Connect to thermal pad directly.                                                                                                                                                                                           |  |  |
| PHSET    | 2   | I/O                | Phase set for multiphase mode                                                                                                                                                                                                                                        |  |  |
| PMBCLK   | 7   | I                  | MBus clock pin                                                                                                                                                                                                                                                       |  |  |
| PMBDATA  | 6   | I/O                | MBus data pin                                                                                                                                                                                                                                                        |  |  |
| PWM1     | 28  | 0                  | PWM signal for channel 1                                                                                                                                                                                                                                             |  |  |
| PWM2     | 23  | 0                  | PWM signal for channel 2                                                                                                                                                                                                                                             |  |  |
| RT       | 40  | I                  | Connecting a resistor from this pin to AGND sets the oscillator frequency                                                                                                                                                                                            |  |  |
| SMBALERT | 5   | 0                  | PMBus alert pin.                                                                                                                                                                                                                                                     |  |  |
| SYNC     | 1   | I/O                | This is the synchronization pin for use with the external clock. The frequency of external SYNC signal must be 4 times of desired switching frequency during 1-, 2-, or 4- phases, and must be 3 times the desired switching frequency during 3-phase configuration. |  |  |
| TSNS1    | 31  | I                  | External temperature sense signal input for channel 1                                                                                                                                                                                                                |  |  |
| TSNS2    | 20  | Ι                  | xternal temperature sense signal input for channel 2                                                                                                                                                                                                                 |  |  |
| VDD      | 24  | I                  | Power input to the controller. A low ESR ceramic capacitor with a value of $1-\mu F$ or greater should be connected closely from this pin to AGND.                                                                                                                   |  |  |
| VSNS1    | 37  | Ι                  | Positive pin of voltage sense signal for channel 1                                                                                                                                                                                                                   |  |  |
| VSNS2    | 14  | I                  | Positive pin of voltage sense signal for channel 2                                                                                                                                                                                                                   |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                        |                                                                                                        | MIN      | MAX | UNIT |  |
|------------------------|--------------------------------------------------------------------------------------------------------|----------|-----|------|--|
|                        | VDD                                                                                                    | -0.3     | 22  |      |  |
| Input voltage range    | CS1N, CS1P, CS2N, CS2P, GSNS1, GSNS2, ISH1, ISH2, PHSET, PMBDATA, PMBCLK, SMBALERT, SYNC, VSNS1, VSNS2 | -0.3 5.5 | v   |      |  |
|                        | AVSDATA, AVSCLK, TSNS1, TSNS2                                                                          | -0.3     | 3.6 |      |  |
|                        | CNTL1, CNTL2, FB1, FB2                                                                                 | -0.3     | 7   |      |  |
|                        | ADDR0, ADDR1, RT, BP3                                                                                  | -0.3     | 3.6 | V    |  |
| Output voltage range   | BP5, COMP1, COMP2, DIFFO1, FLT1, FLT2, PG1, PG2, PWM1, PWM2                                            | -0.3     | 7   | V    |  |
| Operating junction tem | Operating junction temperature, T <sub>J</sub>                                                         |          | 150 | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 Handling Ratings

|                    |                           |                                                                                          | MIN  | MAX  | UNIT |
|--------------------|---------------------------|------------------------------------------------------------------------------------------|------|------|------|
| T <sub>stg</sub>   | Storage temperature range |                                                                                          | -55  | 155  | °C   |
| V                  | Flastrastatia diasharras  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all $pins^{(1)}$                     | 2000 | M    |      |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\mbox{pins}^{(2)}$ |      | 1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>DD</sub> | Input operating voltage        | 4.5 | 20  | V    |
| TJ              | Operating junction temperature | -40 | 125 | °C   |

# 6.4 Thermal Information

|                     | THERMAL METRIC <sup>(1)</sup>                | TPS40425      | UNIT  |
|---------------------|----------------------------------------------|---------------|-------|
|                     |                                              | RHA (40 PINS) | UNIT  |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance       | 27.8          |       |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 17.2          |       |
| $\theta_{JB}$       | Junction-to-board thermal resistance         | 4.8           | °C/W  |
| $R_{\psi JT}$       | Junction-to-top characterization parameter   | 0.2           | C/ VV |
| $R_{\psi JB}$       | Junction-to-board characterization parameter | 4.8           |       |
| $R_{\theta JCbot}$  | Junction-to-case (bottom) thermal resistance | 1.2           |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

 $T_J = -40^{\circ}C$  to  $125^{\circ}C$ ,  $V_{IN} = V_{VDD} = 12$  V, RT set for 500 kHz, all parameters at zero power dissipation (unless otherwise noted)

|                        | PARAMETER                               | TEST CONDITIONS                                 | MIN  | ТҮР  | MAX   | UNIT |
|------------------------|-----------------------------------------|-------------------------------------------------|------|------|-------|------|
| INPUT SUPP             | LY                                      |                                                 |      |      |       |      |
| V <sub>VDD</sub>       | Input supply voltage range              |                                                 | 4.5  |      | 20    | V    |
| I <sub>VDD</sub>       | Input operating current                 | Switching, no driver load, non-smart power mode | 18.4 |      |       | mA   |
|                        |                                         | Not switching, non-smart power mode             |      | 17.2 |       |      |
| UVLO                   |                                         |                                                 |      |      |       |      |
| V <sub>IN(on)</sub>    | Input turn-on voltage <sup>(1)</sup>    | Default settings                                | 4    | 4.25 | 4.5   | ٧    |
| V <sub>IN(off)</sub>   | Input turn-off voltage <sup>(1)</sup>   | Default settings                                | 3.8  | 4    | 4.2   | ٧    |
| V <sub>INON(rng)</sub> | Programmable range for turn on voltage  |                                                 | 4.25 |      | 16    | ٧    |
| VINOFF(rng)            | Programmable range for turn off voltage |                                                 | 4    |      | 15.75 | V    |
| ERROR AMP              | LIFIER                                  |                                                 |      |      |       |      |
| V <sub>FB</sub>        | Feedback pin voltage                    | –40°C ≤ T <sub>J</sub> ≤ 125°C                  | 597  | 600  | 603   | mV   |
| A <sub>OL</sub>        | Open-loop gain <sup>(2)</sup>           |                                                 | 80   |      |       | dB   |
| G <sub>BWP</sub>       | Gain bandwidth product <sup>(2)</sup>   |                                                 | 50   |      |       | MHz  |
| I <sub>FB</sub>        | FB pin bias current (out of pin)        | V <sub>FB</sub> = 0.6 V                         |      |      | 100   | nA   |
| 1                      | Sourcing                                | $V_{FB} = 0 V$                                  | 1    |      |       | 4    |
| COMP                   | Sinking                                 | V <sub>FB</sub> = 1 V                           | 1    |      |       | mA   |

(1) Hysteresis of at least 150 mV is specified by design.

(2) Specified by design. Not production tested.



# **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{VDD} = 12$  V, RT set for 500 kHz, all parameters at zero power dissipation (unless otherwise noted)

|                          | PARAMETER                                                                        | TEST CONDITIONS                                                                                            | MIN  | TYP                  | MAX  | UNIT |
|--------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|----------------------|------|------|
| BP5 REGULA               | TOR                                                                              |                                                                                                            |      |                      |      |      |
|                          | Output voltage                                                                   | I <sub>BP5</sub> = 10 mA                                                                                   | 4.5  | 5                    | 5.5  | V    |
| V <sub>BP5</sub>         | Dropout voltage                                                                  | $\label{eq:VVIN} \begin{array}{l} V_{VIN} - V_{BP5},  V_{VDD} = 4.5 \ V, \\ I_{BP5} = 25 \ mA \end{array}$ |      |                      | 400  | mV   |
| I <sub>BP5</sub>         | Output current                                                                   | V <sub>VDD</sub> = 12 V                                                                                    | 40   |                      |      | mA   |
| V <sub>BP5UV</sub>       | Regulator UVLO voltage <sup>(2)</sup>                                            |                                                                                                            | 3.3  | 3.55                 | 3.8  | V    |
| V <sub>BP5UV(hyst)</sub> | Regulator UVLO voltage hysteresis <sup>(2)</sup>                                 |                                                                                                            |      | 300                  |      | mV   |
| BP3 REGULA               | TOR                                                                              |                                                                                                            | L.   |                      |      |      |
| V <sub>BP3</sub>         | Output voltage                                                                   | $V_{VDD} = 4.5 \text{ V}, \text{ I}_{BP3} \le 5 \text{ mA}$                                                | 3.1  | 3.3                  | 3.5  | V    |
| OSCILLATOF               | AND RAMP GENERATOR                                                               |                                                                                                            | L.   |                      |      |      |
|                          | Adjustment range <sup>(2)</sup>                                                  |                                                                                                            | 200  |                      | 1500 | kHz  |
|                          | Switching frequency <sup>(3)</sup>                                               | R <sub>RT</sub> = 100 kΩ                                                                                   | 180  | 200                  | 220  |      |
| f <sub>sw</sub>          | Switching frequency <sup>(3)</sup>                                               | $R_{RT} = 40 \text{ k}\Omega$                                                                              | 450  | 500                  | 550  | kHz  |
|                          | Switching frequency <sup>(3)</sup>                                               | $R_{RT} = 13 \text{ k}\Omega$                                                                              | 1230 | 1370                 | 1500 |      |
| V <sub>RAMP</sub>        | Ramp amplitude (peak-to-peak)                                                    |                                                                                                            |      | V <sub>VDD</sub> /10 |      | V    |
| V <sub>VAL</sub>         | Valley voltage                                                                   |                                                                                                            |      | 1.22                 |      | V    |
| SYNCHRONIZ               | ZATION                                                                           |                                                                                                            | l.   |                      |      |      |
| V <sub>SYNCH</sub>       | SYNC high-level threshold <sup>(4)</sup>                                         |                                                                                                            | 2    |                      |      | V    |
| V <sub>SYNCL</sub>       | SYNC low-level threshold <sup>(4)</sup>                                          |                                                                                                            |      |                      | 0.8  | V    |
| t <sub>SYNC</sub>        | Minimum SYNC pulse width <sup>(2)</sup>                                          |                                                                                                            |      |                      | 100  | ns   |
|                          | Maximum PWM frequency for SYNC <sup>(2)</sup>                                    |                                                                                                            | 1500 |                      |      |      |
| £                        | Minimum PWM frequency for SYNC <sup>(2)</sup>                                    |                                                                                                            |      |                      | 200  | kHz  |
| fsync                    | SYNC frequency range (increase from nominal oscillator frequency) <sup>(2)</sup> |                                                                                                            | -20% |                      | 20%  |      |
| PWM                      |                                                                                  |                                                                                                            |      |                      |      |      |
| V <sub>OH(pwm)</sub>     | PWM high-level output voltage                                                    | $I_{LOAD} = 500 \ \mu A$                                                                                   | 4.5  |                      |      | V    |
| V <sub>OL(pwm)</sub>     | PWM low-level output voltage                                                     | I <sub>LOAD</sub> = 500 μA                                                                                 |      |                      | 0.5  | V    |
| t <sub>OFF(min)</sub>    | Minimum off-time                                                                 |                                                                                                            |      | 100                  |      | ns   |
| t <sub>ON(min)</sub>     | Minimum pulse                                                                    |                                                                                                            |      | 90                   |      | ns   |
| SOFT-START               |                                                                                  |                                                                                                            | L.   |                      |      |      |
|                          | Soft-start time <sup>(5)</sup>                                                   | Factory default settings                                                                                   |      | 2.7                  |      | ms   |
| t <sub>ss</sub>          | Programmable range <sup>(2)</sup>                                                |                                                                                                            | 0.6  |                      | 9    | ms   |
|                          | Accuracy over range <sup>(2)</sup>                                               |                                                                                                            | -15% |                      | 15%  |      |
| t <sub>ON(dly)</sub>     | Turn-on delay time <sup>(2)</sup>                                                | Factory default settings                                                                                   |      | 0                    |      | ms   |
| t <sub>OFF(dly)</sub>    | Turn-off delay time <sup>(2)</sup>                                               | Factory default settings                                                                                   |      | 0                    |      | ms   |
|                          | NSE AMPLIFIER                                                                    |                                                                                                            | u.   |                      |      |      |
| BW                       | Closed-loop bandwidth <sup>(2)</sup>                                             |                                                                                                            | 2    |                      |      | MHz  |
| V <sub>DIFFO(max)</sub>  | Maximum DIFFO output voltage                                                     |                                                                                                            |      |                      | 4.7  | V    |
|                          | Error voltage from DIFFO1 to (V <sub>SNS1</sub> -                                | $(V_{SNS1} - G_{SNS1}) = 1.0 V$                                                                            | 6    |                      | 6    | mV   |
| V <sub>DIFFO(err)</sub>  | $G_{SNS1}$                                                                       | $(V_{SNS1} - G_{SNS1}) = 3.6 V$                                                                            | -19  |                      | 19   |      |
|                          | Sourcing                                                                         |                                                                                                            | 1    |                      |      |      |
| IDIFFO                   | Sinking                                                                          |                                                                                                            | 1    |                      |      | mA   |

(3) Apply to 1-,2- or 4-phase operation. For 3-phase operation, the switching frequency is 33% higher than the value in the table.

(4) The external SYNC pin signal must be a square waveform with 50% duty cycle.

(5) The soft-start time is the time that the internal reference voltage rises from 0 V to 600 mV.



# **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{VDD} = 12$  V, RT set for 500 kHz, all parameters at zero power dissipation (unless otherwise noted)

|                          | PARAMETER                                                       | TEST CONDITIONS                                                                                                          | MIN  | TYP                 | MAX | UNI |
|--------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|---------------------|-----|-----|
| CURRENT SI               | ENSING AMPLIFIER                                                |                                                                                                                          |      |                     |     |     |
| V                        | Differential input voltage linear range                         | $(V_{CSxP} - V_{CSxN})$ , non-smart power mode                                                                           | 0    |                     | 60  | mV  |
| V <sub>CS(mg)</sub>      | Differential input-voltage linear range                         | (V <sub>CSxP</sub> - V <sub>CSxN</sub> ), smart power mode                                                               | 0    |                     | 600 |     |
| V <sub>CS(cmr)</sub>     | Input common-mode range                                         | Non-smart power mode                                                                                                     | 0    |                     | 3.6 | V   |
| V <sub>CS(cm)</sub>      | Input common-mode voltage                                       | Smart power mode                                                                                                         |      | 1.24                |     | V   |
| ٨                        | Current consists asis                                           | CHx_CSGAIN_SEL= 20 V/V <sup>(6)</sup> , non-smart power mode                                                             |      | 10                  |     | V/V |
| A <sub>CS</sub>          | Current sensing gain                                            | CHx_CSGAIN_SEL= 20 V/V <sup>(6)</sup> , smart power mode                                                                 |      | 1                   |     | V/V |
| fco                      | Closed loop bandwidth <sup>(2)</sup>                            |                                                                                                                          |      | 0.66                |     | MHz |
| V <sub>CS(chch)</sub>    | Amplifier output difference between two channels <sup>(7)</sup> | $\begin{array}{l} \text{IOUT\_CAL\_GAIN} = 0.503 \text{ m}\Omega, \\ \text{I}_{\text{PHASE}} = 20 \text{ A} \end{array}$ | -6%  |                     | 6%  |     |
| CURRENT LI               | МІТ                                                             |                                                                                                                          |      |                     |     |     |
| OFF(oc)                  | Off-time between restart attempts                               | Hiccup mode                                                                                                              |      | 7 × t <sub>SS</sub> |     | ms  |
|                          | Output peak current overcurrent fault                           | Factory default settings                                                                                                 |      | 30                  |     | ٨   |
| I <sub>OC(fit)</sub>     | threshold                                                       | Programmable range                                                                                                       | 3    |                     | 50  | A   |
|                          | Output peak current overcurrent warning                         | Factory default settings                                                                                                 |      | 27                  |     | A   |
| IOC(warn)                | threshold                                                       | Programmable range                                                                                                       | 2    |                     | 49  | A   |
|                          | Output peak current overcurrent fault and warning accuracy      | $I_{OUT} = 30 \text{ A}, \text{ IOUT_CAL_GAIN} = 0.503 \text{ m}\Omega$                                                  | -10% |                     | 10% |     |
| OC(acc)                  | Output peak current overcurrent warning<br>accuracy             | $I_{OUT} = 27 \text{ A}, \text{ IOUT_CAL_GAIN} = 0.503 \text{ m}\Omega$                                                  | -10% |                     | 10% |     |
| PGOOD                    |                                                                 |                                                                                                                          |      |                     |     |     |
| V <sub>FBPGH</sub>       | FB PGOOD high threshold                                         | Factory default settings                                                                                                 |      | 675                 |     | m∖  |
| V <sub>FBPGL</sub>       | FB PGOOD low threshold                                          | Factory default settings                                                                                                 |      | 525                 |     | m\  |
| V <sub>PG(acc)</sub>     | PGOOD accuracy over range                                       |                                                                                                                          | -4%  |                     | 4%  |     |
| V <sub>pg(hyst)</sub>    | FB PGOOD hysteresis voltage                                     |                                                                                                                          | 15   | 28                  | 45  | m\  |
| R <sub>PGOOD</sub>       | PGOOD pulldown resistance                                       | $V_{FB} = 0$ , $I_{PGOOD} = 5 \text{ mA}$                                                                                |      | 50                  |     | Ω   |
| PGOOD(lk)                | PGOOD pin leakage current                                       | $V_{FB} = 600 \text{ mV}, V_{PGOOD} = 5 \text{ V}$                                                                       |      |                     | 20  | μA  |
| OUTPUT OVE               | ERVOLTAGE AND UNDERVOLTAGE                                      |                                                                                                                          |      |                     |     |     |
| V <sub>FBOV</sub>        | FB pin over voltage threshold                                   | Factory default settings                                                                                                 |      | 700                 |     | m\  |
| V <sub>FBUV</sub>        | FB pin under voltage threshold                                  | Factory default settings                                                                                                 |      | 500                 |     | m\  |
| V <sub>UVOV(acc)</sub>   | FB UV/OV accuracy over range                                    |                                                                                                                          | -4%  |                     | 4%  |     |
| V <sub>OV(hyst)</sub>    | FB OV hysteresis voltage                                        |                                                                                                                          | 25   | 55                  | 90  | m∖  |
|                          | TAGE TRIMMING AND MARGINING                                     |                                                                                                                          |      |                     |     |     |
| V <sub>FBTM(step)</sub>  | Resolution of FB steps with trim and margin                     |                                                                                                                          |      | 2                   |     | m۷  |
| FBTM(step)               | Transition time per trim or margin step                         | After soft-start time                                                                                                    |      | 30                  |     | μs  |
| V <sub>FBTM(max)</sub>   | Maximum FB voltage with trim or margin only                     |                                                                                                                          |      | 660                 |     | m۱  |
| V <sub>FBTM(min)</sub>   | Minimum FB voltage with trim or margin only                     |                                                                                                                          |      | 480                 |     | m۷  |
| / <sub>FBTM(rng)</sub>   | FB voltage range with trim and margin combined                  |                                                                                                                          | 420  |                     | 660 | m\  |
| V <sub>FBMH</sub>        | Margin high FB pin voltage                                      | Factory default settings                                                                                                 |      | 660                 |     | m\  |
| V <sub>FBML</sub>        | Margin low FB pin voltage                                       | Factory default settings                                                                                                 |      | 540                 |     | m\  |
|                          | TAGE AT AVS MODE                                                |                                                                                                                          |      |                     |     |     |
| V <sub>FBAVS(step)</sub> | Resolution of FB steps at AVS mode                              |                                                                                                                          |      | 2                   |     | m∖  |
| V <sub>FBAVS(max)</sub>  | Maximum FB voltage at AVS mode                                  |                                                                                                                          |      | 1.5                 |     | V   |
| V <sub>FBAVS(min)</sub>  | Minimum FB voltage at AVS mode                                  |                                                                                                                          |      | 500                 |     | m∖  |

(6) Please refer to PMBus command MFR\_SPECIFIC\_21 (OPTIONS) (E5h) section.

(7) Performance is verified under application conditions.



## **Electrical Characteristics (continued)**

T<sub>J</sub> = -40°C to 125°C, V<sub>IN</sub> = V<sub>VDD</sub> = 12 V, RT set for 500 kHz, all parameters at zero power dissipation (unless otherwise noted)

|                            | PARAMETER                                                      | TEST CONDITIONS                                                                                               | MIN   | ТҮР  | MAX    | UNIT    |
|----------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|------|--------|---------|
| AVS INTERFA                | CE                                                             |                                                                                                               |       |      |        |         |
| V <sub>VIO</sub>           | ASIC I/O voltage <sup>(2)</sup>                                |                                                                                                               | 1.8   |      | 2.5    | V       |
|                            | High-level input voltage, AVSCLK,                              | V <sub>VIO</sub> = 2.5 V                                                                                      | 1.75  |      |        | v       |
| V <sub>IH(avs)</sub>       | AVSDATA                                                        | V <sub>VIO</sub> = 1.8 V                                                                                      | 1.26  |      |        | v       |
| .,                         | Low-level input voltage, AVSCLK,                               | V <sub>VIO</sub> = 2.5 V                                                                                      |       |      | 0.75   | .,      |
| V <sub>IL(avs)</sub>       | AVSDATA                                                        | V <sub>VIO</sub> = 1.8 V                                                                                      |       |      | 0.54   | V       |
| I <sub>IH(avs)</sub>       | High-level input current, AVSCLK, AVSDATA <sup>(2)</sup>       |                                                                                                               | -50   |      | 50     | μA      |
| I <sub>IL(avs)</sub>       | Low-level input current, AVSCLK, AVSDATA <sup>(2)</sup>        |                                                                                                               | -50   |      | 50     | μA      |
| f <sub>AVS</sub>           | AVS clock frequency range                                      |                                                                                                               | 10    |      | 30     | MHz     |
| MEASUREME                  | NT SYSTEM                                                      |                                                                                                               |       |      |        |         |
| M <sub>VOUT(rng)</sub>     | V <sub>OUT</sub> measurement range                             |                                                                                                               | 0.5   |      | 3.6    | V       |
| M <sub>VOUT(acc)</sub>     | V <sub>OUT</sub> measurement accuracy <sup>(7)</sup>           | $V_{OUT} = 1 V, 0^{\circ}C \le T_{J} \le 125^{\circ}C$                                                        | -0.8% |      | 0.8%   |         |
| M <sub>IOUT(rng)</sub>     | I <sub>OUT</sub> measurement range <sup>(8)</sup>              |                                                                                                               | 0     |      | 50     | А       |
| M <sub>IOUT(acc)</sub>     | I <sub>OUT</sub> measurement accuracy <sup>(7)</sup>           | I <sub>OUT</sub> ≥ 20 A, IOUT_CAL_GAIN = 0.503 mΩ,<br>0°C ≤ T <sub>J</sub> ≤ 125°C, V <sub>CSXN</sub> ≤ 2.5 V | -640  |      | 640    | mA      |
| PMBus INTER                | FACE <sup>(9)</sup>                                            |                                                                                                               |       |      |        |         |
| V <sub>IH</sub>            | High-level input voltage, CLK, DATA, CNTL                      |                                                                                                               | 2.1   |      |        |         |
| V <sub>IL</sub>            | Low-level input voltage, CLK, DATA, CNTL                       |                                                                                                               |       |      | 0.8    | V       |
| I <sub>IH</sub>            | High-level input current, CLK, DATA, CNTL                      | Pin voltage = 3.3 V                                                                                           | -10   |      | 10     |         |
| <u></u><br>I <sub>IL</sub> | Low-level input current, CLK, DATA, CNTL                       | Pin voltage = $0.V$                                                                                           | -10   |      | 10     | μA      |
| V <sub>OL</sub>            | Low-level output voltage, DATA, SMBALRT                        | $I_{OUT} = 4 \text{ mA}$                                                                                      | 10    |      | 0.4    | V       |
| I <sub>OH</sub>            | High-level output open drain leakage<br>current, DATA, SMBALRT | $V_{OUT} = V_{BP5}$                                                                                           | 0     |      | 10     | μA      |
| I <sub>OL</sub>            | Low-level output open drain current, DATA,<br>SMBALRT          |                                                                                                               | 4     |      |        | mA      |
| C <sub>OUT</sub>           | Pin capacitance, CLK, DATA <sup>(2)</sup>                      |                                                                                                               |       |      | 1      | pF      |
| f <sub>PMB</sub>           | PMBus operating frequency range                                | Slave mode                                                                                                    | 10    |      | 400    | kHz     |
|                            | Bus free time between START and STOP <sup>(2)</sup>            |                                                                                                               | 1.3   |      | 400    | KI IZ   |
| t <sub>BUF</sub>           | Hold time after repeated START and STOP 44                     |                                                                                                               | 0.6   |      |        |         |
| t <sub>HD:STA</sub>        | Repeated START set-up time <sup>(2)</sup>                      |                                                                                                               |       |      |        | μs      |
| t <sub>SU:STA</sub>        | STOP setup time <sup>(2)</sup>                                 |                                                                                                               | 0.6   |      |        |         |
| t <sub>SU:STO</sub>        | STOP setup time                                                |                                                                                                               | 0.6   |      |        |         |
| t <sub>HD:DAT</sub>        | Data hold time <sup>(2)</sup>                                  | Receive mode                                                                                                  | 0     |      |        |         |
|                            | <b>-</b> (2)                                                   | Transmit mode                                                                                                 | 300   |      |        | ns      |
| t <sub>su:dat</sub>        | Data setup time <sup>(2)</sup>                                 |                                                                                                               | 100   |      |        |         |
| t <sub>TIMEOUT</sub>       | Error signal/detect <sup>(2)</sup>                             |                                                                                                               | 25    |      | 35     | ms      |
| t <sub>LOW:MEXT</sub>      | Cumulative clock low master extend time <sup>(2)</sup>         |                                                                                                               |       |      | 10     | ms      |
| t <sub>LOW:SEXT</sub>      | Cumulative clock low slave extend time <sup>(2)</sup>          |                                                                                                               |       |      | 25     | ms      |
| t <sub>LOW</sub>           | Clock low time <sup>(2)</sup>                                  |                                                                                                               | 1.3   |      |        | μs      |
| t <sub>HIGH</sub>          | Clock high time <sup>(2)</sup>                                 |                                                                                                               | 0.6   |      |        | μs      |
| t <sub>FALL</sub>          | CLK/DATA fall time <sup>(2)</sup>                              |                                                                                                               |       |      | 300    | ns      |
| t <sub>RISE</sub>          | CLK/DATA rise time <sup>(2)</sup>                              |                                                                                                               |       |      | 300    | 113     |
| t <sub>RETENTION</sub>     | Retention of configuration parameters <sup>(2)</sup>           | $T_{\rm J} = 25^{\circ}C$                                                                                     | 100   |      |        | Year    |
| Write_cycles               | Number of nonvolatile erase/write cycles <sup>(2)</sup>        | $T_J = 25^{\circ}C$                                                                                           | 20    |      |        | K cycle |
| PMBus ADDR                 | ESSING                                                         |                                                                                                               |       |      |        |         |
| I <sub>ADD</sub>           | Address pin bias current                                       |                                                                                                               | 8.775 | 9.75 | 10.725 | μA      |

(8)

The actual measurement range is limited by the IOUT\_CAL\_GAIN command. See the IOUT\_CAL\_GAIN (38h) section. The device supports both 100-kHz and 400-kHz bus speeds. The PMBus timing parameters in this table is for operation at 400 kHz. If the PMBus operating frequency is 100 kHz, refer to SMBus specification for timing parameters. (9)

# **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{VDD} = 12$  V, RT set for 500 kHz, all parameters at zero power dissipation (unless otherwise noted)

|                          | PARAMETER                                                         | TEST CONDITIONS                                                    | MIN  | ТҮР | МАХ  | UNIT  |  |
|--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|------|-----|------|-------|--|
| INITIALIZAT              | ION TIME                                                          | · · · · ·                                                          |      |     |      |       |  |
| t <sub>INI</sub>         | Initialization time after BP3 voltage is ready <sup>(2)</sup>     |                                                                    |      | 1   |      | ms    |  |
| TEMPERATI                | JRE SENSE AND THERMAL SHUTDOWN                                    |                                                                    |      |     |      |       |  |
| T <sub>SD</sub>          | Junction shutdown temperature <sup>(2)</sup>                      |                                                                    |      | 160 |      |       |  |
| T <sub>HYST</sub>        | Thermal shutdown hysteresis <sup>(2)</sup>                        |                                                                    |      | 20  |      | °C    |  |
| I <sub>TSNS(ratio)</sub> | Ratio of bias current flowing out of TSNS pin, state 2 to state 1 | Non-smart power mode                                               | 9.7  | 10  | 10.3 | μΑ/μΑ |  |
| I <sub>TSNS(1)</sub>     | State 1 current out of TSNS pin                                   | Non-smart power mode                                               |      | 10  |      | μA    |  |
| I <sub>TSNS(2)</sub>     | State 2 current out of TSNS pin                                   | Non-smart power mode                                               |      | 100 |      | μA    |  |
| T <sub>SNS(acc)</sub>    | External temperature sense accuracy <sup>(7)</sup>                | $-40^{\circ}C \le T_{SNS} \le 125^{\circ}C$ , Non-smart power mode | -4.5 |     | 4.5  | °C    |  |
| 0110(000)                | ·····                                                             | $-40^{\circ}C \le T_{SNS} \le 125^{\circ}C$ , Smart power mode     | -3   |     | 3    |       |  |
| <b>-</b>                 | Overtemperature fault limit <sup>(2)</sup>                        | Factory default settings                                           | 125  |     |      |       |  |
| T <sub>OT(fit)</sub>     | OT fault limit range <sup>(2)</sup>                               |                                                                    | 120  |     | 165  | °C    |  |
| _                        | Overtemperature warning limit <sup>(2)</sup>                      | Factory default settings                                           |      | 100 |      |       |  |
| T <sub>OT(warn)</sub>    | OT warning limit range <sup>(2)</sup>                             |                                                                    | 100  |     | 140  | °C    |  |
| T <sub>OT(step)</sub>    | OT fault/warning step                                             |                                                                    |      | 1   |      | °C    |  |
| T <sub>OT(hys)</sub>     | OT fault/warning hysteresis <sup>(2)</sup>                        |                                                                    |      | 20  |      | °C    |  |



# 6.6 Typical Characteristics





# **Typical Characteristics (continued)**





# 7 Detailed Description

# 7.1 Overview

The TPS40425 device is a PMBus synchronous buck driverless controller. It can be configured as a dual-output or single output two phase. It is also stackable up to 4 phases to support load current as high as 120 A. Interleaved phase shift for 2-, 3-, or 4-phase operation reduces the input and output ripples therefore reducing input and output capacitance.

When operating in dual-output mode, the device implements voltage mode control with input feed-forward architecture. With this architecture, the benefits are less noise sensitivity, no control instability issues for small DCR applications, and a smaller minimum controllable on-time, often desired for high conversion ratio applications. In multi-phase mode, the device implements a current-sharing loop to ensure a balance of current between phases.

The wide input voltage range supports 5-V and 12-V intermediate buses. The 0.5% reference voltage satisfies the need for precision voltage required by modern ASICs. PMBus functionality allows the TPS40425 device to program margining function, reference voltage, fault limit, UVLO threshold, soft-start time and turn-on delay time and turn-off delay time. In addition, an accurate measurement system monitors the output voltages, currents and temperatures for individual channels.



# 7.2 Functional Block Diagram





# 7.3 Feature Description

## 7.3.1 Asynchronous Pulse Injection (API)

The TPS40425 device implements a TI proprietary control scheme to achieve fast transient response. This scheme has the following key features:

- Voltage mode with API (asynchronous pulse injection) technology
- Fast transient response to reduce output capacitance

Figure 11 shows the control loop with API technology. The control scheme continuously senses the voltage on the COMP pin to determine a transient event that could require a sudden increase in duty-cycle. Upon detecting such an event, additional pulses are asynchronously injected in the PWM stream to quickly respond to the transient and arrest any undershoot in the output voltage.

Refer to the MFR\_SPECIFIC\_32 (API\_OPTIONS) (F0h) section for more information.

The API response can be delayed by compensation, parasitic impedance between the output inductor and the voltage sense point. If the delay is large, the asynchronous PWM might inject too much energy and result in overshoot during load step-up. In this case, it is imperative to optimize the compensation and reduce the parasitic impedance. If these efforts cannot reduce the overshoot to an acceptable level, disable the API function.



Figure 11. API Block Diagram

#### 7.3.2 Adaptive Voltage Scaling (AVS)

AVS provides output voltage scaling. AVSBus is a 2-wire communication link that enables bi-directional communication between one ASIC and one or more slave devices for controlling voltage scaling. The two wires required for communication are AVS\_Clock and AVS\_Data. The AVSBus interface could be used exclusively once PMBus has configured the device properly. The AVS commands can select channel 1 or channel 2 of slave device.

AVSBus is scalable for use with multiple slave devices, and allows for independent control of multiple rails within each slave. This scalability is achieved without sacrificing response time for simpler designs with a single slave, by means of configuration settings.

NOTE

PMBus commands are required to:

- configure the device to AVS mode
- set AVS address for the device
- set transition slew rate of output voltage

**TPS40425** 

SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018

# Feature Description (continued)

# 7.3.3 Switching Frequency and Synchronization

A resistor from the RT pin to AGNG sets the switching frequency ( $f_{SW}$ ). The  $R_{RT}$  resistor value is calculated in Equation 1 for switching frequencies below 800 kHz. For switching frequencies above 800 kHz, refer to Table 1 for  $R_{RT}$  resistor values.

$$R_{RT} = \frac{20 \times 10^9}{f_{SW}}$$

where

- $R_{RT}$  is the resistor from RT pin to AGND, in  $\Omega$
- *f*<sub>SW</sub> is the desired switching frequency, in Hz

The switching frequency during 3-phase operation is 1.33 times of that at 1-, 2-, or 4-phase operation with the same RT resistor value. Use Equation 2 to calculate the RT resistor value for 3-phase operation.

$$\mathsf{R}_{\mathsf{RT}} = \frac{26.67 \times 10^9}{\mathsf{f}_{\mathsf{SW}}}$$

where

- $R_{\text{RT}}$  is the resistor from RT pin to AGND, in  $\Omega$
- $f_{SW}$  is the desired switching frequency, in Hz

| TIMING RESISTANCE<br>R <sub>RT</sub> (kΩ) | SWITCHING FREQUENCY $f_{SW}$ (kHz) |
|-------------------------------------------|------------------------------------|
| 11                                        | 1520                               |
| 11.8                                      | 1450                               |
| 12.4                                      | 1400                               |
| 13                                        | 1370                               |
| 15                                        | 1208                               |
| 20                                        | 948                                |
| 24.9                                      | 776                                |
| h                                         |                                    |

# Table 1. Setting the Switching Frequency

The accuracy of the frequency setting is ±10%. For 3-phase and 4-phase applications, the RT resistors should be identical for both the controllers. In 3-phase and 4-phase applications, the device achieves clock and phase synchronization between the two controllers by connecting the SYNC pins and PHSET pins of the master controller to the corresponding pins on the slave controller. Phase configuration indicating number of phases is set according to the PMBus manufacturer specific command MFR\_SPECIFIC\_22 (E6h).

The switching frequency can be synchronized by an external clock on the SYNC pin. The frequency of the SYNC signal must be 4 times the switching frequency during 1-, 2-, or 4-phase operation, and must be 3 times the switching frequency during 3-phase operation. The SYNC signal must be a square waveform with 50% duty cycle. The high-level threshold must be above 2 V, and the low-level threshold must be below 0.8 V. The change on SYNC and PHSET setting occurs only after a power re-cycle.

# 7.3.4 Voltage Reference

The 600-mV bandgap cell is internally connected to the non-inverting input of the error amplifier. The reference voltage is 600 mV with  $\pm 0.5\%$  between  $-40^{\circ}$ C and  $125^{\circ}$ C.

# 7.3.5 Output Voltage and Remote Sensing Amplifier

Setting the output voltage is very similar to that of a traditional analog controller using a voltage divider from the output to the feedback (FB) pin. The output voltage must be divided to the nominal reference voltage of 600 mV. Figure 12 shows the typical connections for the controller. The voltage at the load is sensed using the unity gain differential voltage sense amplifier. This type of sensing provides better load regulation (see electrical specifications for the maximum output voltage of the differential sense amplifier).

**ISTRUMENTS** 

FXAS

(2)

(1)



To prevent output voltage out of regulation, ensure the maximum allowed DIFFO1 voltage ( $V_{BP5} - 0.2$  V) is larger than actual output voltage at any time including when BP5 ramps down. For output voltages above the DIFFO1 pin specification, connect the output voltage directly to the junction of R1 and C1, leave DIFFO1 open and do not connect the VSNS1 pin to the output voltage. If the design includes a resistor divider before the remote sensing amplifier, the output voltage readout on PMBus is equal to the voltage between VSNS1 and GSNS1.



Figure 12. Setting the Output Voltage

$$R2 = V_{FB} \frac{R1}{(V_{OUT} - V_{FB})}$$

where

- V<sub>FB</sub> is the feedback voltage
- V<sub>OUT</sub> is the desired output voltage
- R1 and R2 are in the same units

(3)

# DESIGN NOTE

There is no DIFFO2 pin. In dual-output mode, VSNS2 and GSNS2 are connected to the load for channel 2 and the DIFFO2 signal is used internally for voltage monitoring. Connect the output directly to the junction of R1 and C1 for channel 2 to set the output voltage and for feedback.

The feedback voltage can be changed –30% to 10% from the nominal 600 mV using PMBus commands. The output voltage can vary by the same percentage.

# 7.3.6 Current Sensing and Temperature Sensing Modes

The TPS40425 device can operate in two modes established by current and temperature sensing methods. The device operates in non-smart power mode with the factory default setting, and it can also operate in non-smart power mode after PMBus programing and power reboot. Refer to the MFR\_SPECIFIC\_21 (OPTIONS) (E5h) section for more information. Consider using the TPS40428 device if smart power mode in factory default setting is preferred in the application. Refer to the TPS40428 device datasheet (SLUSBV0) for more information.

# 7.3.6.1 Non Smart-Power Operation

Current sensing is based on inductor DCR (direct current resistance) sensing or a separate current sense resistor. Temperature sensing must be based on the  $\Delta$ Vbe measurement of an external diode (x3904). This mode can be used with standard power-stages, such as the CSD95372A.

TPS40425 SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018



www.ti.com

If inductor DCR is used for current sensing, the TPS40425 device compensates for the temperature variation of DCR value by using the temperature sensed at the external sensor for that channel. The temperaturecompensated DCR value is used both for reporting inductor current over PMBus and for overcurrent fault and warning functions.

If a sense resistor is used for current sensing and the temperature variation of resistor value is very small, the temperature compensation in the TPS40425 device can be disabled. See the *MFR\_SPECIFIC\_21 (OPTIONS) (E5h)* section for more information.

# 7.3.6.2 Smart-Power Operation.

The current sensing function in the TPS40425 device is based on sensed voltage reported by the smart powerstage (at 5 mV/A). No temperature compensation is needed on the controller side. Temperature sensing is based on the voltage reported by the smart power-stage (at 8 mV/°C + 400 mV offset). This mode can be used with the smart power-stage (CSD95378B). During smart-power mode operation, an internal 10-x factor is applied to the current readout, therefore the IOUT\_CAL\_GAIN must be set to 0.5 m $\Omega$  instead of 5 m $\Omega$ .

## NOTE

Both channels of the TPS40425 device need to operate in the same operating mode (either non smart-power or smart-power) at all times. The factory default setting is non-smart-power mode. An operation mode change occurs only after a power re-cycle.

# 7.3.7 Current Sensing

During non smart-power operation and while the controller uses inductor DCR for current sensing as shown in Figure 13, a filter must be used to remove the large AC component of voltage across the inductor and leave only the component of the voltage that appears across the resistance of the inductor. The values of R5 and C4 for the ideal case can be found using Equation 4. The time constant of the R-C filter should be equal to or greater than the time constant of the inductor. If the time constants are equal, the voltage appearing across C4 is the current in the inductor multiplied the inductor resistance. The voltage across C4 perfectly reflects the inductor ripple current in this case and there is no reason to have a shorter R-C time constant.

Extending the R-C filter time constant beyond the inductor time constant lowers the AC ripple component of voltage present at the current sense pins of the TPS40425 device but allows the correct DC current information to remain intact. This extension also delays slightly the response to an overcurrent event, but reduces noise in the system leading to cleaner overcurrent performance and current reporting data over the PMBus. The extension of R-C filter time slightly affects control loop during multi-phase operation, because the current information is applied to the loop to achieve current balance between the phases.

In all cases, C4 should be placed as close to current sense pins as possible to help avoid problems with noise and a decoupling capacitor connected to the CSxN pin is suggested.

$$\mathsf{R}_5 \times C_4 \ge (\frac{\mathsf{L}}{\mathsf{R}_{\mathsf{DCR}}})$$

where

- R5 and  $R_{\text{DCR}}$  are in  $\Omega$
- C4 is in F (C4 is suggested to be larger than 220 nF)
- L is in H

(4)

When a sensing resistor performs the current sensing, an R-C-R filter as shown in Figure 14 is recommended to filter noise.





# Figure 13. Current Sensing Using DCR



#### NOTE

The programming range of current sense element resistance is between 0.244 m $\Omega$  and 7.747 m $\Omega$ . The IOUT\_CAL\_GAIN command sets the value of the current sense element resistance. The maximum difference between CSP and CSN is limited to 60 mV by the current-sharing and current-limit circuit. However, under some conditions, the current-monitoring circuit has tighter limits, as follows:

- For sense element resistance between 0.244 m $\Omega$  and 0.5795 m $\Omega,$  the maximum differential voltage is 24 mV
- For sense element resistance between 0.5795 m $\Omega$  and 1.1285 m $\Omega,$  the maximum differential voltage is 40 mV
- For sense element resistance higher than 1.1285 m $\Omega,$  the maximum differential voltage is 60 mV

During smart-power operation current sense as Figure 15 shows, the design requires local bypass capacitors for the CSxN pin of the TPS40425 device and the REFIN pin of the smart power stage to avoid noise problems. The recommended value of C6 is 100 nF. Refer to the datasheet of the smart power stage for a C7 value. The two current signal traces must be routed as a differential pair on quiet area.



Figure 15. Current Sensing using Smart-Power Stage

**NOTE** During smart-power mode operation, the IOUT\_CAL\_GAIN must be set to 0.5 m $\Omega$ .



#### 7.3.8 Temperature Sensing

As shown in Figure 16, the non smart-power operation is selected and  $\Delta$ Vbe measurement of external diode (x3904) is used for temperature sensing. The external diode must be placed close to the inductor if the inductor DCR is used for current sensing, so that the current readout can be more accurate with temperature compensation. It is recommended to place a 1-nF capacitor between the TSNS pin and AGND, and another 1-nF bypass capacitor for the transistor. A separate AGND trace is recommended for the TSNS signal. Route the TSNS trace and the AGND trace as a differential pair.

For temperature sensing using a smart-power stage as shown in Figure 17, the smart-power operation is selected for temperature sensing. Local bypass capacitors are recommended for the TSNS pin of the TPS40425 device and the TAO pin of the smart power stage. The total capacitance of the two bypass capacitors should not exceed 1 nF. The recommended value for both C10 and C11 is 470 pF.

In all cases, the temperature sense trace must be placed in a quiet area and be as short as possible.

#### NOTE

When the device is operating in non-smart power mode, the temperature sensing must be based on the Vbe measurement of the external diode. The TAO signal of power stage can not be used for temperature sensing.

When the device is operating in smart-power mode, the temperature sensing must be based on the TAO signal of power stage.





Figure 16. Temperature Sensing Using External Diode

Figure 17. Temperature Sensing Using Smart-Power Stage

#### 7.3.9 Current Sharing

When the device operates in multi-phase mode, a current sharing loop as shown in Figure 18 maintains the current balance between phases. All phases share the same comparator voltage ( $V_{COMP}$ ). The sensed current in each phase is compared first in a current share block, then to an error current and fed into COMP. The resulting error voltage is compared with the voltage ramp to generate the PWM pulse.



Device 2

 $\mathcal{M}$ CS1P PWM1 Current Sharing Block CS1N COMP\_Bus ISH Bus CS2P PWM2 **Current Sharing** Block CS2N Device 1 CS1P PWM1 Current Sharing Block CS1N <sub>SH</sub>\_Bus CS2P PWM2 Current Sharing Block CS2N

NOTE: All the current sharing components are integrated in the device.

Figure 18. Current Sharing

#### 7.3.10 Linear Regulators

The TPS40425 device has two on-board linear regulators that provide suitable power for the internal circuitry of the device. These pins, BP3 and BP5 must be properly bypassed to function properly. The BP3 pin requires a minimum capacitance of 0.33 µF connected to AGND and the BP5 pin should have approximately 1 µF of capacitance connected to PGND. The bypass capacitors for VDD, BP5 and BP3 pins need to be placed as close to the device as possible.

#### 7.3.11 Power Sequence Between TPS40425 Device and Power Stage

Before soft-start operation begins to generate a PWM signal, the VDD voltage for power stage must be prepared. Please refer to the power stage datasheet for VDD value. Without preparation, the TPS40425 device outputs the PWM signal at maximum duty cycle, because the power stage is not working and output voltage is not regulated.

The VDD voltage for power stage needs to be above its threshold until TPS40425 device is turned off.

## 7.3.12 PWM Signal

The PWM signal has three voltage levels:

- High level to turn on only the high-side MOSFET
- Level level to turn on only the low-side MOSFET
- Tri-state level to turn off both high-side and low-side MOSFETs



#### **TPS40425** SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018



The PWM pin is open during tri-state, the tri-state level is determined by the resistor-divider network in the power stage or power block. During the transition from any other level to tri-state level, the PWM drivers of the TPS40425 device actively drive the PWM pins to the initial (factory default) tri-state level of 1.6 V and remain at that level for approximately 20 ns. The PWM pins are then released to allow them return to the voltage level established by the resistor-divider network in the power stage or power block.

The initial tri-state level can be programmed to 2.5 V by PMBus register MFR\_SPECIFIC\_16. Refer to command description section for more information.

## 7.3.12.1 PWM Behavior During Soft-start Operation

Before a soft-start period, the PWM is in tri-state mode, where both the high-side switch and the low-side switch are off. During the soft-start period, the PWM behavior can be divided into three stages. In stage 1, PWM only switches between high level and tri-state level for prebias startup purpose. The high pulse width increases and tri-stage width decreases gradually. The stage 1 lasts approximately fifteen switching periods. In stage 2, low pulse occurs at the end of each switching period. Low pulse width increases and tri-stage width decreases gradually. The high pulse width in stage 2 adjusts to allow the output voltage rise up smoothly. In stage 3, tri-state level disappears, PWM switches between high level and low level only. High pulse width increases and low pulse width decreases gradually until the PWM duty circle reaches the steady state.





#### NOTE

The TPS40425 device and MOSFET driver must be fully compatible in order for the MOSFET driver to enter and exit tri-state operation mode correctly,

The TPS28226 MOSFET driver uses an adaptive tri-state window. Set the initial tri-state level of the TPS40425 device to the factory default level of 1.6 V in order to make the TPS28226 enter tri-state mode correctly when the PWM level goes from low to tri-state. In addition, place a 68-pF capacitor between PWM and ground.

The TPS28226 requires PWM to go high and then go low in order to exit tri-state mode. As the TPS40425 PWM switches only between high level and tri-state level during the stage 1 of soft-state, the TPS28226 is not able to exit tri-state mode until low pulse occurs in stage 2. As a result, wide PWM pulses and output voltage glitches may occur at the beginning of the soft-start period.

For existing designs using the TPS40425 and TPS28226 devices, perform a test to evaluate the impact of wide PWM pulses and output voltage glitches on the converter and the load circuit. For a new design, consider using a MOSFET driver which is fully compatible with the TPS40425 device.

#### 7.3.13 Startup and Shutdown

The start-up and shutdown function of the device is controlled by operation command, control pin or input voltage. Figure 20 shows the TPS40425 device is controlled by both operation command and control pin. A turn-on delay and turn-off delay can be added via PMBus commands.



## NOTE

If the device turns off due to a turn-off delay time, any attempt to turn on the device before the turn-off delay time expires should be avoided. The device is available to be turned on only after the turn-off delay time expires and the device has been turned off.

For 3-phase and 4-phase configurations, the turn-on delay of both controllers must be programmed to the same value. The same requirement is for turn-off delay.



Figure 20. Device Controlled by Both OPERATION and CONTROL

## 7.3.14 Pre-Biased Output Start-up

This controller supports pre-biased output start up. When the internal soft-start DAC voltage reaches FB voltage, the high-side MOSFET gradually turns on.

During soft-start operation, when the PWM pulse width is shorter than the minimum controllable on-time  $(t_{ON})$  which is generally caused by the modulator and gate driver delays, pulse skipping may occur and the output might show slightly larger ripple voltage.

#### 7.3.15 PGOOD Indication

The TPS40425 device monitors the voltage on FB pin to indicate whether the output voltage is in regulation or not. During the soft-start sequence, the PG pin is pulled to GND. After the soft-start time expires, the PG pin is released if the output voltage is within the PGOOD window (between PG\_Low and PG\_High). The PG pin is pulled to ground if the output voltage is below PG\_Low or above PG\_High.

The PMBus command MFR\_SPECIFIC\_07(PCT\_VOUT\_FAULT\_PG\_LIMIT can set the PG\_Low and PG\_High value.

## 7.3.16 Overcurrent Protection

The overcurrent protection uses a two-tier approach. Cycle-by-cycle current limit is implemented when the inductor peak current exceeds the set threshold. PMBus sets the current limit using the IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT commands. After a series of three OC counts, the device turns off both high-side and low-side MOSFETs and enters hiccup mode by default. Only cycle-by-cycle current limit is applied if OC is detected during soft-start operation.

The IOUT\_OC\_FAULT\_RESPONSE PMBus command programs the response to an OC fault. The controller can be programmed to either shut down until power-cycle, CNTLx toggling, or to shut down and attempt restart after a delay of  $7 \times t_{ON_RISE}$ . When channel 2 is configured as a slave, this command cannot be programmed. In such a case where channel 2 is a slave, the fault response setting for channel 1 is automatically applied to channel 2. For 3-phase and 4-phase configurations, both the controllers must be programmed for the appropriate fault response.

Copyright © 2014–2018, Texas Instruments Incorporated



## 7.3.17 Overvoltage/Undervoltage Protection

The TPS40425 device monitors the voltage on the FB pin to provide undervoltage (UV) and overvoltage (OV) protection.

The UV protection scheme is the same as OC protection scheme. When UV fault is triggered, both the high-side and low-side MOSFETs are turned off. The IOUT\_OC\_FAULT\_RESPONSE setting determines the controller response to UV fault. For example, if the IOUT\_OC\_FAULT\_RESPONSE is set to restart the controller after OC fault, then the controller is internally also programmed to restart after a UV fault.

When an OV fault is triggered, the high-side MOSFET is turned off and the low-side MOSFET remains on to discharge the output. When the output returns to the regulation (PGOOD) window, the TPS40425 device begins a hard startup. This behavior is intended to protect the output against overvoltage. The response to output voltage OV fault is not programmable.

The UV and OV fault threshold values can be set by PMBus command MFR\_SPECIFIC\_07(PCT\_VOUT\_FAULT\_PG\_LIMIT).

When operating in dual-output mode, only the FB pin of master channel is detected for output voltage UV and OV fault. Therefore all channels take action together during a fault. Output voltage related faults are not detected on any channel configured as a slave.

#### 7.3.18 Overtemperature Fault Protection

The over-temperature fault and warning thresholds are programmable for the external temperature sensors. In the case of an over-temperature fault, the detecting channel turns off both high-side and low-side MOSFETs. When the detected temperature cools to less than the turn-off hysteresis level, the channel attempts a restart. More information can be found in the OT\_FAULT\_LIMIT and OT\_WARN\_LIMIT command descriptions.

One on-chip temperature sensor monitors the device junction temperature. If the junction temperature of the device reaches the thermal shutdown limit (160°C typical), the PWM output signals are turned off. When the junction temperature cools to the required level (140°C typical), the PWM initiates soft-start as during a normal power-up cycle.

#### 7.3.19 Input Undervoltage Lockout (UVLO)

The input UVLO turn-on and turn-off thresholds are set through PMBus using VIN\_ON and VIN\_OFF commands. These thresholds must be set for both controllers in 3-phase and 4-phase applications.

#### 7.3.20 Fault Communication

In the case of OC, VIN\_UV, VOUT\_UV, or OT fault, the FLT pin for the corresponding channel is pulled low internally. In addition, if the FLT pin of any channel is pulled low externally, that channel is shut down and both high-side and low-side MOSFETs are turned off. In 3-phase and 4-phase applications, the FLT pins of all phases of a rail must be connected together. Thus, a fault on any of the phases results in all the phases of that rail to shut down. If programmed to restart after fault, the rail restarts only after each phase on the rail has released the FLT pin.

## 7.3.21 Fault Protection Summary

Table 2 summarizes the fault protections and associated responses.

| FAULT                | VIN UV                                                        | OC                                                   | VOUT UV                                | VOUT OV                                | ОТ                                                             | OTFI                                                                 |
|----------------------|---------------------------------------------------------------|------------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|
| Fault description    | VDD voltage is<br>above VIN_ON<br>then drops below<br>VIN_OFF | The sensed<br>current is above<br>OC fault threshold | FB voltage is<br>below UV<br>threshold | FB voltage is<br>above OV<br>threshold | Sensed external<br>temperature is<br>above the OT<br>threshold | On-chip<br>temperature is<br>above junction<br>shutdown<br>threshold |
| Monitoring<br>signal | VDD voltage                                                   | Voltage between<br>CSxP and CSxN                     | FB voltage                             | FB voltage                             | External<br>temperature<br>sensed by TSNSx<br>pin              | On-chip<br>temperature                                               |
| PWM                  | Tri-state                                                     | Tri-state                                            | Tri-state                              | Low                                    | Tri-state                                                      | Tri-state                                                            |

#### Table 2. Fault Protections and Associated Responses



VIN UV oc VOUT UV VOUT OV от FAULT OTFI Hiah-side OFF OFF OFF OFF OFF OFF MÖSFET Low-side OFF OFF OFF ON OFF OFF MOSFET Hiccup/Latch No Determined by Determined by Hard restart after Hiccup after Hiccup after IOUT\_OC\_FAULT IOUT\_OC\_FAULT OV fault condition temperature temperature RESPONSE RESPONSE clears below reset below reset threshold threshold Enabled Disabled Disabled Enabled Enabled Before Soft-start Disabled During soft-start Enabled Cycle-by-cycle Disabled Disabled Enabled Enabled limit After soft-start Enabled Enabled Enabled Enabled Enabled Enabled

## Table 2. Fault Protections and Associated Responses (continued)

# 7.4 Device Functional Modes

The TPS40425 device can be configured to operate in dual-output mode or 2-phase mode. It is also stackable up to four phases. Table 3 lists the operating modes that are supported by the TPS40425.

| OPERATION   | LOCATION               |                            | CHANNEL                         |  |
|-------------|------------------------|----------------------------|---------------------------------|--|
| Dual-output | Within a single device | CH1 = Master, CH2 = Master |                                 |  |
| Two-phase   | Within a single device |                            | CH1 = Master, CH2 = Slave       |  |
| Three phase | Detween two devices    | IC1                        | CH1 = Master, CH2 = Slave2      |  |
| Three-phase | Between two devices    | IC2                        | CH1 = Slave1, CH2 = Independent |  |
| Four phone  |                        | IC1                        | CH1 = Master, CH2 = Slave2      |  |
| Four-phase  | Between two devices    | IC2                        | CH1 = Slave1, CH2 = Slave3      |  |

#### **Table 3. Operation Modes**

The TPS40425 device uses the remote sense amplifier of master channel to compensate for the parasitic offset to provide an accurate output voltage.

#### NOTE

In multi-phase operation, FB pins of slave channels must be tied to the BP5 pin of the particular device. The COMP pins of all channels in the same rail are tied together, and ISH pins are tied together, to ensure current sharing between channels. FLT pins are tied together to ensure all channels in the same rail shut down in case a fault occurs on any channel.

In 3-phase and 4-phase operation, the SYNC pins of two devices are tied together, and PHSET pins of two devices are tied together to ensure phase shift between phases.

# 7.5 Programming

Figure 21 shows a typical schematic for a 2-phase application. Table 4, Table 5, and Table 6 summarize pin configurations for different applications

During the layout design, route the ISH bus, COMP bus, SYNC bus and PHSET bus as short traces to reduce parasitic inductance and capacitance.





# 7.5.1 Multi-Phase Applications





Copyright © 2014–2018, Texas Instruments Incorporated

TEXAS INSTRUMENTS

#### TPS40425 SLUSBO6C – JANUARY 2014– REVISED OCTOBER 2018

www.ti.com

| PIN NAME | DUAL OUTPUT                                                                        | 2-PHASE                                                                                |
|----------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| RT       | Connecting a resistor from this pin to AGND                                        | Connecting a resistor from this pin to AGND                                            |
| SYNC     | Floating or connect to external clock                                              | Floating or connect to external clock                                                  |
| PHSET    | Floating                                                                           | Floating                                                                               |
| FB1      | Inverting input to the error amplifier 1                                           | Inverting input to the error amplifier 1                                               |
| FB2      | Inverting input to the error amplifier 2                                           | Connect to BP5                                                                         |
| COMP1    | Output of the error amplifier 1                                                    | Output of the error amplifier 1, connect to COMP bus                                   |
| COMP2    | Output of the error amplifier 2                                                    | Connect to COMP bus                                                                    |
| ISH1     | Floating                                                                           | Connect to ISH bus                                                                     |
| ISH2     | Floating                                                                           | Connect to ISH bus                                                                     |
| FLT1     | Fault inductor of CH1                                                              | Connect to FLT bus                                                                     |
| FLT2     | Fault inductor of CH2                                                              | Connect to FLT bus                                                                     |
| PG1      | Power good indicator for CH1 output voltage, connect to BP5 via a pull-up resistor | Power good indicator for 2-phase output voltage, connect to BP5 via a pull-up resistor |
| PG2      | Power good indicator for CH2 output voltage, connect to BP5 via a pull-up resistor | Floating or connect to GND                                                             |
| VSENS1   | Positive pin of Voltage Sense Signal for CH1                                       | Positive pin of Voltage Sense Signal for 2-phase output                                |
| GSENS1   | Negative pin of Voltage Sense Signal for CH1                                       | Negative pin of Voltage Sense Signal for 2-phase output                                |
| VSENS2   | Positive pin of Voltage Sense Signal for CH2                                       | Connect to GND is recommended. Connect to the output voltage is also allowed.          |
| GSENS2   | Negative pin of Voltage Sense Signal for CH2                                       | Connect to GND                                                                         |
| CNTL1    | Logic level input which starts or stops CH1                                        | Logic level input which starts or stops both channels.                                 |
| CNTL2    | Logic level input which starts or stops CH2                                        | Floating                                                                               |
| DIFFO1   | Remote Sense Amplifier Output for CH1                                              | Remote Sense Amplifier Output for 2-phase                                              |
| AVSDATA  | AVS data <sup>(1)</sup>                                                            | AVS data for 2-phase <sup>(1)</sup>                                                    |
| AVSCLK   | AVS CLOCK <sup>(1)</sup>                                                           | AVS CLOCK for 2-phase <sup>(1)</sup>                                                   |

 Table 4. Pin Configurations for Dual Output and 2-Phase Operation

(1) If AVS mode is disabled in both channels, AVSDATA and AVSCLK pins can be either floating or connecting to GND. If AVS mode is enabled and AVS interface is used in either channel, AVSDATA and AVSCLK must to connected to AVS host. If AVS mode is enabled and AVS\_STARTUP mode is used in either channel, AVSDATA and AVSCLD must be connected to GND or a bias voltage. *Refer to the MFR\_SPECIFIC\_16 (COMM\_EEPROM\_SPARE) (E0h)* section for more information.

| DE\//07         |          |                                                                                             | 4 514 65                                                                                    |
|-----------------|----------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| DEVICE          | PIN NAME | 3-PHASE                                                                                     | 4-PHASE                                                                                     |
|                 | RT       | Connecting a resistor from this pin to AGND, use the same RT resistor value for IC1 and IC2 | Connecting a resistor from this pin to AGND, use the same RT resistor value for IC1 and IC2 |
|                 | SYNC     | Connect to SYNC bus                                                                         | Connect to SYNC bus                                                                         |
|                 | PHSET    | Connect to PHSET bus                                                                        | Connect to PHSET bus                                                                        |
|                 | FB1      | Inverting input to the error amplifier 1 of IC1                                             | Inverting input to the error amplifier 1 of IC1                                             |
|                 | FB2      | Connect to BP5 of IC1                                                                       | Connect to BP5 of IC1                                                                       |
|                 | COMP1    | Output of the error amplifier 1of IC1, connect to COMP bus                                  | Output of the error amplifier 1 OF IC1, Connect to COMP bus                                 |
|                 | COMP2    | Connect to COMP bus                                                                         | Connect to COMP bus                                                                         |
|                 | ISH1     | Connect to ISH bus                                                                          | Connect to ISH bus                                                                          |
|                 | ISH2     | Connect to ISH bus                                                                          | Connect to ISH bus                                                                          |
|                 | FLT1     | Connect to FLT bus                                                                          | Connect to FLT bus                                                                          |
|                 | FLT2     | Connect to FLT bus                                                                          | Connect to FLT bus                                                                          |
| IC1<br>(Master) | PG1      | Power good indicator for 3-phase output voltage, connect to BP5 via a pull-up resistor      | Power good indicator for 4-phase output voltage, connect to BP5 via a pull-up resistor      |
|                 | PG2      | Floating or connect to GND                                                                  | Floating or connect to GND                                                                  |
|                 | VSENS1   | Positive pin of Voltage Sense Signal for 3-phase output                                     | Positive pin of Voltage Sense Signal for 4-phase output                                     |
|                 | GSENS1   | Negative pin of Voltage Sense Signal for 3-phase output                                     | Negative pin of Voltage Sense Signal for 4-phase output                                     |
|                 | VSENS2   | Connect to GND is recommended. Connect to the output voltage is also allowed.               | Connect to GND is recommended. Connect to the output voltage is also allowed.               |
|                 | GSENS2   | Connect to GND                                                                              | Connect to GND                                                                              |
|                 | CNTL1    | Logic level input which starts or stops 3-phase                                             | Logic level input which starts or stops 4-phase                                             |
|                 | CNTL2    | Floating                                                                                    | Floating                                                                                    |
|                 | DIFFO1   | Remote Sense Amplifier Output for 3-phase                                                   | Remote Sense Amplifier Output for 4-phase                                                   |
|                 | AVSDATA  | AVS data for 3-phase <sup>(2)</sup>                                                         | AVS data for 4-phase <sup>(2)</sup>                                                         |
|                 | AVSCLK   | AVS CLOCK for 3-phase <sup>(2)</sup>                                                        | AVS CLOCK for 4-phase <sup>(2)</sup>                                                        |

# Table 5. Pin Configurations for 3-Phase and 4-Phase Operation<sup>(1)</sup>

(1) If one channel is not used, that channel related pins need to be connected as below table shows to avoid any damage due to noise coupling.

(2) If AVS mode is disabled in both channels, AVSDATA and AVSCLK pins can be either floating or connecting to GND. If AVS mode is enabled and AVS interface is used in either channel, AVSDATA and AVSCLK must to connected to AVS host. If AVS mode is enabled and AVS\_STARTUP mode is used in either channel, AVSDATA and AVSCLD must be connected to GND or a bias voltage. *Refer to the MFR\_SPECIFIC\_16 (COMM\_EEPROM\_SPARE) (E0h)* section for more information.

www.ti.com

| DEVICE  | PIN NAME | 3-PHASE                                                                                     | 4-PHASE                                                                                     |  |
|---------|----------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|
|         | RT       | Connecting a resistor from this pin to AGND, use the same RT resistor value for IC1 and IC2 | Connecting a resistor from this pin to AGND, use the same RT resistor value for IC1 and IC2 |  |
|         | SYNC     | Connect to SYNC bus                                                                         | Connect to SYNC bus                                                                         |  |
|         | PHSET    | Connect to PHSET bus                                                                        | Connect to PHSET bus                                                                        |  |
|         | FB1      | Connect to BP5 of IC2                                                                       | Connect to BP5 of IC2                                                                       |  |
|         | FB2      | Inverting input to the error amplifier 2 of IC2                                             | Connect to BP5 of IC2                                                                       |  |
|         | COMP1    | Connect to COMP bus                                                                         | Connect to COMP bus                                                                         |  |
|         | COMP2    | Output of the error amplifier 2 of IC2                                                      | Connect to COMP bus                                                                         |  |
|         | ISH1     | Connect to ISH bus                                                                          | Connect to ISH bus                                                                          |  |
|         | ISH2     | Floating                                                                                    | Connect to ISH bus                                                                          |  |
|         | FLT1     | Connect to FLT bus                                                                          | Connect to FLT bus                                                                          |  |
|         | FLT2     | Fault indicator for CH2 of IC2                                                              | Connect to FLT bus                                                                          |  |
| IC2     | PG1      | Floating or connect to GND                                                                  | Floating or connect to GND                                                                  |  |
| (Slave) | PG2      | Power good indicator for CH2 output voltage of IC2, connect to BP5 via a pull-up resistor   | Floating or connect to GND                                                                  |  |
|         | VSENS1   | Connect to GND is recommended. Connection to the output voltage is also allowed.            | Connect to GND is recommended. Connection to the output voltage is also allowed.            |  |
|         | GSENS1   | Connect to GND                                                                              | Connect to GND                                                                              |  |
|         | VSENS2   | Positive pin of Voltage Sense Signal for CH2 of IC2                                         | Connect to GND is recommended. Connect to the output voltage is also allowed.               |  |
|         | GSENS2   | Negative pin of Voltage Sense Signal for CH2 of IC2                                         | Connect to GND                                                                              |  |
|         | CNTL1    | Connect to CNTL1 of IC1                                                                     | Connect to CNTL1 of IC1                                                                     |  |
|         | CNTL2    | Logic level input which starts or stops CH2 of IC2                                          | Floating                                                                                    |  |
|         | DIFFO1   | Floating                                                                                    | Floating                                                                                    |  |
|         | AVSDATA  | Can be used for CH2 of IC2. <sup>(2)</sup>                                                  | See <sup>(2)</sup>                                                                          |  |
|         | AVSCLK   | Can be used for CH2 of IC2. <sup>(2)</sup>                                                  | See <sup>(2)</sup>                                                                          |  |

# Table 5. Pin Configurations for 3-Phase and 4-Phase Operation<sup>()</sup> (continued)

| www.ti.com |
|------------|
|------------|

| PIN NAME | NON SMART-POWER MODE                                                                  | SMART-POWER MODE                                                                      |
|----------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| SYNC     | Floating                                                                              | Floating                                                                              |
| PHSET    | Floating                                                                              | Floating                                                                              |
| CNTLx    | Connect to GND or logic high voltage whichever turns PWM off.                         | Connect to GND or logic high voltage whichever turns PWM off.                         |
| SMBALERT | Pull up to BP3 via 100-kΩ resistor                                                    | Pull up to BP3 via 100-kΩ resistor                                                    |
| PMBDATA  | Pull up to BP3 via 100-kΩ resistor                                                    | Pull up to BP3 via 100-kΩ resistor                                                    |
| PMBCLK   | Pull up to BP3 via 100-kΩ resistor                                                    | Pull up to BP3 via 100-kΩ resistor                                                    |
| AVSDATA  | Floating or connect to GND if AVS mode is disabled.<br>Connect to GND is recommended. | Floating or connect to GND if AVS mode is disabled.<br>Connect to GND is recommended. |
| AVSCLK   | Floating or connect to GND if AVS mode is disabled.<br>Connect to GND is recommended. | Floating or connect to GND if AVS mode is disabled.<br>Connect to GND is recommended. |
| VSENSx   | Connect to GND is recommended. Connect to the output voltage is also allowed.         | Connect to GND is recommended. Connect to the output voltage is also allowed.         |
| GSENSx   | Connect to GND                                                                        | Connect to GND                                                                        |
| COMPx    | Floating                                                                              | Floating                                                                              |
| FBx      | Connect to GND                                                                        | Connect to GND                                                                        |
| FLTx     | Floating                                                                              | Floating                                                                              |
| CSxP     | Connect to GND                                                                        | Connect to CSxN only                                                                  |
| CSxN     | Connect to GND                                                                        | Connect to CSxP only                                                                  |
| TSNSx    | Floating                                                                              | Connect to GND                                                                        |
| ISHx     | Floating                                                                              | Floating                                                                              |
| PGx      | Connect to GND                                                                        | Connect to GND                                                                        |
| PWMx     | Floating                                                                              | Floating                                                                              |
| DIFFO1   | Floating                                                                              | Floating                                                                              |

# Table 6. Configurations of Unused Pins

# 7.6 Register Maps

# 7.6.1 PMBus General Description

Timing and electrical characteristics of the PMBus can be found in the PMB Power Management Protocol Specification, Part 1, revision 1.1 available at http://PMBus.org. The TPS40425 device supports both the 100-kHz and 400-kHz bus timing requirements. The TPS40425 device does not stretch pulses on the PMBus when communicating with the master device.

Communication over the TPS40425 device device PMBus interface can support the packet error checking (PEC) scheme if desired. If the master supplies CLK pulses for the PEC byte, PEC is used. If the CLK pulses are not present before a STOP, the PEC is not used.

The TPS40425 device supports a subset of the commands in the PMBus 1.1 specification. Most of the controller parameters can be programmed using the PMBus and stored as defaults for later use. All commands that require data input or output use the literal format. The exponent of the data words is fixed at a reasonable value for the command and altering the exponent is not supported. Direct format data input or output is not supported by the TPS40425 device. See the Supported PMBus Commands section for specific details.

The TPS40425 device also supports the SMBALERT response protocol. The SMBALERT response protocol is a mechanism by which a slave (the TPS40425 device) can alert the bus master that it wants to talk. The master processes this event and simultaneously accesses all slaves on the bus (that support the protocol) through the alert response address. Only the slave that caused the alert acknowledges this request. The host performs a modified receive byte operation to get the slave's address. At this point, the master can use the PMBus status commands to query the slave that caused the alert. For more information on the SMBus alert response protocol, see the System Management Bus (SMBus) specification.



#### **Register Maps (continued)**

The TPS40425 device contains non-volatile memory that is used to store configuration settings and scale factors. The settings programmed into the device are not automatically saved into this non-volatile memory though. The STORE\_USER\_ALL command must be used to commit the current settings to non-volatile memory as device defaults. The settings that are capable of being stored in non-volatile memory are noted in their detailed descriptions.

#### 7.6.2 PMBus Functionality

#### 7.6.2.1 PMBus Address

The PMBus specification requires that each device connected to the PMBus have a unique address on the bus. The TPS40425 device has 64 possible addresses (0 through 63 in decimal) that can be assigned by connecting resistors from the ADDR0 and ADDR1 pins to AGND. The address is set in the form of two octal (0-7) digits, one digit for each pin. ADDR1 is the high-order digit an ADDR0 is the low-order digit.

During PMBus communication, the PMBus address of TPS40425 device is the concatenation of '0b'+ADDR1+ADDR0. The R/W bit of PMBus protocol is added at the end of address to make it net 8-bit wide.

Table 7 shows the E96 series resistors suggested for each digit value.

#### CAUTION

Use only the resistor values listed in Table 7 to correctly set PMBus address. Using any other value might result in an incorrect PMBus address.

| RESISTANCE (kΩ) |
|-----------------|
| 8.45            |
| 16.2            |
| 25.5            |
| 37.4            |
| 54.9            |
| 84.5            |
| 133             |
| 200             |
|                 |

# Table 7. E96 Series Resistors

(1) Resistor values include a 1% tolderance.

The TPS40425 also detects values that are out of range on the ADDR0 and ADDR1 pins. If either pin is detected as having an out of range resistance connected to it, the device continues to respond to PMBus commands, but at address 127, which is outside of the possible programmed addresses. It is possible but not recommended to use the device in this condition, especially if other TPS40425 devices are present on the bus or if another device could possibly occupy the 127 address.

#### NOTE

Some addresses are reserved by SMBus specification and must not be used by or assigned to SMBus slave device. Refer to SMBus specification for more information.

#### **TPS40425**

SLUSBO6C - JANUARY 2014 - REVISED OCTOBER 2018

# 7.6.2.2 PMBus Connections

The TPS40425 device supports both the 100-kHz and 400-kHz bus speeds. Connection for the PMBus interface should follow the High Power DC specifications given in section 3.1.3 on the System Management Bus (SMBus) Specification V2.0 for the 400-kHz bus speed or the Low Power DC specifications in section 3.1.2. The complete SMBus specification is available from the SMBus website, smbus.org.

# 7.6.2.3 PMBus Data Format

There are three data formats supported in PMBus form commands that require representation of a literal number as their argument (commands that set thresholds, voltages or report such). A compatible device needs to only support one of these formats. The TPS40425 device supports the linear data format only for these commands. In this format, the data argument consists of two parts, a mantissa and an exponent. The number represented by this argument can be expressed as shown in Equation 5.

7.6.2.4 PMBus Output Voltage Adjustment

The nominal output voltage of the converter can be adjusted using the VREF\_TRIM command. See the VREF\_TRIM command description for the format of this command as used in the TPS40425 device. The adjustment range is between -20% and 10% from the nominal output voltage. The VREF\_TRIM command is typically used to trim the final output voltage of the converter without relying on high-precision resistors being used in Figure 12. The resolution of the adjustment is 2 mV for each step. The nominal output for margining and VREF\_TRIM remains limited to between -30% and 10%. Exceeding this range is not supported.

The TPS40425 device operates in three states that determine the actual output voltage:

- No output margin
- Margin high
- Margin low

## 7.6.2.4.1 No Margin Voltage

 $V_{FB} = VREF_TRIM + 0.6$ 

| 7.6.2.4.2 | Margin | Hiah | Voltage Stat | е        |
|-----------|--------|------|--------------|----------|
| 1.0.2.1.2 | margin |      | Vollage Olai | <u> </u> |

 $V_{FB} = STEP VREF MARGIN HIGH + VREF TRIM + 0.6$ 

# 7.6.2.4.3 Margin Low State

 $V_{FB} = STEP VREF MARGIN LOW + VREF TRIM + 0.6$ 

where

- $V_{FB}$  is the FB pin voltage
- VREF\_TRIM is the offset voltage in volts to be applied to the output voltage
- VREF\_MARGIN\_HIGH is the requested margin high voltage
- VREF\_MARGIN\_LOW is the requested margin low voltage

# 7.6.3 Reading the Output Current

Submit Documentation Feedback

The average output current for the converter is readable using the READ\_IOUT command. The results of this command support only positive or current sourced from the converter. If the converter is sinking current the result of this command is a reading of 0 A.

# 7.6.4 Soft-Start Time

32

The TPS40425 device supports several soft-start times from 600  $\mu$ s to 9 ms selected by the TON\_RISE PMBus command. See the command description for full details on the levels and implementation. When selecting the soft-start time, ensure that the charging current for the output capacitors is carefully considered. In some applications (for example, those with large amounts of output capacitance) this current can lead to problems with nuisance tripping of the overcurrent protection circuitry. To ensure that these problems do not happen, the output capacitor charging current should be included when considering where to set the overcurrent threshold. The output capacitor charging current can be found using Equation 9:



(6)

(7)

(5)

(8)



$$I_{CAP} = \frac{(V_{OUT} \times C_{OUT})}{t_{SS}}$$

where

- I<sub>CAP</sub> is the startup charging current of the output capacitance in A
- V<sub>OUT</sub> is the output voltage of the converter in V
- COUT is the total output capacitance in F
- t<sub>SS</sub> is the selected soft-start time in seconds

(9) nen be calibrated to the sum of the

With the charging current calculated, the overcurrent threshold can then be calibrated to the sum of the maximum load current and the output capacitor charging current plus some margin. The amount of margin required depends on the individual application, but 25% is a suggested starting point. More or less may be required.

# NOTE

For 3-phase and 4-phase configurations, the soft-start time of both controllers must be programmed to the same value.

# 7.6.5 Turn-On/Turn-Off Delay and Sequencing

The TPS40425 device provides many sequencing options. Using the ON\_OFF\_CONFIG command, each rail can be configured to start-up whenever the input is not in undervoltage lockout or to additionally require a signal on the CNTLx pin and/or receive an update to the OPERATION command over PMBus.

When the gating signal as specified by ON\_OFF\_CONFIG is reached for that rail, a programmable turn-on delay can be set with TON\_DELAY. The rise time can be programmed with TON\_RISE. When the specified signal(s) are set to turn the output off, a programmable turn-off delay set by TOFF\_DELAY is used before switching is inhibited. More information can be found in the PMBus command descriptions.

When the output voltage is within the PGOOD limits after the start-up period, the PGOOD pin is asserted. This can be connected to the CNTL pin of another rail in dual-output mode or on another device to control turn-on and turn-off sequencing.

# 7.7 Supported PMBus Commands

The TPS40425 device supports the following commands from the PMBus 1.1 specification.

## TPS40425

SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018

# Table 8. PMBus Factory Default Setting

| CODE | COMMAND NAME           | WORD/BYTE | DESCRIPTION: PMBus Command                                                                                                                                                   | USER<br>WRITABLE   | FACTORY DEFAULT<br>VALUE |
|------|------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|
| 00h  | PAGE                   | Byte      | Locates separate PMBus command lists in multiple output environments                                                                                                         | Yes                | 0XXX XXX0                |
| 01h  | OPERATION              | Byte      | Turn the unit on and off in conjunction with the input from the CONTROL pin. Set the output voltage to the upper or lower MARGIN VOLTAGES.                                   | Yes                | 0X00 00XX                |
| 02h  | ON_OFF_CONFIG          | Byte      | Configures the combination of CONTROL pin input and serial<br>bus commands needed to turn the unit on and off. This<br>includes how the unit responds when power is applied. | Yes                | XXX1 0110                |
| 03h  | CLEAR_FAULTS           | Byte      | Clears all fault status registers to 0x00. The "Unit is Off" bit in the status byte is not cleared when this command is issued.                                              | Yes <sup>(1)</sup> | NONE                     |
| 10h  | WRITE_PROTECT          | Byte      | Prevents unwanted writes to the device.                                                                                                                                      | Yes                | 000X XXXX                |
| 15h  | STORE_USER_ALL         | Byte      | Saves the current configuration into the User Store. Note:<br>This command writes to Non-Volatile Memory.                                                                    | Yes <sup>(1)</sup> | NONE                     |
| 16h  | RESTORE_USER_ALL       | Byte      | Restores all parameters to the settings saved in the User Store.                                                                                                             | Yes <sup>(1)</sup> | NONE                     |
| 19h  | CAPABILITY             | Byte      | PEC,SPD,ALRT                                                                                                                                                                 | No                 | 1011 0000                |
| 20h  | VOUT_MODE              | Byte      | Read-Only Mode Indicator. The data format is linear with an exponent of -9                                                                                                   | No                 | 0001 0111                |
| 35h  | VIN_ON                 | Word      | Sets the value of the input voltage at which the unit should start power conversion                                                                                          | Yes                | 1111 0000 0001 0001      |
| 36h  | VIN_OFF                | Word      | Sets the value of the input voltage at which the unit should stop power conversion.                                                                                          | Yes                | 1111 0000 0001 0000      |
| 38h  | IOUT_CAL_GAIN          | Word      | Sets the ratio of the voltage at the current sense pins to the sensed current.                                                                                               | Yes                | 1000 0000 0010 0001      |
| 39h  | IOUT_CAL_OFFSET        | Word      | Nulls any offsets in the output current sensing circuit.                                                                                                                     | Yes                | 1110 0000 0000 0000      |
| 46h  | IOUT_OC_FAULT_LIMIT    | Word      | Sets the value of the output current, in amperes, that causes<br>the overcurrent detector to indicate an overcurrent fault<br>condition.                                     | Yes                | 1111 1000 0011 1100      |
| 47h  | IOUT_OC_FAULT_RESPONSE | Byte      | Instructs the device on what action to take in response to an output overcurrent fault.                                                                                      | Yes                | 0011 1111                |
| 4Ah  | IOUT_OC_WARN_LIMIT     | Word      | Sets the value of the output current that casues an output overcurrent warning.                                                                                              | Yes                | 1111 1000 0011 0110      |
| 4Fh  | OT_FAULT_LIMIT         | Word      | Overtemperature Fault Threshold                                                                                                                                              | Yes                | 0000 0000 0111 1101      |
| 5lh  | OT_WARN_LIMIT          | Word      | Overtemperature Warning Threshold                                                                                                                                            | Yes                | 0000 0000 0110 0100      |
| 61h  | TON_RISE               | Word      | Target Soft-Start Rise Time                                                                                                                                                  | Yes                | 1110 0000 0010 1011      |
| 78h  | STATUS_BYTE            | Byte      | Single byte status indicator                                                                                                                                                 | No                 | 0x00 0000                |
|      |                        |           |                                                                                                                                                                              |                    |                          |

(1) No data bytes are sent, only the command code is sent.



www.ti.com

# Table 8. PMBus Factory Default Setting (continued)

| CODE | COMMAND NAME        | WORD/BYTE | DESCRIPTION: PMBus Command                           | USER<br>WRITABLE | FACTORY DEFAULT<br>VALUE |
|------|---------------------|-----------|------------------------------------------------------|------------------|--------------------------|
| 79h  | STATUS_WORD         | Word      | Full 2-byte status indicator                         | No               | 0000 0000 0x00 0000      |
| 7Ah  | STATUS_VOUT         | Byte      | Output Voltage Fault Status Detail                   | No               | 0000 0000                |
| 7Bh  | STATUS_IOUT         | Byte      | Output Current Fault Status Detail                   | No               | 0000 0000                |
| 7Dh  | STATUS_TEMPERATURE  | Byte      | Temperature Fault Status Detail                      | No               | 0000 0000                |
| 7Eh  | STATUS_CML          | Byte      | Communication, Memory, and Logic Fault Status Detail | No               | 0000 0000                |
| 80h  | STATUS_MFR_SPECIFIC | Byte      | Manufacturer Specific Fault Status Detail.           | No               | 0000 0000                |
| 8Bh  | READ_VOUT           | Word      | Read output voltage                                  | No               | 0000 0000 0000 0000      |
| 8Ch  | READ_IOUT           | Word      | Read output current                                  | No               | 1110 0000 0000 0000      |
| 8Eh  | READ_TEMPERATURE_2  | Word      | Read off-chip temp sensor                            | No               | 1111 0000 0110 0100      |
| 98h  | PMBUS_REVISION      | Byte      | PMBus Revision Information                           | No               | 0001 0001                |
| D0h  | MFR_SPECIFIC_00     | Word      | User scratch pad                                     | Yes              | 0000 0000 0000 0000      |
| D4h  | MFR_SPECIFIC_04     | Word      | VREF_TRIM                                            | Yes              | 0000 0000 0000 0000      |
| D5h  | MFR_SPECIFIC_05     | Word      | STEP_VREF_MARGIN_HIGH                                | Yes              | 0000 0000 0001 1110      |
| D6h  | MFR_SPECIFIC_06     | Word      | STEP_VREF_MARGIN_LOW                                 | Yes              | 1111 1111 1110 0010      |
| D7h  | MFR_SPECIFIC_07     | Byte      | PCT_VOUT_FAULT_PG_LIMIT                              | Yes              | XXXX XX00                |
| D8h  | MFR_SPECIFIC_08     | Byte      | SWQUENCE_TON_TOFF_DELAY                              | Yes              | 000X 000X                |
| E0h  | MFR_SPECIFIC_16     | Word      | COMM_EEPROM_SPARE                                    | Yes              | 0011 xxxx xxxx xxxx      |
| E5h  | MFR_SPECIFIC_21     | Word      | IC options                                           | Yes              | 0111 1100 0000 0000      |
| E6h  | MFR_SPECIFIC_22     | Word      | PWM_OSC_SELECT                                       | Yes              | 0000 0000 0000 0000      |
| E7h  | MFR_SPECIFIC_23     | Word      | Paged and Common MASK_SMBALERT                       | Yes              | 0000 0000 0000 0000      |
| E9h  | MFR_SPECIFIC_25     | Word      | AVS_CONFIG                                           | Yes              | 0000 0000 0000 0010      |
| EAh  | MFR_SPECIFIC_26     | Word      | AVS_ADDRESS                                          | Yes              | 0000 0000 0000 0101      |
| EBh  | MFR_SPECIFIC_27     | Word      | AVS_DAC_DEFAULT                                      | Yes              | 0000 0001 1111 0100      |
| ECh  | MFR_SPECIFIC_28     | Word      | AVS_CLAMP_HI                                         | Yes              | 0000 0010 1110 1110      |
| EDh  | MFR_SPECIFIC_29     | Word      | AVS_CLAMP_LO                                         | Yes              | 0000 0000 1111 1010      |
| EFh  | MFR_SPECIFIC_30     | Word      | Temperature Offset                                   | Yes              | 1111 1000 0000 0000      |
| F0h  | MFR_SPECIFIC_32     | Word      | API options                                          | Yes              | 0000 0000 0000 0000      |
| FCh  | MFR_SPECIFIC_44     | Word      | Device Code, Unique Code to ID part number           | No               | 0000 0000 1100 0011      |

# 7.7.1 PAGE (00h)

| Format Unsigned binary integer |                                                                                                                                                                                                                                                                                 |            |   |   |   |   |     |  |  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---|---|---|-----|--|--|
| Description                    | The PAGE command provides the ability to configure, control, and monitor through only one physical address both channels (outputs) of TPS40425.                                                                                                                                 |            |   |   |   |   |     |  |  |
| Default                        | 0XXX XXX0 (binary)                                                                                                                                                                                                                                                              |            |   |   |   |   |     |  |  |
| PAGE                           |                                                                                                                                                                                                                                                                                 |            |   |   |   |   |     |  |  |
| r/w                            | r                                                                                                                                                                                                                                                                               | r          | r | r | r | r | r/w |  |  |
| 7                              | 6                                                                                                                                                                                                                                                                               | 5          | 4 | 3 | 2 | 1 | 0   |  |  |
| PA                             | Х                                                                                                                                                                                                                                                                               | Х          | Х | Х | Х | Х | P0  |  |  |
| Bits                           | Field Name                                                                                                                                                                                                                                                                      | Descriptio | n |   |   |   |     |  |  |
| 7, 0                           | PA, P0<br>00: (Default) All commands address the first channel<br>01: All commands address the second channel<br>10: Illegal input - ignore this write, take no action<br>11: All commands address both channels<br>If PAGE = 11, any then read commands point to PAGE0 always. |            |   |   |   |   |     |  |  |
| 6:1                            | Х                                                                                                                                                                                                                                                                               |            |   |   |   |   |     |  |  |

# 7.7.2 OPERATION (01h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The OPERATION command is used to turn the device output on or off in conjunction with the input from the CNTLx pin (where $x = 1$ for channel 1 and $x = 2$ for channel 2). It is also used to set the output voltage to the upper or lower MARGIN levels.<br>OPERATION is a paged register. In order to access OPERATION register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access OPERATION register for channel 2 of TPS40425 device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.<br>If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the |
|             | SLAVE channel for this command are ignored. An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| PAGE0, PAGE1 |   |     |     |      |     |   |   |
|--------------|---|-----|-----|------|-----|---|---|
| r/w          | r | r/w | r/w | r/w  | r/w | r | r |
| 7            | 6 | 5   | 4   | 3    | 2   | 1 | 0 |
| On           | 0 |     | Ма  | rgin |     | Х | Х |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 On |            | <ul> <li>(Format: binary)</li> <li>The On bit is used to enable to IC via PMBus. The necessary condition for this bit to be effective i that the cmd bit in the ON_OFF CONFIG register is set high. However, the cmd bit being high is not a sufficient condition to enable the IC via the On bit, as specified below:</li> <li>0: (Default) The device output is not enabled via PMBus.</li> <li>1: The device output is enabled if: <ul> <li>a. The supply voltage VIN is greater than the VIN_UVLO threshold, the cmd bit is high, and</li> <li>b. The bit cpr in the ON_OFF CONFIG register is low, or</li> <li>c. The bit cpr is high and the CNTL_EN pin is enabled (high or low).</li> </ul> </li> </ul> |
| 6    | 0          | X: Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5:2  | Margin     | (Format: binary)<br>If Margin Low is enabled, load the value from the STEP_VREF_MARGIN_LOW command. If<br>Margin High is enabled, load the value from the STEP_VREF_MARGIN_HIGH command. (See<br>PMBus spec for more information)<br>0000: (Default) Margin Off<br>0101: Margin Low (Ignore Fault)<br>0110: Margin Low (Act On Fault)<br>1001: Margin High (Ignore Fault)<br>1010: Margin High (Act On Fault)<br>Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                   |



| Bits | Field Name | Description                                                                                                              |
|------|------------|--------------------------------------------------------------------------------------------------------------------------|
| 1:0  | х          | XX: Default<br>X indicates writes are ignored and reads are 0. Any values written to read-only registers are<br>ignored. |

# 7.7.3 ON\_OFF\_CONFIG (02h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The ON_OFF_CONFIG command configures the combination of CONTROL pin input and serial bus commands needed to turn the unit on and off.</li> <li>ON_OFF_CONFIG is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.</li> <li>If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.</li> <li>However, note that page 0 (channel 1) fault status bits (and associated smbalert state) should be capable of being cleared by toggling CNTL1 pin even if channel 1 is a slave. If channel 2 is a slave, then CNTL2 pin is disabled but toggling the CNTL1 pin should also clear page 1 (channel 2) fault status bits and related smbalert state. (The is recommendation is to tie together CNTL1 pins of both TPS40425 ICs in a multiphase configuration).</li> </ul> |
| Default     | XXX10110 (binary)<br>The default power-up state can be changed using the STORE_USER_ALL command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| PAGE0, PAGE1 |   |   |                  |                  |                  |                  |     |
|--------------|---|---|------------------|------------------|------------------|------------------|-----|
|              |   |   | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r∕w <sup>E</sup> | r   |
| 7            | 6 | 5 | 4                | 3                | 2                | 1                | 0   |
| х            | Х | Х | pu               | cmd              | cpr              | pol              | сра |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7:5  | Х          | X indicates writes are ignored and reads are 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 4    | pu         | <ul> <li>(Format: binary)</li> <li>Sets the default to either operate any time power is present or for the on/off to be controlled by CONTROL pin and/or PMBus commands. This bit is used in conjunction with the 'cp', 'cmd', and 'on' bits to determine start up.</li> <li>0: Device powers up any time power is present regardless of state of the CONTROL pin.</li> <li>1: (Default) Device does not power up until commanded by the CNTL_EN pin and/or OPERATION command as programmed in bits [3:0] of the ON_OFF_CONFIG register.</li> </ul>                                                                                                                                                                           |  |  |  |  |  |
| 3    | cmd        | (Format: binary)<br>The cmd bit controls how the device responds to commands received via the serial PMBus. This<br>bit is used in conjunction with the 'cpr', 'pu', and 'on' bits to determine start up.<br>0: (Default) Device ignores the on bit in the OPERATION command.<br>1: Device responds to the on bit in the OPERATION command, as explained above.                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 2    | cpr        | <ul> <li>(Format: binary)</li> <li>Set the CNTL_EN pin response. This bit is used in conjunction with the 'cmd', 'pu', and 'on' bits to determine start up. The cpr bit being high is a necessary but not sufficient condition to enable the IC via the CNTL_EN pin:</li> <li>0: Device ignores the CNTL_EN pin, i.e., on/off is controlled only by the OPERATION command 1: (Default) The device output is enabled if: <ul> <li>a. The supply voltage VIN is greater than the VIN_UVLO threshold, and the CNTL_EN pin is active (high or low), and</li> <li>b. The bit cmd in the ON_OFF CONFIG register is low, or</li> <li>c. The bit cmd is high and the bit on in the OPERATION register is high.</li> </ul> </li> </ul> |  |  |  |  |  |
| 1    | pol        | (Format: binary)<br>Polarity of the CONTROL pin<br>1: (Default) CONTROL pin is active high<br>0: CONTROL pin is active low<br>To change this value, the user must change this value in the register, save it to the EEPROM and<br>then reboot the device via power down for the new value to take effect.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 0    | сра        | (Format: binary)<br>Sets CONTROL pin action when commanding the unit to turn off.<br>0: (Default) Use the programmed turn-off delay.<br>Note: Any values written to read-only registers are ignored on write and returns a '0' when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

TEXAS INSTRUMENTS

www.ti.com

#### 7.7.4 CLEAR\_FAULTS (03h)

| Format      | N/A                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description | PAGE must<br>1. For simult<br>The CLEAR<br><u>clears all bits</u><br>SMB_ALER<br>The CLEAR | JLTS is a paged command. In order to issue this command for channel 1 of the TPS40425 device, be set to 0. In order to issue this command for channel 2 of TPS40425 controller, PAGE must be set to caneous access of channels 1 and 2, PAGE command must be set to 11.<br>_FAULTS command is used to clear any fault bits that have been set. This command simultaneously is in all status registers in the selected PAGE. At the same time, the device negates (clears, releases) its T signal output if the device is asserting the SMB_ALERT signal.<br>_FAULTS command does not cause a unit that has latched off for a fault condition to restart. If the fault is when the bit is cleared, the fault bit shall immediately be set again and the host notified by the usual |  |  |  |
| Bits        | Field Name                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 7:0         | 7:0 No data bytes are sent, only the command code is sent.                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |

#### 7.7.5 WRITE\_PROTECT (10h)

| Format           | N/A                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |   |   |   |   |  |
|------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--|
| Description      | provide pro<br>deliberate of<br>parameters<br>Note: Valid<br>EEPROM of<br>RESTORE<br>WRITE_PF<br>the Reset-F | The WRITE_PROTECT command is used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. This command is not intended to provide protection against deliberate or malicious changes to a device's configuration or operation. All supported commands may have their parameters read, regardless of the WRITE_PROTECT settings.<br>Note: Valid setting of WRITE_PROTECT[7:5] bits disables the RESTORE_USER_ALL command's ability to restore EEPROM data to protected PMBus Control/Status Registers (CSRs). However, an EEPROM (via the RESTORE_USER_ALL execution) restores the data to any registers that remain unprotected (either by a valid WRITE_PROTECT[7:5] setting, or by any invalid setting of these bits ). No WRITE_PROTECT[7:5] bit setting affects the Reset-Restore operation. All registers having EEPROM support get updated. Likewise, STORE_USER_ALL command operation remains unaffected. |   |   |   |   |   |  |
| Default          |                                                                                                              | 000XXXXX (binary)<br>The default power-up state can be changed using the STORE_USER_ALL command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |   |   |   |   |  |
| r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                             | r/w <sup>E</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |   |   |   |   |  |
| 7                | 6                                                                                                            | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4 | 3 | 2 | 1 | 0 |  |
| bit7             | bit6                                                                                                         | bit5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Х | Х | Х | Х | Х |  |
| Bits             | Field Name                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | n |   |   |   |   |  |
| 7                | bit7                                                                                                         | (Format: binary)<br>0: (Default) See table below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |   |   |   |   |  |

|     |      | 1: Disable all writes except for the WRITE_PROTECT command. (bit5 and bit6 must be 0 to be valid data)                                                                                              |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | bit6 | (Format: binary)<br>0: (Default) See table below.<br>1: Disable all writes except for the WRITE_PROTECT, OPERATION, and PAGE commands. (bit5<br>and bit7 must be 0 to be valid data)                |
| 5   | bit5 | (Format: binary)<br>0: (Default) See table below.<br>1: Disable all writes except for the WRITE_PROTECT, OPERATION, PAGE, and<br>ON_OFF_CONFIG commands. (bit6 and bit7 must be 0 to be valid data) |
| 4:0 | Х    | X indicates writes are ignored and reads are 0.<br>Note: Any values written to read-only registers are ignored.                                                                                     |

Invalid data written to WRITE\_PROTECT[7:5] causes the 'cml' bit in the STATUS\_BYTE and the 'ivd' bit in the STATUS\_CML registers to be set. INVALID DATA ALSO RESULTS IN NO WRITE PROTECTION (WRITE\_PROTECT = 00h)!

| Data Byte Value | Action                                                                                        |
|-----------------|-----------------------------------------------------------------------------------------------|
| 1000 0000       | Disables all WRITES except to the WRITE_PROTECT command.                                      |
| 0100 0000       | Disables all WRITES except to the WRITE_PROTECT, OPERATION, and PAGE commands.                |
| 0010 0000       | Disables all WRITES except to the WRITE_PROTECT, OPERATION, PAGE, and ON_OFF_CONFIG commands. |

#### 7.7.6 STORE\_USER\_ALL (15h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Store all of the current storable register settings in the EEPROM memory as the new defaults on power up.<br>It is permitted to use the STORE_USER_ALL command while the device is operating. However, the device may be<br>unresponsive during the write operation with unpredictable memory storage results. It is recommended to turn the<br>device output off before issuing this command.<br>EEPROM programming faults set the 'cml' bit in the STATUS_BYTE and the 'oth' bit in the STATUS_CML registers. |

# 7.7.7 RESTORE\_USER\_ALL (16h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|
| Description | Fiption Write EEPROM data to those registers which: (1) have EEPROM support, and; (2) are unprotected accord<br>current setting of the WRITE_PROTECT[7:5] bits.<br>It is permitted to use the RESTORE_USER_ALL command while the device is operating. However, the<br>be unresponsive during the copy operation with unpredictable, undesirable or even catastrophic results.<br>recommended to turn the device output off before issuing this command. |                                                        |  |  |
| Bits        | Field Name                                                                                                                                                                                                                                                                                                                                                                                                                                              | Description                                            |  |  |
| 7:0         |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | No data bytes are sent, only the command code is sent. |  |  |

#### 7.7.8 CAPABILITY (19h)

| Format                                                                                                 | N/A               | N/A |      |                  |         |   |   |
|--------------------------------------------------------------------------------------------------------|-------------------|-----|------|------------------|---------|---|---|
| Description This command provides a way for a host system to determine some key capabilities of this I |                   |     |      | es of this PMBus | device. |   |   |
| Default                                                                                                | 10110000 (binary) |     |      |                  |         |   |   |
|                                                                                                        |                   |     |      |                  |         |   | ] |
| r                                                                                                      | r                 | r   | r    | r                | r       | r | r |
| 7                                                                                                      | 6                 | 5   | 4    | 3                | 2       | 1 | 0 |
| PEC                                                                                                    | SI                | PD  | ALRT | Reserved         |         |   |   |

| Bits | Field Name | Description                                                                                                                                                                                 |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | PEC        | (Format: binary)<br>Packet Error Checking is supported.<br>1: Default<br>Note: Any values written to read-only registers are ignored.                                                       |
| 6:5  | SPD        | (Format: binary)<br>Maximum supported bus speed is 400 kHz.<br>01: Default<br>Note: Any values written to read-only registers are ignored.                                                  |
| 4    | ALRT       | (Format: binary)<br>This device does have a SMB_ALERT pin and does support the SMBus Alert Response Protocol.<br>1: Default<br>Note: Any values written to read-only registers are ignored. |
| 3:0  | Reserved   | Reserved bits.<br>0000: Default                                                                                                                                                             |

## 7.7.9 VOUT\_MODE (20h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The PMBus spec dictates that the data word for the VOUT_MODE command is one byte that consists of a 3-bit Mode and 5-bit parameter, as shown below.<br>If a host sends a VOUT_MODE command for a write to TPS40425, the device rejects the VOUT_MODE command, declare a communication fault for invalid data and respond as described in PMBus specification II section 10.2.2. |
| Default     | 00010111 (binary)                                                                                                                                                                                                                                                                                                                                                               |

**TPS40425** 

SLUSBO6C – JANUARY 2014–REVISED OCTOBER 2018

| r             | r          | r                         | r                                                                                                                                         | r | r | r | r |  |  |  |
|---------------|------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|--|--|--|
| 7             | 6          | 5                         | 4                                                                                                                                         | 3 | 2 | 1 | 0 |  |  |  |
| Mode Exponent |            |                           |                                                                                                                                           |   |   |   |   |  |  |  |
| Bits          | Field Name | Descriptio                | Description                                                                                                                               |   |   |   |   |  |  |  |
| 7:5           | Mode       | (Format: bi<br>000: (Defa | nary)<br>ult) Linear Format                                                                                                               |   |   |   |   |  |  |  |
| 4:0           | Exponent   | 10111: (De                | (Format: two's complement binary)<br>10111: (Default) Exponent value = -9<br>Note: Any values written to read-only registers are ignored. |   |   |   |   |  |  |  |



#### 7.7.10 VIN\_ON (35h)

The VIN\_ON command sets the value of the input voltage at which the unit should start power conversion assuming all other conditions are met.

Values written within the supported VIN range are mapped to the nearest supported increment.

The supported VIN\_ON values are:

| 4.25 (default) | 4.5  | 4.75 | 5    | 5.25 | 5.5  | 5.75 |
|----------------|------|------|------|------|------|------|
| 6              | 6.25 | 6.5  | 6.75 | 7    | 7.25 | 7.5  |
| 7.75           | 8    | 8.25 | 8.5  | 8.75 | 9    | 9.25 |
| 9.5            | 10   | 10.5 | 11   | 11.5 | 12   | 12.5 |
| 13             | 14   | 15   | 16   |      |      |      |

| Format  |       | Linear                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |             |   |                      |   |                  |                  |                  |                  |                  |                  |                  |
|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|---|----------------------|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Descrip | otion | S                                                                                                                                                                                                                                                                                                                                                                                                                         | Attempts to write values outside of the acceptable range are treated as invalid data <u>– in effect, the</u> 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the STATUS_CML register are set, and <u>SMB_ALERT</u> asserted. Additionally, the value of VIN_ON remains unchanged. Maintaining values within "acceptable range" also indicates that writes to VIN_ON should not attempt to set its value less than that of VIN_OFF. |          |             |   |                      |   |                  |                  |                  |                  |                  |                  |                  |
| Default |       |                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |             |   | IN_ON of<br>anged us |   | STORE_L          | JSER co          | mmands.          |                  |                  |                  |                  |
| r       | r     | r r r                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                               | r        | r           | r | r                    | r | r/w <sup>E</sup> |
| 7       | 6     | 5                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3        | 2           | 1 | 0                    | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|         |       | Exponen                                                                                                                                                                                                                                                                                                                                                                                                                   | t                                                                                                                                                                                                                                                                                                                                                                                                                                             | Mantissa |             |   |                      |   |                  |                  |                  |                  |                  |                  |                  |
| Bi      | ts    | Field Na                                                                                                                                                                                                                                                                                                                                                                                                                  | ime                                                                                                                                                                                                                                                                                                                                                                                                                                           | D        | Description |   |                      |   |                  |                  |                  |                  |                  |                  |                  |
| 7:      | 3     | Exponent (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11110 (bin) -2 (dec) (equivalent LSB = 0.25 V)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored.                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |             |   |                      |   |                  |                  |                  |                  |                  |                  |                  |
|         |       | Mantissa       (Format: two's complement)         This is the Mantissa for the linear format.         Default: 000 0001 0001 (bin) 17 (dec) (equivalent VIN_ON voltage = 4.25 V)         Minimum: 000 0100 0001 (bin) 17 (dec) (equivalent VIN_ON voltage = 4.25 V)         Maximum: 000 0100 0000 (bin) 64 (dec) (equivalent VIN_ON voltage = 16 V)         Note: Any values written to read-only registers are ignored. |                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |             |   |                      |   |                  |                  |                  |                  |                  |                  |                  |

#### 7.7.11 VIN\_OFF (36h)

The VIN\_OFF command sets the value of the input voltage at which the unit should stop power conversion.

Values written within the supported VIN range are mapped to the nearest supported increment.

The supported VIN\_ON values are:

| 4 (default) | 4.25  | 4.5   | 4.75  | 5     | 5.25  | 5.5   |
|-------------|-------|-------|-------|-------|-------|-------|
| 5.75        | 6     | 6.25  | 6.5   | 6.75  | 7     | 7.25  |
| 7.5         | 7.75  | 8     | 8.25  | 8.5   | 8.75  | 9     |
| 9.25        | 9.75  | 10.25 | 10.75 | 11.25 | 11.75 | 12.25 |
| 12.75       | 13.75 | 14.75 | 15.75 |       |       |       |

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Attempts to write values outside of the acceptable range are treated as invalid data <u>– in effect, the</u> 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the STATUS_CML register are set, and SMB_ALERT asserted.<br>Additionally, the value of VIN_OFF remains unchanged. Maintaining values within "acceptable range" also indicates that writes to VIN_OFF should not attempt to set its value equal to or higher than that of VIN_ON. |
| Default     | The default setting results in a real VIN_OFF of 4 V<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                         |



| r                           | r                 | r                                                                                                                                                                                                                                   | r | r                                                                                                                                                                                                                                                                                                                                                                         | r | r | r | r | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |
|-----------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7                           | 6                 | 5                                                                                                                                                                                                                                   | 4 | 3                                                                                                                                                                                                                                                                                                                                                                         | 2 | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|                             | Exponent Mantissa |                                                                                                                                                                                                                                     |   |                                                                                                                                                                                                                                                                                                                                                                           |   |   |   |   |                  |                  |                  |                  |                  |                  |                  |
| Bits Field Name Description |                   |                                                                                                                                                                                                                                     |   |                                                                                                                                                                                                                                                                                                                                                                           |   |   |   |   |                  |                  |                  |                  |                  |                  |                  |
| 7:                          | 3                 | Exponent (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11110 (bin) -2 (dec)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored. |   |                                                                                                                                                                                                                                                                                                                                                                           |   |   |   |   |                  |                  |                  |                  |                  |                  |                  |
| 2:<br>7:                    | -                 | Mantissa                                                                                                                                                                                                                            | L | (Format: two's complement)<br>This is the linear format Mantissa.<br>Default: 000 0001 0000 (bin) 16 (dec) (equivalent VIN_OFF voltage = 4 V)<br>Minimum: 000 0001 0000 (bin) 16 (dec) (equivalent VIN_OFF voltage = 4 V)<br>Maximum: 000 0011 1111 (bin) 63 (dec) (equivalent VIN_OFF voltage = 15.75 V)<br>Note: Any values written to read-only registers are ignored. |   |   |   |   |                  |                  |                  |                  |                  |                  |                  |

# 7.7.12 IOUT\_CAL\_GAIN (38h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The IOUT_CAL_GAIN is the ratio of the voltage at the current sense element to the sensed current. The units are ohms. The effective current sense element is the DCR of the inductor. The default setting is 0.5 mΩ. The resolution is 15.26 μΩ. The range is 0.244 to 7.747 mΩ.</li> <li>When TPS40425 operates with TI power stage CSD95378B the IOUT_CAL_GAIN needs to be set to 0.5 mΩ for correct current readout.</li> <li>With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE 0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).</li> <li>An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.</li> <li>IOUT_CAL_GAIN is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE[7],[0] must be set to 00. In order to access of channels 1 and 2,</li> </ul> |
|             | PAGE[7],[0] command must be set to 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Default     | The default setting results in a real IOUT_CAL_GAIN of 0.5035 m $\Omega$ . The default power-up state can be changed using the STORE USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| PAGE0 | , PAGE1  |   |   |   |   |          |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|-------|----------|---|---|---|---|----------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| r     | r        | r | r | r | r | r        | r/w <sup>E</sup> |
| 7     | 6        | 5 | 4 | 3 | 2 | 1        | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|       | Exponent |   |   |   |   | Mantissa |                  |                  |                  |                  |                  |                  |                  |                  |                  |

| Bits       | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3        | Exponent   | (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 10000 (bin) $-16$ (dec) (15.26 $\mu\Omega$ )<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored.                                                                                                                             |
| 2:0<br>7:0 | Mantissa   | (Format: two's complement)<br>This is the linear format Mantissa.<br>Default: 000 0010 0001 (bin) 32 (dec) ( $32 \times 15.26 \ \mu\Omega = 0.5035 \ m\Omega$ )<br>Minimum 016 (dec) = $16 \times 15.26 \ \mu\Omega = 0.244 \ m\Omega$<br>Maximum 508 (dec) = $508 \times 15.26 \ \mu\Omega = 7.747 \ m\Omega$<br>Note: Any values written to read-only registers are ignored. |



# 7.7.13 IOUT\_CAL\_OFFSET (39h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The IOUT_CAL_OFFSET is used to compensate for offset errors in the READ_IOUT command, the IOUT_OC_FAULT_LIMIT command and the IOUT_OC_WARN_LIMIT command. The units are amps. The default setting is 0 A. The resolution is 62.5 mA. The range is 3.9375 A to -4 A. Values outside the valid range are not checked and become aliased into the valid range. For example, 1110 0100 0000 0001 has an expected value of -63.9375 A but results in 1110 0111 1111 0001 which is -3.9375 A. This change occurs because the read-only bits are fixed. The exponent is always -4 and the 5 msb bits of the mantissa are always equal to the sign bit. IOUT_CAL_OFFSET is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE[7],[0] must be set to 00. In order to access this register for channel 2 of TPS40425 controller, PAGE[7],[0] must be set to 01. For simultaneous access of channels 1 and 2, PAGE[7],[0] command must be set to 11. With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (i.e. the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value are used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT. |
| Default     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| PAGE0 | , PAGE1 | (1)     |   |   |                  |          |    |   |    |                  |                  |                  |                  |                  |                  |  |
|-------|---------|---------|---|---|------------------|----------|----|---|----|------------------|------------------|------------------|------------------|------------------|------------------|--|
| r     | r       | r       | r | r | r/w <sup>E</sup> | r        | r* | r | r* | r/w <sup>E</sup> |  |
| 7     | 6       | 5       | 4 | 3 | 2                | 1        | 0  | 7 | 6  | 5                | 4                | 3                | 2                | 1                | 0                |  |
|       |         | Exponen | t |   |                  | Mantissa |    |   |    |                  |                  |                  |                  |                  |                  |  |

#### (1) r\* bits change for sign extension but are not otherwise programmable

| Bits       | Field Name | Description                                                                                                                                                                                                                                      |
|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3        | Exponent   | (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11100 (bin) –4 (dec) (lsb = 62.5 mA)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored.       |
| 2:0<br>7:0 | Mantissa   | (Format: two's complement)<br>This is the linear format Mantissa.<br>Default: 0 (bin) 0 (dec)<br>Bits 1:0, and 7:6 changes for sign extension but are not otherwise programmable<br>Note: Any values written to read-only registers are ignored. |

## 7.7.14 IOUT\_OC\_FAULT\_LIMIT (46h)

| Format      | Literal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The IOUT_OC_FAULT_LIMIT command sets the value of the output current, in amperes, that causes the over-<br>current detector to indicate an over-current fault condition. The IOUT_OC_FAULT_LIMIT should always be set to<br>equal to or greater than the IOUT_OC_WARN_LIMIT. Writing a value to IOUT_OC_FAULT_LIMIT less than<br>IOUT_OC_WARN_LIMIT causes the <u>device to set</u> the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the<br>STATUS_CML registers and assert SMB_ALERT.<br>IOUT_OC_FAULT_LIMIT is a paged register. In order to access this register for channel 1 of the TPS40425 device,<br>PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to<br>1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11<br>With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can<br>be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case<br>where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase<br>mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in<br>IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).<br>An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC<br>fault and triggering of SMB_ALERT. |
| Default     | 1111 1000 0011 1100 (binary)<br>The default setting results in a real IOUT_OC_FAULT_LIMIT of 30 A.<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

TEXAS INSTRUMENTS

www.ti.com

| PAGE0,                                                                                                                                                                                                                                                                                                                                                                 | PAGE1 |          |   |                |                                       |                         |                                      |            |                  |                  |                  |                  |                  |                  |                  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|---|----------------|---------------------------------------|-------------------------|--------------------------------------|------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
| r                                                                                                                                                                                                                                                                                                                                                                      | r     | r        | r | r              | r                                     | r                       | r                                    | r          | r∕w <sup>E</sup> | r∕w <sup>E</sup> | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |  |
| 7 6 5 4 3 2 1 0 7 6 5 4                                                                                                                                                                                                                                                                                                                                                |       |          |   |                |                                       |                         |                                      |            |                  | 4                | 3                | 2                | 1                | 0                |                  |  |
|                                                                                                                                                                                                                                                                                                                                                                        |       | Exponent | t |                | Mantissa                              |                         |                                      |            |                  |                  |                  |                  |                  |                  |                  |  |
| Bits Field Name Description                                                                                                                                                                                                                                                                                                                                            |       |          |   |                |                                       |                         |                                      |            |                  |                  |                  |                  |                  |                  |                  |  |
| 7:                                                                                                                                                                                                                                                                                                                                                                     | 3     | Exponen  | t | Ťh<br>De<br>Th | iis is the<br>efault: 11<br>iese defa | 111 (bin)<br>ult settin | t for the I<br>-1 (dec)<br>gs are no | ot program | nmable.          | are igno         | red.             |                  |                  |                  |                  |  |
| 2:0       Mantissa       (Format: two's complement)         7:0       Default: 000 0011 1100 (bin) 60 (dec) (equivalent analog OC = 30 A)         Minimum: 000 0000 0110 (bin) 6 (dec) (equivalent analog OC = 3 A)         Maximum: 000 0110 0100 (bin) 100 (dec) (equivalent analog OC = 50 A).         Note: Any values written to read-only registers are ignored. |       |          |   |                |                                       |                         |                                      |            |                  |                  |                  |                  |                  |                  |                  |  |

# 7.7.15 IOUT\_OC\_FAULT\_RESPONSE (47h)

| ormat      | Unsigned                                                                                                                                                                                                                                                                                               | binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                     |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|--|--|
| escription | <ul> <li>Sets the</li> <li>Sets the</li> <li>Sets the</li> <li>Sets the</li> <li>Asserts</li> <li>Bits [2:0]</li> <li>or V<sub>out</sub> ur</li> <li>IOUT_OC</li> <li>device, P</li> <li>be set to</li> <li>With regative where PA</li> <li>mode, the</li> <li>IC 1 (in e</li> <li>An attem</li> </ul> | <ul> <li>IOUT_OC_FAULT_LIMIT or a VOUT under-voltage (UV) fault. When an OC fault is triggered, the device also:</li> <li>Sets the OCF bit in the STATUS_BYTE</li> <li>Sets the OCF and OCW bits in the STATUS_IOUT register</li> <li>Sets the OCF and OCW bits in the STATUS_IOUT register</li> <li>Asserts SMB_ALERT, and notifies the host as described in section 10.2.2 of the PMBus Specification.<br/>Bits [2:0] are hard-wired to 0x7 (3'b111) to indicate the 7 × Soft-start time delay units in response to an over curren or V<sub>out</sub> undervoltage fault.</li> <li>IOUT_OC_FAULT_RESPONSE is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.</li> <li>With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).</li> <li>An attempt to write a PAGE 1 (channel 2) SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.</li> </ul> |                                                                                                                                                                                                                                                     |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
| efault     | 0011111                                                                                                                                                                                                                                                                                                | 00111111 (binary)<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                     |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
| AGE0, PAG  | iE1                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                     |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
| r          | r                                                                                                                                                                                                                                                                                                      | r/w <sup>E</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | r/w <sup>E</sup>                                                                                                                                                                                                                                    | r/w <sup>E</sup>                                                                                                                                                    | r | r                                                                             | r                                                       |  |  |  |  |  |  |  |
| 7          | 6                                                                                                                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4                                                                                                                                                                                                                                                   | 3<br>RS[0]                                                                                                                                                          | 2 | 1                                                                             | 0                                                       |  |  |  |  |  |  |  |
| 0          | 0                                                                                                                                                                                                                                                                                                      | RS[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RS[1]                                                                                                                                                                                                                                               |                                                                                                                                                                     | 1 | 1                                                                             | 1                                                       |  |  |  |  |  |  |  |
| Bits       | Field Name                                                                                                                                                                                                                                                                                             | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | n                                                                                                                                                                                                                                                   |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
|            |                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                     |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
| 7:6        | 0                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (X indicates write                                                                                                                                                                                                                                  |                                                                                                                                                                     |   |                                                                               |                                                         |  |  |  |  |  |  |  |
| 7:6        | 0<br>RS[2:0]                                                                                                                                                                                                                                                                                           | Note: Any v<br>(Format: bi<br>Output ove<br>000: A zero<br>output rema<br>111: (Defau<br>startup (Wa<br>is removed<br>Any value o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (X indicates write<br>values written to re<br>nary)<br>r current retry sett<br>o value for the Ret<br>ains disabled until<br>ult) A one value fo<br>ait $\rightarrow$ SoftStart) co<br>or another fault c<br>other than 000 or<br>BYTE register and | ead-only registers<br>ing<br>ry Setting indicates<br>the fault is cleared<br>r the Retry Setting<br>ntinuously, without<br>ondition causes th<br>111 is not accepte |   | 7 of the PMBus s<br>unit goes through<br>s commanded off<br>ot causes the 'cm | pec.)<br>n a normal<br>f or bias powe<br>Il' bit in the |  |  |  |  |  |  |  |



#### TPS40425 SLUSBO6C – JANUARY 2014– REVISED OCTOBER 2018

# 7.7.16 IOUT\_OC\_WARN\_LIMIT (4Ah)

| Format      | Literal (5-bit two's complement exponent, 11-bit two's complement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The IOUT_OC_WARN_LIMIT command sets the value of the output current, in amperes, that causes the over-<br/>current detector to indicate an over-current warning condition by setting the OCW in bit-5 of the STATUS_IOUT<br/>register.</li> <li>Sets the OTHER bit in the STATUS_BYTE</li> <li>Sets the OCFW bit in the STATUS_WORD</li> <li>Sets the OCW bit in the STATUS_IOUT</li> <li>Notifies the host (Asserts SMB_ALERT)</li> <li>IOUT_OC_WARN_LIMIT is a paged register. In order to access this register for channel 1 of the TPS40425 device,<br/>PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to<br/>1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.</li> <li>With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a<br/>master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the<br/>PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0<br/>slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is<br/>on the user and can not be enforced by the hardware).</li> <li>An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC<br/>fault and triggering of SMB_ALERT.</li> <li>The IOUT_OC_WARN_LIMIT should always be set to less than or equal to the IOUT_OC_FAULT_LIMIT. Writing a<br/>value to IOUT_OC_WARN_LIMIT greater than IOUT_OC_FAULT_LIMIT causes the device to set the 'cml' bit in the<br/>STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers and assert <u>SMB_ALERT</u>.</li> </ul> |
| Default     | 1111 1000 0011 0110 (binary)<br>The default setting results in a real IOUT_OC_WARN_LIMIT of 27 A.<br>The default power-up state can be changed using the STORE USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| PAGE0,                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PAGE1 |          |    |    |           |   |   |   |                  |                  |                  |                  |                  |                  |                  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|----|----|-----------|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
| r                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | r     | r        | r  | r  | r         | r | r | r | r/w <sup>E</sup> |  |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6     | 5        | 4  | 3  | 2         | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Exponent | t  |    | Mantissa  |   |   |   |                  |                  |                  |                  |                  |                  |                  |  |
| Bi                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ts    | Field Na | me | De | escriptio | n |   |   |                  |                  |                  |                  |                  |                  |                  |  |
| 7:3 Exponent (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11111 (bin) –1 (dec) (0.5 A)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                    |       |          |    |    |           |   |   |   |                  |                  |                  |                  |                  |                  |                  |  |
| 2:0       Mantissa       (Format: two's complement)         7:0       This is the Mantissa for the linear format.         Output over current retry setting       Default: 000 0011 0110 (bin) 54 (dec) (analog OC Warning = 27 A)         Minimum: 000 0010 0110 0100 (bin) 4 (dec) (equivalent analog OC = 2 A)         Maximum: 000 0110 0010 (bin) 98 (dec) (equivalent analog OC = 49 A)         Note: Any values written to read-only registers are ignored. |       |          |    |    |           |   |   |   |                  |                  |                  |                  |                  |                  |                  |  |

# 7.7.17 OT\_FAULT\_LIMIT (4Fh)

| Format      | Literal (5-bit two's complement exponent, 11-bit two's complement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The OT_FAULT_LIMIT command sets the value of the temperature limit, in degrees Celsius, that causes an overtemperature fault condition when the sensed temperature from the external sensor exceeds this limit. Upon triggering the over-temperature fault, the following actions are taken:</li> <li>Set the OTFW bit in the STATUS_BYTE and STATUS_WORD</li> <li>Set the OTF and OTW bits in the STATUS_TEMPERATURE</li> <li>Notify the host (Asserts SMB_ALERT)</li> <li>Generate internal signal/s CHx_TSD that eventually shut down the gate drivers.</li> <li>OT_FAULT_LIMIT is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.</li> <li>With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).</li> <li>An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.</li> <li>The OT_FAULT_LIMIT must always be greater than the OT_WARN_LIMIT. Writing a value to OT_FAULT_LIMIT less than or equal to OT_WARN_LIMIT causes the device to set the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers and assert SMB_ALERT.</li> </ul> |
| Default     | 0000 0000 0111 1101 (binary)<br>The default setting results in a real OT_FAULT_LIMIT of 125°C.<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| PAGE0                                                                                                                                                                                                                                                                                                            | , PAGE1 |          |   |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|---|----------------|-------------------------|-------------------------------------|-------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
| r                                                                                                                                                                                                                                                                                                                | r       | r        | r | r              | r                       | r                                   | r                                   | r∕w <sup>E</sup> | r/w <sup>E</sup> |  |
| 7                                                                                                                                                                                                                                                                                                                | 6       | 5        | 4 | 3              | 2                       | 1                                   | 0                                   | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |  |
|                                                                                                                                                                                                                                                                                                                  |         | Exponent | l |                | Mantissa                |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |  |
| Bits Field Name Description                                                                                                                                                                                                                                                                                      |         |          |   |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |  |
| 7:                                                                                                                                                                                                                                                                                                               | :3      | Exponen  | t | Ťŀ<br>De<br>Tŀ | efault: 00<br>lese defa | exponen<br>000 (bin)<br>.ult settin | t for the I<br>0 (dec)<br>gs are no | ot prograi       | its mantis       |                  | -                | °C)              |                  |                  |                  |  |
| 2:0 Mantissa (Format: two's complement)<br>7:0 This is the Mantissa for the linear format.<br>Default: 000 0111 1101 (bin) 125 (dec) (125°C)<br>Minimum: 000 0111 1000 (bin) 120 (dec) (120°C)<br>Maximum: 000 1010 0101 (bin) 165 (dec) (165°C)<br>Note: Any values written to read-only registers are ignored. |         |          |   |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |  |

## Table 9. OT\_FAULT THRESHOLD Settings

| TEMPERATURE<br>(°C) <sup>(1)</sup> | OT_FAULT_THRESHOLD<br>(°C BIN) | TEMPERATURE<br>(°C) | OT_FAULT RESET<br>THRESHOLD<br>(°C BIN) |
|------------------------------------|--------------------------------|---------------------|-----------------------------------------|
| 120                                | 01111000                       | 100                 | 01100100                                |
| 125                                | 01111101                       | 105                 | 01101001                                |
| 130                                | 10000010                       | 110                 | 01101110                                |
| 135                                | 10000111                       | 115                 | 01110011                                |
| 140                                | 10001100                       | 120                 | 01111000                                |
| 145                                | 10010001                       | 125                 | 01111101                                |
| 150                                | 10010110                       | 130                 | 10000010                                |
| 155                                | 10011011                       | 135                 | 10000111                                |
| 160                                | 10100000                       | 140                 | 10001100                                |
| 165                                | 10100101                       | 145                 | 10010001                                |

(1) Lists only multiples of  $5^{\circ}$ C; but, the actual LSB is  $1^{\circ}$ C.



# 7.7.18 OT\_WARN\_LIMIT (51h)

| Format      | Literal (5-bit two's complement exponent, 11-bit two's complement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The OT_WARN_LIMIT command sets the value of the temperature, in degrees Celcius, which causes an over-<br>temperature warning condition.<br>• Sets the OTFW bit in the STATUS_BYTE and STATUS_WORD<br>• Sets the OTW bit in the STATUS_TEMPERATURE<br>• Notifies the host (Asserts SMB_ALERT)<br>OT_WARN_LIMIT is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE<br>must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For<br>simultaneous access of channels 1 and 2, PAGE command must be set to 11.<br>With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a<br>master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the<br>PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0<br>slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is<br>on the user and can not be enforced by the hardware).<br>An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC<br>fault and triggering of SMB_ALERT.<br>The OT_WARN_LIMIT should always be set to less than the OT_FAULT_LIMIT. Writing a value to<br>OT_WARN_LIMIT greater than OT_FAULT_LIMIT causes the device to set the 'cml' bit in the STATUS_BYTE and<br>the 'ivd' bit in the STATUS_CML registers and assert <u>SMB_ALERT</u> . |
| Default     | 0000 0000 0110 0100 (binary)<br>The default setting results in a real OT_WARN_LIMIT of 100°C.<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| PAGE0                                                                                                                                                                                                                                                                                                                                                   | , PAGE1 |         |    |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----|----------------|-------------------------|-------------------------------------|-------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| r                                                                                                                                                                                                                                                                                                                                                       | r       | r       | r  | r              | r                       | r                                   | r                                   | r/w <sup>E</sup> |
| 7         6         5         4         3         2         1         0         7         6         5         4         3                                                                                                                                                                                                                               |         |         |    |                |                         |                                     |                                     |                  |                  | 3                | 2                | 1                | 0                |                  |                  |
| Exponent Mantissa                                                                                                                                                                                                                                                                                                                                       |         |         |    |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |
| Bits Field Name Description                                                                                                                                                                                                                                                                                                                             |         |         |    |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |
| 7:                                                                                                                                                                                                                                                                                                                                                      | 3       | Exponer | nt | Ťł<br>De<br>Tł | efault: 00<br>nese defa | exponent<br>000 (bin)<br>ult settin | t for the I<br>0 (dec)<br>gs are no | ot prograr       | nmable.          | are igno         | red.             |                  |                  |                  |                  |
| 2:0       Mantissa       (Format: two's complement)         7:0       This is the Mantissa for the linear format.         Default: 000 0110 0100 (bin) 100 (dec) (100°C)       Minimum: 000 0110 0100 (bin) 100 (dec) (100°C)         Maximum: 000 1000 1100 (bin) 140 (dec) (140°C)       Note: Any values written to read-only registers are ignored. |         |         |    |                |                         |                                     |                                     |                  |                  |                  |                  |                  |                  |                  |                  |

## Table 10. OT\_WARN\_LIMIT Settings

| TEMPERATURE<br>(°C) <sup>(1)</sup> | OT_WARN_LIMIT<br>THRESHOLD<br>(°C BIN) | TEMPERATURE<br>(°C) | OT_WARN RESET<br>THRESHOLD<br>(°C BIN) |  |
|------------------------------------|----------------------------------------|---------------------|----------------------------------------|--|
| 100                                | 01100100                               | 80                  | 1010000                                |  |
| 105                                | 01101001                               | 85                  | 1010101                                |  |
| 110                                | 01101110                               | 90                  | 1011010                                |  |
| 115                                | 01110011                               | 95                  | 1011111                                |  |
| 120                                | 01111000                               | 100                 | 1100100                                |  |
| 125                                | 01111101                               | 105                 | 1101001                                |  |
| 130                                | 10000010                               | 110                 | 1101110                                |  |
| 135                                | 10000111                               | 115                 | 1110011                                |  |
| 140                                | 10001100                               | 120                 | 1111000                                |  |

(1) Lists only multiples of  $5^{\circ}$ C; but, the actual LSB is  $1^{\circ}$ C.

TEXAS INSTRUMENTS

www.ti.com

# 7.7.19 TON\_RISE (61h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The TON_RISE command sets the time in ms, from when the reference VREF starts to rise until it reaches the end value. It also determines the rate of transition of the reference VREF (either due to VREF_TRIM or STEP_VREF_MARGIN_HIGH/ STEP_VREF_MARGIN_LOW commands), when this transition is executed during the soft-start state. Values written within the supported range of TON_RISE are mapped to the nearest supported increment.</li> <li>TON_RISE is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.</li> <li>With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).</li> <li>An attempt to write a PAGE 1 (channel 2) SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.</li> </ul> |
| Default     | The default setting results in TON_RISE of 2.7ms<br>The default power-up state can be changed using the STORE USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| r          | r | r        | r  | r                    | r                                                                                                                                                                                                                                    | r                                             | r                                                   | r/w <sup>E</sup>                   | r/w <sup>E</sup>                   | r/w <sup>E</sup>                                 | r/w <sup>E</sup>         | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |
|------------|---|----------|----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|------------------------------------|------------------------------------|--------------------------------------------------|--------------------------|------------------|------------------|------------------|------------------|
| 7          | 6 | 5        | 4  | 3                    | 2                                                                                                                                                                                                                                    | 1                                             | 0                                                   | 7                                  | 6                                  | 5                                                | 4                        | 3                | 2                | 1                | 0                |
|            |   | Exponent | 1  |                      |                                                                                                                                                                                                                                      |                                               |                                                     |                                    |                                    | Mantissa                                         | l                        |                  |                  |                  |                  |
| Bit        | s | Field Na | me | De                   | Description                                                                                                                                                                                                                          |                                               |                                                     |                                    |                                    |                                                  |                          |                  |                  |                  |                  |
| 7:         | 3 | Exponen  | t  | Ťh<br>De<br>Th       | (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11100 (bin) -4 (dec) (62.5 μs)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored. |                                               |                                                     |                                    |                                    |                                                  |                          |                  |                  |                  |                  |
| 2:(<br>7:( |   | Mantissa | L  | Ťh<br>De<br>Mi<br>Ma | efault: 00<br>inimum: /<br>aximum:                                                                                                                                                                                                   | Mantissa<br>0 0010 1<br>Any value<br>Any valu | a for the li<br>011 (bin)<br>e equal o<br>e greater | 43 (dec)<br>r less tha<br>than 120 | (equival<br>n 12 dec<br>) dec is e | ent to 2.6<br>is equiva<br>equivalen<br>are igno | alent to th<br>t to 9 ms |                  | )0 μs            |                  |                  |

Allowable values for TON\_RISE are shown in Table 11.

# Table 11. Allowable TON\_RISE Values

| TON_RISE TIME<br>(ms) | MANTISSA<br>(BINARY) |
|-----------------------|----------------------|
| 0.6                   | 000 0000 1010        |
| 0.9                   | 000 0000 1110        |
| 1.2                   | 000 0001 0011        |
| 1.8                   | 000 0001 1101        |
| 2.7                   | 000 0010 1011        |
| 4.2                   | 000 0100 0011        |
| 6                     | 000 0110 0000        |
| 9                     | 000 1001 0000        |

## 7.7.20 STATUS\_BYTE (78h)

| Format        | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description   | The STATUS_BYTE command returns one byte of information with a summary of the most critical faults.<br>STATUS_BYTE is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE<br>must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For<br>simultaneous access of channels 1 and 2, PAGE command must be set to 11.<br>If configured as a master, each channel indicates faults on its own channel. However, if configured as a slave, the<br>output voltage faults – OVF, UVF, PGOOD are only be set for that slave's master (which may be in the other IC for<br>3-ph and 4-ph systems) while these faults for the slave are set to 0. Flags related to IOUT and TEMPERATURE<br>(OCF, OCW, OTF, OTW) are set on PAGE 0 for channel 1 and PAGE 1 for channel 2, in all modes.<br>The STATUS_BYTE also reports communication faults in the Other Faults bit. |
| <b>B</b> ( ), |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Default

0x000000 (binary)

| GE0, PAG | 6          | 5                                                                             | 4                                                                                   | 3                                                                               | 2                                                                    | 1                    | 0            |
|----------|------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------|--------------|
| 0        | OFF        | OVF                                                                           | 4<br>OCF                                                                            | VIN UV                                                                          | 2<br>OTFW                                                            | cml                  | 0            |
| Bits     | Field Name | Descriptio                                                                    |                                                                                     |                                                                                 |                                                                      | 0                    |              |
| 7        | 0          | Default: 0                                                                    | 14                                                                                  |                                                                                 |                                                                      |                      |              |
| 6        | OFF        | (Format: bi<br>Output is C<br>This bit is a                                   | PFF<br>Isserted if the uni<br>mply not being er<br>n                                | t is not providing p<br>nabled.                                                 | ower to the output                                                   | , regardless of the  | e reason,    |
| 5        | OVF        | (Format: bi<br>Output Ove<br>Triggers SI<br>0: (Default)                      | er-Voltage Fault<br>MB_ALERT. For a                                                 | a slave configuration<br>oltage fault has no                                    | on, this bit is set to<br>ot occurred.                               | 0.                   |              |
| 4        | OCF        | (=IOUT_OC<br>(Format: bi<br>Output Ove<br>0: (Default)                        | C in PMBus Spec<br>nary)<br>er-Current Fault                                        | ification)<br>urrent fault has no                                               | t occurred.                                                          |                      |              |
| 3        | VIN_UV     | (Format: bi<br>Input voltag<br>This bit is c<br>This bit is r<br>0: (Default) | nary)<br>ge (VIN) under-vo<br>lefined only on P/<br>nasked before so                | Itage fault.<br>AGE0. For PAGE1<br>ft-start is finished.<br>oltage fault has no |                                                                      |                      |              |
| 2        | OTFW       | (= TEMPEF<br>(Format: bi<br>Over-Temp<br>OTF or OT<br>0: (Default)            | RATURE in PMBu<br>nary)<br>erature Fault/war<br>W input has been<br>An over-tempera | us Specification)<br>ning<br>asserted by the e                                  | external sensor for<br>ng has not occurre<br>ccurred.                | that channel.<br>cd. |              |
| 1        | cml        | (Format: bi<br>Communica<br>This bit is u<br>0: (Default)                     | ations, memory of<br>ised to flag comm<br>A communication                           | r logic fault has oc<br>nunications, memo                                       | ry or logic faults.<br>c fault has not occ                           | surred               |              |
| 0        | oth        | (Format: bi<br>Other Fault<br>This bit is u<br>are exampl<br>0: (Default)     | nary)<br>ised to flag faults<br>es of other faults<br>A fault or warnin             | not covered by the                                                              | he other bit faults.<br>e bits [7:1] in this r<br>[7:1] has not occu | egister.             | or OCW fault |

49

**NSTRUMENTS** 

Texas

#### 7.7.21 STATUS\_WORD (79h)

| Format           | t               | Un                                                       | Jnsigned binary                                                                                              |                                                                                                                                                         |                                                                                 |                                                                                                  |                                                                                                  |                                                                                                     |                                                                                                     |                                                                                            |                                                 |                                                                         |                                                                    |                                   |
|------------------|-----------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------|
| Descrij          | ption           | cor<br>ST<br>PA<br>The<br>If c<br>out<br>for<br>TE<br>mo | nditions.<br>ATUS_W<br>st be set<br>GE com<br>e STATU<br>onfigured<br>put volta<br>3-phase<br>MPERAT<br>des. | IS_WORD co<br>/ORD is a pa<br>to 0. In orde<br>mand is set to<br>IS_WORD al<br>d as a maste<br>ge faults (OV<br>and 4-phase<br>rURE (OCF,<br>IS_WORD al | iged reg<br>o 11, the<br>so repor<br>r, each o<br>/F, UVF<br>e system<br>OCW, O | ister. In o<br>ess this r<br>en PAGE<br>ts a pow<br>channel i<br>, PGOOI<br>s) while<br>DTF, OTV | order to<br>register f<br>e of the<br>rer good<br>ndicates<br>D) are be<br>these fa<br>W) are so | access the<br>for channer<br>status r<br>fault.<br>faults o<br>set only<br>ults for the<br>et on PA | his registe<br>nel 2 of TF<br>egister is<br>n its own o<br>y for that s<br>ne slave a<br>GE 0 for o | er for chan<br>PS40425 c<br>read.<br>channel. H<br>slave's ma<br>ure set to (<br>channel 1 | However,<br>Ister (which<br>Flags re<br>and PAG | ne TPS4042<br>PAGE mus<br>if configured<br>th may be in<br>elated to IO | 25 device, F<br>t be set to<br>d as a slave<br>the other<br>JT and | PAGE<br>1. If<br>e, the<br>device |
| Default          | t               | 000                                                      | 000000                                                                                                       | x000000 (bin                                                                                                                                            | ary)                                                                            |                                                                                                  |                                                                                                  |                                                                                                     |                                                                                                     |                                                                                            |                                                 |                                                                         |                                                                    |                                   |
| PAGE0<br>read or | ), PAGE1<br>hly |                                                          |                                                                                                              |                                                                                                                                                         |                                                                                 |                                                                                                  |                                                                                                  |                                                                                                     |                                                                                                     |                                                                                            |                                                 |                                                                         |                                                                    |                                   |
| 7                | 6               | 5                                                        | 4                                                                                                            | 3                                                                                                                                                       | 2                                                                               | 1                                                                                                | 0                                                                                                | 7                                                                                                   | 6                                                                                                   | 5                                                                                          | 4                                               | 3                                                                       | 2                                                                  | 1                                 |
| VF               | OCFW            | 0                                                        | MFR                                                                                                          | PGOOD_<br>Z                                                                                                                                             | 0                                                                               | 0                                                                                                | 0                                                                                                | 0                                                                                                   | OFF                                                                                                 | OVF                                                                                        | OCF                                             | VIN_UV                                                                  | OTFW                                                               | cml                               |

|         |           |    | Z                                                      | I                                                                                                                                                                                                                                                                                                                       |                                                                   |                                                 |                                                 | 1                                             |                        |             |                             |  |  |  |  |
|---------|-----------|----|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------|-------------|-----------------------------|--|--|--|--|
| gh Byte |           |    |                                                        | (Low Byte) = STATUS_BYTE                                                                                                                                                                                                                                                                                                |                                                                   |                                                 |                                                 |                                               |                        |             |                             |  |  |  |  |
| Bits    | Field Nam | ie | Description                                            |                                                                                                                                                                                                                                                                                                                         |                                                                   |                                                 |                                                 |                                               |                        |             |                             |  |  |  |  |
| 7       | VF        |    | (Form<br>Voltag<br>For sla<br>0: (De                   | <ul> <li>(= VOUT in the PMBus Specification)</li> <li>(Format: binary)</li> <li>Voltage Fault = (OVF + UVF)</li> <li>For slave configurations, this bit is set to 0.</li> <li>0: (Default) An output voltage fault or warning has not occurred.</li> <li>1: An output voltage fault or warning has occurred.</li> </ul> |                                                                   |                                                 |                                                 |                                               |                        |             |                             |  |  |  |  |
| 6       | OCFW      |    | (Form<br>Outpu<br>0: (De                               | at: binar<br>t Curren<br>fault) An                                                                                                                                                                                                                                                                                      | Fault Ol<br>output o                                              | R Warni<br>ver-curr                             | ng = (O0<br>ent fault                           | tion)<br>CF + OCW<br>or warning<br>ng has occ | g has not              | occurred    |                             |  |  |  |  |
| 5       | 0         |    | Defau                                                  | lt: 0                                                                                                                                                                                                                                                                                                                   |                                                                   |                                                 |                                                 |                                               |                        |             |                             |  |  |  |  |
| 4       | MFR       |    | (Form<br>Interna<br>Therm<br>0: (De                    | at: binar<br>al therma<br>nal shutd<br>fault) An                                                                                                                                                                                                                                                                        | PMBus S<br>/)<br>al fault (fr<br>own fault<br>internal<br>FSD has | om band<br>for the<br>TSD has                   | dgap)<br>IC<br>s not oce                        | curred.                                       |                        |             |                             |  |  |  |  |
| 3       | PGOOD_Z   | 7  | (Form<br>Power<br>The P<br>If the o<br>maste<br>0: (De | at: binary<br>r Good F<br>ower Go<br>channel i<br>r).<br>fault) A I                                                                                                                                                                                                                                                     | /)<br>ault (in e<br>od fault i<br>s configu<br>Power Go           | ffect, Po<br>s used t<br>ured as a<br>bod fault | ower Goo<br>o flag wl<br>a slave,<br>t is not p | this bit are                                  | nverter o<br>set to "0 | utput volta | age is out o<br>D_Z is only |  |  |  |  |
| 2:0     | 0         |    | Defau                                                  | lt· 0                                                                                                                                                                                                                                                                                                                   |                                                                   | 0                                               |                                                 |                                               |                        |             |                             |  |  |  |  |

# The STATUS\_WORD low byte is the STATUS\_BYTE.

# 7.7.22 STATUS\_VOUT (7Ah)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The STATUS_VOUT command returns one byte of information relating to the status of the converter's output voltage related faults. The PMBus core is notified of these fault conditions via the 2 input pins labeled OVF and UVF. The PMBus core then communicates these faults to the host through its serial communication channel. STATUS_VOUT is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| AGE0, PAG |            |                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |   |   |   |  |  |  |  |
|-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|--|--|--|--|
| ead only  |            |                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 |   |   |   |  |  |  |  |
| 7         | 6          | 5                                                                                                                                           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3 | 2 | 1 | 0 |  |  |  |  |
| OVF       | 0          | 0                                                                                                                                           | UVF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0 | 0 | 0 | 0 |  |  |  |  |
| Bits      | Field Name | Descriptio                                                                                                                                  | n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |   |   |   |  |  |  |  |
| 7         | OVF        | (Format: bi<br>Output Ove<br>Set based<br>slave this b<br>0: (Default)                                                                      | <ul> <li>(= VOUT OV Fault in the PMBus Specification)</li> <li>(Format: binary)</li> <li>Output Over-Voltage Fault</li> <li>Set based upon the value stored in MFR_SPECIFIC_07 (D7h). If the channel is configured as a slave this bit are set to 0 (this bit is only reflected in the master).</li> <li>0: (Default) An output over-voltage fault has not occurred.</li> <li>1: An output over-voltage fault has occurred.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |   |   |   |  |  |  |  |
| 6:5       | 0          | Default: 0                                                                                                                                  | Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |   |   |   |  |  |  |  |
| 4         | UVF        | (Format: bi<br>Output Und<br>Set based<br>slave this t<br>under-volta<br>However, o<br>before the<br>RESPONS<br>current fau<br>0: (Default) | <ul> <li>(= VOUT UV Fault in the PMBus Specification)</li> <li>(Format: binary)</li> <li>Output Under-Voltage Fault</li> <li>Set based upon the value stored in MFR_SPECIFIC_07 (D7h). If the channel is configured as a slave this bit are set to 0 (this bit is only reflected in the master). The UV fault indicates only an under-voltage condition at the FB pin and may not necessarily reflect an over-current situation.</li> <li>However, during an output crowbar short condition, the FB may sag below the UV threshold level before the current reaches the OC threshold, resulting in a UV fault. If the IOUT_OC_FAULT_RESPONSE register is selected to the retry setting, and the output short is persistent, an over-current fault are triggered for subsequent startup retry attempts.</li> <li>0: (Default) An output under-voltage fault has occurred.</li> <li>1: An output under-voltage fault has occurred.</li> </ul> |   |   |   |   |  |  |  |  |
| 3:0       | 0          | Default: 0                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |   |   |   |  |  |  |  |

# 7.7.23 STATUS\_IOUT (7Bh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The STATUS_IOUT command returns one byte of information relating to the status of the converter's output current related faults. The PMBus core is notified of these fault conditions via the inputs OCF and OCW. STATUS_IOUT is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| PAGE0, PAG | E1                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                 |   |   |   |   |   |  |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--|--|
| read only  |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                 |   |   |   |   |   |  |  |
| 7          | 6                                                                                                                                                                                                                                                                           | 5                                                                                                                                                                                                                                                                               | 4 | 3 | 2 | 1 | 0 |  |  |
| OCF        | 0                                                                                                                                                                                                                                                                           | OCW                                                                                                                                                                                                                                                                             | 0 | 0 | 0 | 0 | 0 |  |  |
| Bits       | Field Name                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                     | ı |   |   |   |   |  |  |
| 7          | OCF (= IOUT OC Fault in the PMBus Specification)<br>(Format: binary)<br>Output Over-Current Fault<br>Set based upon the value stored in IOUT_OC_FAULT_LIMIT<br>0: (Default) An output over-current fault has not occurred.<br>1: An output over-current fault has occurred. |                                                                                                                                                                                                                                                                                 |   |   |   |   |   |  |  |
| 6          | 0                                                                                                                                                                                                                                                                           | Default: 0                                                                                                                                                                                                                                                                      |   |   |   |   |   |  |  |
| 5          | OCW                                                                                                                                                                                                                                                                         | (= IOUT OC Warning in the PMBus Specification)<br>(Format: binary)<br>Output Over-Current Warning<br>Set based upon the value stored in IOUT_OC_WARN_LIMIT.<br>0: (Default) An output over-current warning has not occurred.<br>1: An output over-current warning has occurred. |   |   |   |   |   |  |  |
| 4:0        | 0                                                                                                                                                                                                                                                                           | Default: 0                                                                                                                                                                                                                                                                      |   |   |   |   |   |  |  |

# 7.7.24 STATUS\_TEMPERATURE (7Dh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The STATUS_TEMPERATURE command returns one byte of information relating to the status of the converter's<br>die temperature related faults.<br>STATUS_TEMPERATURE is a paged register. In order to access this register for channel 1 of the TPS40425<br>device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must<br>be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| PAGE0, PAGE1 |     |   |   |   |   |   |   |
|--------------|-----|---|---|---|---|---|---|
| read only    |     |   |   |   |   |   |   |
| 7            | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
| OTF          | OTW | 0 | 0 | 0 | 0 | 0 | 0 |

| Bits | Field Name | Description                                                                                                                                                                                 |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | OTF        | (= OT Fault in the PMBus Specification)<br>(Format: binary)<br>Over-Temperature Fault<br>0: (Default) A temperature fault has not occurred.<br>1: A temperature fault has occurred.         |
| 6    | ОТЖ        | (= OT Warning in the PMBus Specification)<br>(Format: binary)<br>Over-Temperature Warning<br>0: (Default) A temperature warning has not occurred.<br>1: A temperature warning has occurred. |
| 5:0  | 0          | Default: 0                                                                                                                                                                                  |



## 7.7.25 STATUS\_CML (7Eh)

| Format<br>Description<br>Default | Unsigned b<br>The STATI<br>00000000 | JS_ CML comma                                                          | and returns one byte                                                                                                                              | containing PMBu                                                     | us serial communio  | cation faults.    |                          |
|----------------------------------|-------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------|-------------------|--------------------------|
|                                  |                                     |                                                                        | read o                                                                                                                                            | only                                                                |                     |                   |                          |
| 7                                | 6                                   | 5                                                                      | 4                                                                                                                                                 | 3                                                                   | 2                   | 1                 | 0                        |
| ivc                              | ivd                                 | pec                                                                    | mem                                                                                                                                               | 0                                                                   | 0                   | oth               | 0                        |
| Bits                             | Field Name                          | Descriptio                                                             | on                                                                                                                                                |                                                                     |                     |                   |                          |
| 7                                | ivc                                 | (Format: b<br>Invalid or r<br>0: (Defauli<br>1: Invalid o<br>An attemp | Unsupported Comm<br>inary)<br>unsupported Comma<br>) Invalid or unsuppo<br>or unsupported Com<br>t to write an invalid I<br>porting of an IVC fau | and Received<br>rted Command no<br>mand Received.<br>PAGE 1 SLAVE c | ot Received.        | results in a NACI | K'd command              |
| 6                                | ivd                                 | (Format: b<br>Invalid or i<br>0: (Default                              | Unsupported Data i<br>inary)<br>unsupported data Re<br>) Invalid or unsuppo<br>or unsupported data                                                | eceived<br>rted data not Rec                                        |                     |                   |                          |
| 5                                | pec                                 | (Format: b<br>Packet Err<br>This is a C<br>+ 1<br>0: (Default          | Error Check Failed<br>inary)<br>or Check Failed<br>RC byte sent at the<br>) Packet Error Chec<br>Error Check Failed                               | end of each data                                                    | ,                   | emented as CRC    | $f(x) = x^8 + x^2 + x^3$ |
| 4                                | mem                                 | (Format: b<br>Memory F<br>This bit ind                                 | ault Detected<br>dicates a fault with th<br>) No fault detected                                                                                   |                                                                     | ,                   |                   |                          |
| 3:2                              | 0                                   | Default: 0                                                             |                                                                                                                                                   |                                                                     |                     |                   |                          |
| 1                                | oth                                 | (Format: b<br>Other Con<br>0: (Default                                 | Communication Faul<br>inary)<br>nmunication Fault<br>) A communication f<br>nunication fault other                                                | ault other than th                                                  | e ones listed in th |                   | ccurred.                 |
| 0                                | 0                                   | Default: 0                                                             |                                                                                                                                                   |                                                                     |                     |                   |                          |

TPS40425 SLUSBO6C – JANUARY 2014– REVISED OCTOBER 2018

www.ti.com

# 7.7.26 STATUS\_MFR\_SPECIFIC (80h)

| Format<br>Description<br>Default | Unsigned binary<br>The STATUS_MFR_SPECIFIC command returns one byte containing manufacturer-specific faults or w<br>00000000 (binary) |                                             |                                                               |                                           |                     |                      |                 |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------|-------------------------------------------|---------------------|----------------------|-----------------|--|
|                                  |                                                                                                                                       |                                             | read                                                          | only                                      |                     |                      |                 |  |
| 7                                | 6                                                                                                                                     | 5                                           | 4                                                             | 3                                         | 2                   | 1                    | 0               |  |
| otfi                             | x                                                                                                                                     | х                                           | ivaddr                                                        | ch1_sps_flt                               | ch2_sps_flt         | ch1_slave            | ch2_slave       |  |
| Bits                             | Field Name                                                                                                                            | Descriptio                                  | n                                                             |                                           |                     |                      |                 |  |
| 7                                | otfi                                                                                                                                  | This bit is r<br>temperatur<br>0: (Default) | erature fault intern<br>equired to distingu                   | uish an over tempo<br>perature is below t | he fault threshold. |                      | rom an external |  |
| 6:5                              | х                                                                                                                                     | Default: 0                                  |                                                               |                                           |                     |                      |                 |  |
| 4                                | ivaddr                                                                                                                                | This bit is s                               | Bus address<br>set when the PMB<br>the device respon          |                                           |                     | ot resolve to a vali | id address. In  |  |
| 3                                | ch1_sps_flt                                                                                                                           | This bit rep                                | smart power-stage<br>ports that the smar<br>e) on the TSNS1 p | t power-stage has                         | declared a fault (  | either over-currer   | nt or over-     |  |
| 2                                | ch2_sps_flt                                                                                                                           | This bit rep                                | smart power-stage<br>ports that the smar<br>e) on the TSNS2 p | t power-stage has                         | declared a fault (  | either over-currer   | nt or over-     |  |
| 1                                | ch1_slave                                                                                                                             |                                             | Slave<br>set when channel <sup>-</sup><br>It is only used for |                                           |                     |                      |                 |  |
| 0                                | ch2_slave                                                                                                                             |                                             | Slave<br>set when channel 2<br>It is only used for            |                                           |                     |                      |                 |  |



#### 7.7.27 READ\_VOUT (8Bh)

| 3Bh) |  |  |  |
|------|--|--|--|
| -    |  |  |  |

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The READ_VOUT command returns two bytes of data in the linear data format that represent the output voltage.<br>The exponent is set to –9 by VOUT_MODE.<br>V <sub>OUT</sub> = Mantissa × 2 <sup>Exponent</sup><br>READ_VOUT is a paged register. In order to access READ_VOUT register for channel 1 of the TPS40425 device,<br>PAGE[7],[0] must be set to 00. In order to access READ_VOUT register for channel 2 of TPS40425 controller,<br>PAGE[7],[0] must be set to 01. PAGE register cannot be set to 11 for READ_VOUT command. |
| Default     | 0000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| PAGE0   | , PAGE1 |          |    |          |                          |         |            |                                     |       |          |      |   |   |   |   |
|---------|---------|----------|----|----------|--------------------------|---------|------------|-------------------------------------|-------|----------|------|---|---|---|---|
| r       | r       | r        | r  | r        | r                        | r       | r          | r                                   | r     | r        | r    | r | r | r | r |
| 7       | 6       | 5        | 4  | 3        | 2                        | 1       | 0          | 7                                   | 6     | 5        | 4    | 3 | 2 | 1 | 0 |
| Mantiss | а       |          |    |          |                          |         |            |                                     |       |          |      |   |   |   |   |
| Bi      | ts      | Field Na | me | De       | escriptio                | n       |            |                                     |       |          |      |   |   |   |   |
| 7:      | :0      | Mantissa | l  | Ťŀ<br>De | nis is the<br>efault: 00 | 00 0000 | for the li | near forn<br>)0 (bin) 0<br>ead-only | (dec) | are igno | red. |   |   |   |   |

| 7.7.28 | READ | IOUT (8Ch) |  |
|--------|------|------------|--|
|        |      |            |  |

| Format  |         | Li                    | near                                                                |                                                                             |                                                                                                      |                                                                          |                                                                              |                                                           |                                                            |                                                                 |                                                                |                                                               |                                                       |                                                 |                       |
|---------|---------|-----------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------|-----------------------|
| Descriț | otion   | M<br>N<br>A<br>P<br>P | easurem<br>ote: only<br>IOUT_C<br>EAD_IOU<br>AGE[7],[0<br>AGE[7],[0 | ent Syste<br>positive of<br>AL_OFFS<br>JT is a pa<br>)] must b<br>)] must b | ommand<br>em must I<br>currents a<br>SET) is re<br>aged regi<br>e set to 0<br>e set to 0<br>ompensat | be manip<br>are repor<br>eported a<br>ster. In o<br>0. In ord<br>1. PAGE | ulated in<br>ted. Any<br>s 0 A.<br>rder to acce<br>er to acce<br>[7],[0] reg | order to<br>compute<br>ccess RE<br>ess REAl<br>gister car | convert t<br>d negativ<br>AD_IOUT<br>D_IOUT i<br>nnot be s | he meas<br>re current<br>T registe<br>register fe<br>et to 11 f | ured valu<br>t (For exa<br>r for char<br>or channe<br>for READ | ie into the<br>ample, 0<br>nnel 1 of<br>el 2 of TF<br>_IOUT c | e desired<br>measure<br>the TPS4<br>PS40425<br>ommand | value (IC<br>d current<br>40425 de<br>controlle | and –4<br>vice,<br>′, |
| Default |         | E                     | 000h                                                                |                                                                             |                                                                                                      |                                                                          |                                                                              |                                                           |                                                            |                                                                 |                                                                |                                                               |                                                       |                                                 |                       |
| PAGE0   | , PAGE1 |                       |                                                                     |                                                                             |                                                                                                      |                                                                          |                                                                              |                                                           |                                                            |                                                                 |                                                                |                                                               |                                                       |                                                 |                       |
| r       | r       | r                     | r                                                                   | r                                                                           | r                                                                                                    | r                                                                        | r                                                                            | r                                                         | r                                                          | r                                                               | r                                                              | r                                                             | r                                                     | r                                               | r                     |
| 7       | 6       | 5                     | 4                                                                   | 3                                                                           | 2                                                                                                    | 1                                                                        | 0                                                                            | 7                                                         | 6                                                          | 5                                                               | 4                                                              | 3                                                             | 2                                                     | 1                                               | 0                     |
|         |         |                       |                                                                     |                                                                             |                                                                                                      |                                                                          |                                                                              |                                                           |                                                            |                                                                 |                                                                |                                                               |                                                       |                                                 |                       |

| Bits       | Field Name | Description                                                                                                                                                                                                                              |
|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3        | Exponent   | (Format: two's complement)<br>This is the exponent for the linear format.<br>Default: 11100 (bin) -4 (dec) (62.5 mA lsb)<br>These default settings are not programmable.<br>Note: Any values written to read-only registers are ignored. |
| 2:0<br>7:0 | Mantissa   | (Format: two's complement)<br>Default: 000 00000000 (bin) 0 (dec)<br>Note: Any values written to read-only registers are ignored.                                                                                                        |



# 7.7.29 READ\_TEMPERATURE\_2 (8Eh)

| Format      | Linear                                                                                                                             |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| Description | The READ_TEMPERATURE_2 command returns the temperature in degrees Celsius of the current channel<br>specified by the PAGE command. |
| Default     | F064h                                                                                                                              |

| PAGE0,   | , PAGE1 |          |    |                |                         |                                    |                                      |                      |                 |          |       |   |   |   |   |  |
|----------|---------|----------|----|----------------|-------------------------|------------------------------------|--------------------------------------|----------------------|-----------------|----------|-------|---|---|---|---|--|
| r        | r       | r        | r  | r              | r                       | r                                  | r                                    | r                    | r               | r        | v     | r | r | r | r |  |
| 7        | 6       | 5        | 4  | 3              | 2                       | 1                                  | 0                                    | 7                    | 6               | 5        | 4     | 3 | 2 | 1 | 0 |  |
| Expone   | nt      |          |    |                | Mantissa                |                                    |                                      |                      |                 |          |       |   |   |   |   |  |
| Bi       | ts      | Field Na | me | De             | escriptio               | n                                  |                                      |                      |                 |          |       |   |   |   |   |  |
| 7:       | 3       | Exponen  | t  | Ťŀ<br>De<br>Tŀ | efault: 11<br>lese defa | exponen<br>110 (bin)<br>ult settin | t for the I<br>–2 (dec)<br>gs are no | 0.25°C<br>ot program |                 | are igno | ored. |   |   |   |   |  |
| 2:<br>7: | -       | Mantissa | l  | Ďe             |                         | 0 0110 0                           | 100 (bin)                            |                      | c)<br>registers | are igno | ored. |   |   |   |   |  |

## 7.7.30 PMBus\_REVISION (98h)

| Format      | Binary                                                                                                                                                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The PMBus_REVISION command returns the revision of the PMBus to which TPS40425 is compliant. TPS40425 is compliant to revision 1.1 of the PMBus specification. |
| Default     | 00010001b                                                                                                                                                      |
|             |                                                                                                                                                                |

| r/w⊢ r/v | w r/w | r/w∟ | r/w⊏ |
|----------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 7 (      | 6 5   | 4    | 3    | 2    | 1    | 0    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

| Bits | Field Name | Description |  |
|------|------------|-------------|--|
| 7:0  |            |             |  |

# 7.7.31 MFR\_SPECIFIC\_00 (D0h)

| Format           |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Descrip          | otion            | Tł               | ne MFR_          | SPECIFI          | C_00 reg         | ister is d       | edicated         | as a use         | r scratch        | pad              |                  |                  |                  |                  |                  |
| Default          |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| r/w <sup>E</sup> |
| 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| Bi               | -                | Field Na         | I                | 1                | escriptio        | I                | 1                |                  | I                | I                | I                | 1                | 1                | I                |                  |

7:0

# 7.7.32 MFR\_SPECIFIC\_04 (VREF\_TRIM) (D4h)

| Format              | Li                                                                                                | near                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                            |                                                                                                                                                                                                        |                                                                                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                           |                                                                                                                                                             |                                                                                                                                                 |                                                                                                                                                      |                                                                                                                                                  |                                                                                                                                               |                                                                |
|---------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Description         | VI<br>TI<br>m<br>pe<br>If<br>to<br>If<br>cc<br>tri<br>le<br>TI<br>du<br>TC<br>TI<br>fS<br>Sy<br>A | REF = 60<br>ne maxim<br>V to -120<br>rmissible<br>the communication<br>set the 'on<br>the communication<br>set the 'on<br>the communication<br>the communication<br>gagers SM<br>vel).<br>ne VREF<br>uning soft<br>DN RISE<br>agative va<br>the chan<br>_AVE chan<br>_AVE chan<br>_AVE chan<br>_AVE chan | 0 mV + (<br>num trim r<br>0 mV. Inc<br>e range o<br>nanded V<br>cml' bit in<br>bined VRI<br>device to<br>MB_ALER<br>transitior<br>-start. An<br>constant. A | VREF_T<br>range is<br>luding set<br>f VREF i<br>the STA<br>EF set by<br>o set the<br>the STA<br>as two da<br>figured a<br>this com<br>action ne<br>the SLA | RIM + S<br>10% / -2<br>ettings fro<br>s 60 mV<br>RIM is out<br>ATUS_BY<br>/ VREF_<br>/ cml' bit i<br>he VREF<br>at the rat<br>on in VRI<br>at bytes<br>as a SLA'<br>mand is i<br>eeded fro<br>/E chann | TEP_VR<br>0% of nc<br>om both 1<br>to -180 of<br>tside its<br>TE and<br>TRIM and<br>in the ST<br>are set the<br>e determ<br>EF after<br>formatte<br>VE, this of<br>gnored.<br>m digital<br>el comm | valid rang<br>the 'ivd' b<br>d/or STEF<br>'ATUS_B'<br>to the high<br>nined by th<br>soft-start<br>d as two's<br>command<br>(In analog | GIN_x) ×<br>EF (600<br>IIM and S<br>e, then th<br>it in the S<br>- VREF_<br>YTE and<br>hest or lo<br>ne TON_<br>occurs at<br>s comple<br>can not<br>g, the ma<br>hen in A | 2 mV<br>mV) in 2-<br>STEP_VF<br>hat value<br>STATUS_<br>MARGIN<br>the 'ivd'<br>wwest allo<br>RISE (61<br>t the rate<br>ment bina<br>be access<br>ister prog | mV step<br>REF_MAF<br>is not ac<br>CML reg<br>J_x is out<br>bit in the<br>wed valu<br>h) comm<br>determin<br>ary integr<br>ssed for t<br>rammed | s. Permis<br>RGIN_x c<br>cepted; i<br>isters, ar<br>side the<br>STATUS<br>e (based<br>and if the<br>ed by the<br>er and ca<br>hat chani<br>value are | ssible values<br>command<br>t also cau<br>nd trigger<br>acceptab<br>S_CML re<br>on the c<br>e transitic<br>e highest<br>in have p<br>nel. Any we | s, the ne<br>uses the or<br>s SMB_/<br>le range,<br>gisters, it<br>ommand<br>on is exect<br>program<br>ositive ar<br>writes to f<br>a multi-p | t<br>ALERT.<br>it<br>ed<br>cuted<br>mable<br>nd<br>the<br>hase |
| Default             |                                                                                                   |                                                                                                                                                                                                                                                                                                          | ed Offset<br>t power-u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                            |                                                                                                                                                                                                        | anged u                                                                                                                                                                                            | sing the S                                                                                                                            | STORE_L                                                                                                                                                                   | USER co                                                                                                                                                     | mmands.                                                                                                                                         |                                                                                                                                                      |                                                                                                                                                  |                                                                                                                                               |                                                                |
| PAGE0, PAGE1        |                                                                                                   |                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                            |                                                                                                                                                                                                        |                                                                                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                           |                                                                                                                                                             |                                                                                                                                                 |                                                                                                                                                      |                                                                                                                                                  |                                                                                                                                               |                                                                |
| r/w <sup>E</sup> r* | r                                                                                                 | r                                                                                                                                                                                                                                                                                                        | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | r                                                                                                                                                          | r                                                                                                                                                                                                      | r*                                                                                                                                                                                                 | r*                                                                                                                                    | r                                                                                                                                                                         | r/w <sup>E</sup>                                                                                                                                            | r/w <sup>E</sup>                                                                                                                                | r/w <sup>E</sup>                                                                                                                                     | r/w <sup>E</sup>                                                                                                                                 | r/w <sup>E</sup>                                                                                                                              | r/w <sup>E</sup>                                               |
| 7 6                 | 5                                                                                                 | 4                                                                                                                                                                                                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                                                                                                                                                          | 1                                                                                                                                                                                                      | 0                                                                                                                                                                                                  | 7                                                                                                                                     | 6                                                                                                                                                                         | 5                                                                                                                                                           | 4                                                                                                                                               | 3                                                                                                                                                    | 2                                                                                                                                                | 1                                                                                                                                             | 0                                                              |
| High Byte           |                                                                                                   |                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                            |                                                                                                                                                                                                        |                                                                                                                                                                                                    | Low Byt                                                                                                                               | e                                                                                                                                                                         |                                                                                                                                                             |                                                                                                                                                 |                                                                                                                                                      |                                                                                                                                                  |                                                                                                                                               |                                                                |
|                     |                                                                                                   |                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                            |                                                                                                                                                                                                        |                                                                                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                           |                                                                                                                                                             |                                                                                                                                                 |                                                                                                                                                      |                                                                                                                                                  |                                                                                                                                               |                                                                |

| Bits | Field Name | Description                                                                                                                                                                                                                                                       |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | High Byte  | (Format: binary)<br>Default: 0000 0000 (bin)<br>Minimum: 1111 1111 (bin) (sign extended)<br>Maximum: 0000 0000 (bin) (sign extended)<br>Bits 6:0 changes for sign extension but are not otherwise programmable                                                    |
| 7:0  | Low Byte   | (Format: binary)<br>Default: 0000 0000 (bin) 0 (dec) 0 mV<br>Minimum: 1100 0100 (bin) –60 (dec) (–120 mV) (sign extended, twos compliment)<br>Maximum: 0001 1110 (bin) 30 (dec) (60 mV)<br>Bits 7:6 changes for sign extension but are not otherwise programmable |

TEXAS INSTRUMENTS

www.ti.com

## 7.7.33 MFR\_SPECIFIC\_05 (STEP\_VREF\_MARGIN\_HIGH) (D5h)

|                                        | Lin                                                                                                                              | ear                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                     |                                                                                                       |           |                   |                   |         |                  |                  |                  |                                                                                                        |                  |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------|-------------------|-------------------|---------|------------------|------------------|------------------|--------------------------------------------------------------------------------------------------------|------------------|
| Description                            | ref<br>m\<br>Th<br>VF<br>Th<br>VF<br>If t<br>cau<br>trigg<br>lev<br>Th<br>du<br>TC<br>Th<br>0.<br>acc<br>If t<br>SL<br>Sys<br>An | erence f<br>/) indica<br>us, the c<br>EF = 60<br>e maxim<br>EF_TRI<br>he commu-<br>uses the<br>gers SM<br>el).<br>e VREF<br>ring soft<br>N_RISE<br>is is a pain<br>n order<br>cess of c<br>he chan<br>AVE cha<br>attempt | EP_VREF_MARGIN_HIGH command is used to increase the value of the reference voltage by shifting the<br>is higher. When the OPERATION command is set to Margin High, the reference increases by the voltage (i<br>iscated by this command.<br>ue changed reference is given by:<br>600 mV + (VREF_TRIM + STEP_VREF_MARGIN_HIGH) × 2 mV<br>ximum range is 0 to 10% (60 mV) of nominal VREF (600 mV) in 2-mV steps. Including settings from both<br>IRIM and STEP_VREF_MARGIN_x commands, the net permissible range of VREF is 60 mV to -180 mV.<br>mmanded STEP_VREF_MARGIN_HIGH is outside its valid range, then that value is not accepted; it also<br>the device to set the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers, and<br>SMB_ALERT.<br>mbined VREF set by VREF_TRIM and/or STEP_VREF_MARGIN_x is outside the acceptable range, it<br>the device to set the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers, it<br>SMB_ALERT, and the VREF are set to the highest or lowest allowed value (based on the commanded<br>EF transition occurs at the rate determined by the TON_RISE (61h) command if the transition is executed<br>ioft-start. Any transition in VREF after soft-start occurs at the rate determined by the highest programmable<br>ISE of 9 ms.<br>a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to<br>ler to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous<br>of channels 1 and 2, PAGE command must be set to 11.<br>Iannel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the<br>channel for this command are ignored. (In analog, the master programmed value is used in a multi-phase<br>No special action needed from digital.) When in AVS mode, this command and the reporting of an IVC fault<br>is out write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault |                                                                                                     |                                                                                                       |           |                   |                   |         |                  |                  |                  | both<br>0 mV.<br>t also<br>and<br>, it<br>ded<br>cuted<br>nmable<br>be set to<br>neous<br>the<br>ohase |                  |
|                                        | an                                                                                                                               | d trigger                                                                                                                                                                                                                | ing of SN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                     |                                                                                                       |           |                   |                   |         |                  |                  | -13              |                                                                                                        | 5 fault          |
| Default                                | 00                                                                                                                               | 00 0000                                                                                                                                                                                                                  | ing of SN<br>0001 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /IB_ALE<br>10 (bina                                                                                 | ERT.<br>ary)                                                                                          | hanged us |                   |                   |         |                  |                  |                  |                                                                                                        | J fault          |
|                                        | 00<br>Th                                                                                                                         | 00 0000                                                                                                                                                                                                                  | ing of SN<br>0001 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /IB_ALE<br>10 (bina                                                                                 | ERT.<br>ary)                                                                                          |           |                   |                   |         |                  |                  |                  |                                                                                                        |                  |
|                                        | 00<br>Th                                                                                                                         | 00 0000                                                                                                                                                                                                                  | ing of SN<br>0001 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /IB_ALE<br>10 (bina                                                                                 | ERT.<br>ary)                                                                                          |           |                   |                   |         |                  |                  | r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                       | r/w <sup>E</sup> |
| PAGE0, PAGE                            | 00<br>Th                                                                                                                         | 00 0000<br>e defaul                                                                                                                                                                                                      | ing of SN<br>0001 11<br>t power-u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | /IB_ALE<br>10 (bina<br>up state                                                                     | ERT.<br>ary)<br>can be c                                                                              | hanged us | sing the S        | STORE_U           | JSER co | mmands           |                  | · ·              |                                                                                                        |                  |
| PAGE0, PAGE                            | 00/<br>Th<br>E1                                                                                                                  | 00 0000<br>e defaul<br>r                                                                                                                                                                                                 | ing of SM<br>0001 11<br>t power-u<br>r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /B_ALE<br>10 (bina<br>up state                                                                      | ERT.<br>ary)<br>can be c                                                                              | r         | sing the S        | STORE_U           | JSER co | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                       | r/w <sup>E</sup> |
| PAGE0, PAGE                            | 00/<br>Th<br>E1                                                                                                                  | 00 0000<br>e defaul<br>r<br>4                                                                                                                                                                                            | ing of SM<br>0001 11<br>t power-u<br>r<br>3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | /B_ALE<br>10 (bina<br>up state                                                                      | RT.<br>ary)<br>can be c<br>r<br>1                                                                     | r         | sing the S        | STORE_U           | JSER co | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                       | r/w <sup>E</sup> |
| PAGE0, PAGE<br>r r<br>7 6<br>High Byte | 00<br>Th<br>E1<br>5                                                                                                              | 00 0000<br>e defaul<br>r<br>4<br><b>ne</b>                                                                                                                                                                               | ing of SM<br>0001 11<br>t power-u<br>r<br>3<br>De<br>(F<br>De<br>Mi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AB_ALE<br>10 (bina<br>up state<br>r<br>2<br>escripti<br>format: t<br>efault: 0<br>inimum:<br>aximum | RT.<br>ary)<br>can be c<br>r<br>1<br>on<br>binary)<br>000 0000<br>c 0000 00<br>c 0000 00<br>c 0000 00 | hanged us | r<br>7<br>Low Byt | STORE_L<br>r<br>6 | JSER co | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                       | r/w <sup>E</sup> |



# 7.7.34 MFR\_SPECIFIC\_06 (STEP\_VREF\_MARGIN\_LOW) (D6h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The STEP_VREF_MARGIN_LOW command is used to decrease the reference voltage by shifting the reference<br>lower. When the OPERATION command is set to Margin Low, the output decreases by the voltage indicated by this<br>command.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | Thus, the changed reference is given by: VREF = $600 \text{ mV} + (\text{VREF}_T\text{RIM} + \text{STEP}_VOUT\_MARGIN\_LOW) \times 2 \text{ mV}$<br>The maximum range is 0 to $-20\%$ ( $-120 \text{ mV}$ ) of nominal VREF ( $600 \text{ mV}$ ) in 2-mV steps. Including settings from both<br>VREF_TRIM and STEP_VREF_MARGIN_x commands, the net permissible range of VREF is $60 \text{ mV}$ to $-180 \text{ mV}$ .<br>If the commanded STEP_VREF_MARGIN_LOW is outside its valid range, then that value is not accepted; it also<br>causes the device to set the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers, and<br>triggers SMB_ALERT. |
|             | If the combined VREF set by VREF_TRIM and/or STEP_VREF_MARGIN_x is outside the acceptable range, it causes the device to set the 'cml' bit in the STATUS_BYTE and the 'ivd' bit in the STATUS_CML registers, it triggers SMB_ALERT, and the VREF is set to the highest or lowest allowed value (based on the commanded level). The VREF transition occurs at the rate determined by the TON_RISE (61h) command if the transition is executed during soft-start. Any transition in VREF after soft-start occurs at the rate determined by the highest programmable TON_RISE of 9 ms.                                                                                         |
|             | This is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be set to 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the                                                                                                                                                                                                                                                            |
|             | SLAVE channel for this command are ignored. (In analog, the master programmed value is used in a multi-phase system. No special action needed from digital.)<br>An attempt to write the SLAVE channel command, or when in AVS mode results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                               |
| Default     | 1111 1111 1110 0010 (binary)<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| PAGE0,           | PAGE1 |          |    |                      |                                   |                                            |                                                     |                                                                  |                            |                      |                    |                  |                  |                  |                  |
|------------------|-------|----------|----|----------------------|-----------------------------------|--------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|----------------------------|----------------------|--------------------|------------------|------------------|------------------|------------------|
| r/w <sup>E</sup> | r*    | r*       | r* | r*                   | r*                                | r*                                         | r*                                                  | r*                                                               | r*                         | r/w <sup>E</sup>     | r/w <sup>E</sup>   | r/w <sup>E</sup> | r∕w <sup>E</sup> | r∕w <sup>E</sup> | r∕w <sup>E</sup> |
| 7                | 6     | 5        | 4  | 3                    | 2                                 | 1                                          | 0                                                   | 7                                                                | 6                          | 5                    | 4                  | 3                | 2                | 1                | 0                |
| High Byt         | te    | Low Byte |    |                      |                                   |                                            |                                                     |                                                                  |                            |                      |                    |                  |                  |                  |                  |
| Bit              | ts    | Field Na | me | De                   | escriptio                         | n                                          |                                                     |                                                                  |                            |                      |                    |                  |                  |                  |                  |
| 7:               | 0     | High Byt | e  | De<br>Mi<br>Ma       | nimum: 1<br>aximum:               | 11 1111<br>111 111<br>0000 000             | ີ 1 (bín) (s<br>00 (bin)                            | sb is sign<br>sign exter<br>extensior                            | ided)                      | not other            | rwise pro          | grammat          | ble              |                  |                  |
| 7:               | 0     | Low Byte | 3  | Ťh<br>De<br>Mi<br>Ma | efault: 11<br>nimum: 1<br>aximum: | es a neg<br>10 0010<br>100 010<br>0000 000 | ative offs<br>(bin) -30<br>0 (bin) -6<br>00 (bin) 0 | set voltag<br>(dec) (–6<br>60 (dec) (<br>0 (dec) (0<br>extensior | 0 mV = -<br>-120 mV<br>mV) | –10% per<br>′ = –20% | rcent)<br>percent) | grammat          | ble              |                  |                  |

# 7.7.35 MFR\_SPECIFIC\_07 (PCT\_VOUT\_FAULT\_PG\_LIMIT) (D7h)

| Format       | Unsigned b                                                                                                       | binary integer                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                              |                                                                                 |                                                                                   |                                                                       |
|--------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Description  | percentage<br>This is a pa<br>0. In order<br>access of c<br>If the chan<br>SLAVE cha<br>system. No<br>An attempt | e of nominal.<br>aged register. In c<br>to access this reg<br>channels 1 and 2,<br>nel is configured a<br>annel for this com<br>o special action ne | prder to access thi<br>gister for channel 2<br>, PAGE command<br>as a SLAVE, this c<br>umand are ignored<br>eeded from digital.<br>the SLAVE chan | d is used to set the<br>is register for chan<br>2 of TPS40425 cor<br>must be set to 11.<br>command can not<br>I. (In analog, the m<br>.)<br>nel command resu | nnel 1 of the TPS4<br>ntroller, PAGE mu<br>be accessed for the naster programme | 0425 device, PAC<br>ist be set to 1. Fo<br>hat channel. Any<br>d value is used in | GE must be set to<br>r simultaneous<br>writes to the<br>a multi-phase |
| Default      | XXXX XX0<br>The default                                                                                          |                                                                                                                                                     | can be changed us                                                                                                                                 | sing the STORE_L                                                                                                                                             | JSER commands.                                                                  |                                                                                   |                                                                       |
| PAGE0, PAGE1 |                                                                                                                  |                                                                                                                                                     |                                                                                                                                                   |                                                                                                                                                              |                                                                                 |                                                                                   |                                                                       |
| r            |                                                                                                                  | -                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                              | 1                                                                               | r/w <sup>E</sup>                                                                  | r/w <sup>E</sup>                                                      |

| 7    | 6          | 5                                       | 4                  | 3                 | 2 | 1  | 0     |
|------|------------|-----------------------------------------|--------------------|-------------------|---|----|-------|
| Х    | Х          | Х                                       | Х                  | Х                 | Х | PG | [1:0] |
| Bits | Field Name | Descriptio                              | n                  |                   |   |    |       |
| 7:2  | Х          | X indicates                             | writes are ignore  | d and reads are 0 |   |    |       |
| 1:0  | PG[1:0]    | (Format: bi<br>PG, UV, O<br>Default: 00 | V Limit Selection. |                   |   |    |       |

Table 12 lists the overvoltage, undervoltage, and powergood threshold voltages.

| PG[1] | PG[0] | UV_fault | PG_low | PG_high | OV_fault |
|-------|-------|----------|--------|---------|----------|
| 0     | 0     | -16.8%   | -12.5% | 12.5%   | 16.8%    |
| 0     | 1     | -12%     | -7%    | 7%      | 12%      |
| 1     | х     | -29%     | -23%   | 7%      | 12%      |



# 7.7.36 MFR\_SPECIFIC\_08 (SEQUENCE\_TON\_TOFF\_DELAY) (D8h)

| Format           | Unsigned b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | inary integer    |                   |                   |                     |                    |         |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-------------------|---------------------|--------------------|---------|--|--|--|--|
| Description      | Dn The SEQUENCE_TON_TOFF_DELAY command is used to set the delay for turning on the device and the del turning off the device as a ratio of TON_RISE.<br>This is a paged register. In order to access this register for channel 1 of the TPS40425 device, PAGE must be 0. In order to access this register for channel 2 of TPS40425 controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.<br>If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. In such a case, internally the TON_DELAY is set to the minimuvalue of 50 μs and TOFF_DELAY is set to zero (overriding any contents of EEPROM).<br>An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of IVC fault and triggering of SMB_ALERT. |                  |                   |                   |                     |                    |         |  |  |  |  |
| Default          | 000X 000X (binary)<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                   |                   |                     |                    |         |  |  |  |  |
| PAGE0, PAGE      | E1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                   |                   |                     |                    |         |  |  |  |  |
| r/w <sup>E</sup> | r/w <sup>E</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | r/w <sup>E</sup> | r                 | r/w <sup>E</sup>  | r/w <sup>E</sup>    | r/w <sup>E</sup>   | r       |  |  |  |  |
| 7                | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5                | 4                 | 3                 | 2                   | 1                  | 0       |  |  |  |  |
|                  | TON_DEL<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Х                 | TOFF_DEL<2:0> X   |                     |                    |         |  |  |  |  |
| Bits             | Field Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Descriptio       | 'n                |                   |                     |                    |         |  |  |  |  |
| 7:5              | TON_DEL<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | This param       |                   | delay from when C | DN = 1 until the so | ft-start sequence  | begins. |  |  |  |  |
| 4                | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | X indicates      | writes are ignore | d and reads are 0 |                     |                    |         |  |  |  |  |
| 3:1              | TOFF_DEL<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |                   |                   |                     | itput is disabled. |         |  |  |  |  |

This parameter controls the delay from when ON = 0 until the output is disabled. The default value is 0 ms. (Shut off the output without delay)

|     |   | The default value is 0 ms. (Shut on the output without defay) |
|-----|---|---------------------------------------------------------------|
| 0 > | ( | X indicates writes are ignored and reads are 0                |

#### Table 13. Delay Time Ratios

| TON_DEL<2:0><br>TOFF_DEL<2:0> | DELAY TIME RATIO<br>(MULTIPLE OF TON_RISE) |
|-------------------------------|--------------------------------------------|
| 000                           | 0 <sup>(1)</sup>                           |
| 001                           | 1                                          |
| 010                           | 2                                          |
| 011                           | 3                                          |
| 100                           | 4                                          |
| 101                           | 5                                          |
| 110                           | 6                                          |
| 111                           | 7                                          |

(1) default (no delay)

#### NOTE

If the device turns off due to a turn-off delay time, any attempt to turn on the device before the turn-off delay time expires should be avoided. The device is available to be turned on only after the turn-off delay time expires and the device has been turned off,

# 7.7.37 MFR\_SPECIFIC\_16 (COMM\_EEPROM\_SPARE) (E0h)

| Format      | Unsigned binary                                                                                                                                                                 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The first 4 bits of this register are to set API valley durable time and PWM Hi-Z voltage level. The rest bits are for internal trim purpose, writes to these bits are ignored. |
| Default     | 3xxxh<br>The default power-up state can be changed using the STORE_USER commands.                                                                                               |

| Common/Shared    |                  |                  |                  |    |    |   |   |
|------------------|------------------|------------------|------------------|----|----|---|---|
| High Byte        |                  |                  |                  |    |    |   |   |
| r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r  | r  | r | r |
| 15               | 14               | 13               | 12               | 11 | 10 | 9 | 8 |
|                  | COMM_EEPROM_     |                  |                  |    |    |   |   |
| UNUSED           | DIS_API_CNT      | CH2_EN_1P6HIZ    | CH1_EN_1P6HIZ    |    |    |   |   |

| OMM_EEPI | ROM_TLO_SPARE |                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |                                                                                       |                                         |                                     |  |  |  |  |
|----------|---------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------|--|--|--|--|
| ow Byte  |               |                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |                                                                                       |                                         |                                     |  |  |  |  |
| r        | r             | r                                                                       | r                                                                                                                                                                                                                                                                                                                                                                                                                          | r                                                                                | r                                                                                     | r                                       | r                                   |  |  |  |  |
| 7        | 6             | 5                                                                       | 4                                                                                                                                                                                                                                                                                                                                                                                                                          | 3                                                                                | 2                                                                                     | 1                                       | 0                                   |  |  |  |  |
| Bits     | Field Name    | Descriptio                                                              | n                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |                                                                                       |                                         |                                     |  |  |  |  |
| 15       | UNUSED        | Default: 0b                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |                                                                                       |                                         |                                     |  |  |  |  |
| 14       | DIS_API_CNT   | Default: 0b<br>Disables 3-<br>API valley<br>can be trigg<br>triggered a | (Format: binary, access: read/write)<br>Default: 0b<br>Disables 3-clock count for API valley active state<br>API valley can be enabled in MFR_SPECIFIC_32 (API_OPTIONS). This bit, when high, API valley<br>can be triggered and remain as long as it is needed. When the bit is low, API valley can be<br>triggered and remain up to 3 clocks, then has to wait for another 3 clocks before it can be<br>triggered again. |                                                                                  |                                                                                       |                                         |                                     |  |  |  |  |
| 13       | CH2_EN_1P6_HI | Default: 1b<br>Force Hi-Z<br>PWM drive<br>release PW<br>power stag      | level of PWM2 dr<br>rs actively drive th<br>/M pins to allow th<br>e or power block.                                                                                                                                                                                                                                                                                                                                       | ivers to 1.6 V<br>ne PWM pins to th<br>nem settle to the v<br>This bit, when hig | he Hi-Z voltage lev<br>voltage level based<br>gh, forces the Hi-Z<br>-smart-power mod | d on the resistor-d<br>level of the PWN | livider network<br>I2 drivers to be |  |  |  |  |
| 12       | CH1_EN_1P6_HI | Default: 1b<br>Force Hi-Z<br>PWM drive<br>release PW<br>power stag      | level of PWM1 dr<br>rs actively drive th<br>/M pins to allow th<br>e or power block.                                                                                                                                                                                                                                                                                                                                       | ivers to 1.6 V<br>ne PWM pins to th<br>nem settle to the v<br>This bit, when hig | ne Hi-Z voltage lev<br>voltage level based<br>gh, forces the Hi-Z<br>-smart-power mod | d on the resistor-d<br>level of the PWN | livider network<br>I1 drivers to be |  |  |  |  |

# 7.7.38 MFR\_SPECIFIC\_21 (OPTIONS) (E5h)

| Format      | Unsigned binary                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------|
| Description | This register is used for setting user selectable options for the TPS40425 controller.                   |
| Default     | 0111 1100 0000 0000 (binary)<br>The default power-up state can be changed using the STORE_USER commands. |

| Common/Shared    |                  |                  |                  |                  |                  |                  |                  |  |  |  |  |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--|--|--|
| High By          | /te              |                  |                  |                  |                  |                  |                  |  |  |  |  |
| r/w <sup>E</sup> |  |  |  |  |
| 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |  |  |  |  |
| TCO              | CH2_CSGAI        | N_SEL<2:0>       | CH1_CSGAI        | N_SEL<1:0>       | en_adc_cntl      | EN_TSNS_FLT      | EN_SPS           |  |  |  |  |



| / Byte    |                                                                                                                                |          |                                                            | 1                                                                           |                                                                                                                                                                                                                                                                                                                                                               | . E                                                                                                                                                          |                                                                                                                                                                                                                                                       |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| r<br>     | r                                                                                                                              | r<br>r   | r                                                          | r                                                                           | r                                                                                                                                                                                                                                                                                                                                                             | r/w <sup>E</sup>                                                                                                                                             | r/w <sup>E</sup>                                                                                                                                                                                                                                      |  |  |
| 7         | 6                                                                                                                              | 5        | 4                                                          | 3                                                                           | 2                                                                                                                                                                                                                                                                                                                                                             | 1<br>SMB OV                                                                                                                                                  | 0<br>msps_flt                                                                                                                                                                                                                                         |  |  |
|           |                                                                                                                                |          | -                                                          | • ••                                                                        | ļ                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                              | iiisþs_iit                                                                                                                                                                                                                                            |  |  |
| Bits<br>7 | Field<br>TCO                                                                                                                   | Name     |                                                            | cription<br>mat: binary                                                     | <u> </u>                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                              |                                                                                                                                                                                                                                                       |  |  |
| 1         | 100                                                                                                                            |          | Defa<br>Tem<br>0: 0<br>1: T                                | ault: 0b<br>perature co<br>CF, OCW t<br>emperature                          | ompensatior<br>hresholds a<br>compensat                                                                                                                                                                                                                                                                                                                       | nd current measurements are<br>ion is "disabled"                                                                                                             | e temp compensated<br>ed to both page 0 and page 1.                                                                                                                                                                                                   |  |  |
| 6:5       | CH2_0<br>1:0>                                                                                                                  | CSGAIN_S | Defa<br>Ch2<br>This                                        |                                                                             | are gain sele<br>s used to se                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                              | naring circuit in channel 2. For high DCR<br>tability.                                                                                                                                                                                                |  |  |
| 4:3       | CH1_<br>1:0>                                                                                                                   | CSGAIN_S | Defa<br>Ch1<br>This<br>ratic<br>00: 1<br>01: 4<br>10: 1    |                                                                             | are gain sele<br>s used to se<br>can select l                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                              | naring circuit in channel 1. For high DCR<br>tability.                                                                                                                                                                                                |  |  |
| 2         | en_adc_ctl (Format: binary)<br>Default: 1b<br>Enable ADC Control Bit.<br>0: Disable ADC operation.<br>1: Enable ADC operation. |          |                                                            |                                                                             |                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                              |                                                                                                                                                                                                                                                       |  |  |
| 1         | EN_I                                                                                                                           | SNS_FLT  | Defa<br>Ena<br>This<br>pow<br>fault<br>devi<br>TSN<br>tem  | er stage at<br>) and OT fa<br>ce ignores f<br>ISx voltage                   | ut from TSN<br>igh, makes<br>smart powe<br>ult when the<br>the fault ind<br>is above 2.                                                                                                                                                                                                                                                                       | the TPS40425 device sensiti<br>r mode. The TPS40425 device<br>s TSNSx voltage is above 2.7<br>cation from the smart power<br>7 V. Whether this bit is high c | ve to fault communication from TI's sma<br>ce declares SPS_FLT (smart power stag<br>7 V. When this bit is low, the TPS40425<br>stage and only declare OT fault when th<br>r low, the TPS40425 device performs o<br>SNSx voltage is above the OT fault |  |  |
| 0         | EN_S                                                                                                                           | PS       | Defa<br>Ena<br>This<br>area<br>com<br>To c<br>then<br>pror | as of compa<br>munication.<br>hange this<br>reboot the                      | ge<br>vs TPS40425 to interface with TI's smart power stage module. Suppor<br>e PWM interface, temperature monitoring, current sensing, and fault<br>e user must change this value in the register, save it to the EEPROM a<br>a power down for the new value to take effect. Only a power-down eve<br>set. (A RESTORE_DEFAULT_ALL command does not change the |                                                                                                                                                              |                                                                                                                                                                                                                                                       |  |  |
| 7:2       |                                                                                                                                |          | Note                                                       | e: Any value                                                                | s written to                                                                                                                                                                                                                                                                                                                                                  | read-only registers are ignor                                                                                                                                | ed.                                                                                                                                                                                                                                                   |  |  |
| 1         | SMB_                                                                                                                           | OV       | Defa<br>Mak<br>page<br>0: S                                | e 0; the pag                                                                | RT an OV fa<br>le 1 bit is no<br>functions no                                                                                                                                                                                                                                                                                                                 | t used).                                                                                                                                                     | 0 scope only (in effect, it is defined only                                                                                                                                                                                                           |  |  |
| 0         | msps_                                                                                                                          | _flt     | (For<br>Defa<br>(PA)<br>0: N<br>1: N                       | mat: binary)<br>ault: 0b<br>GE scope)<br>o effe <u>ct upc</u><br>lasks SMBA | on <u>SMBALE</u><br>LERT asse                                                                                                                                                                                                                                                                                                                                 | RT<br>rtion due to setting of STATL                                                                                                                          | JS_MFR_SPECIFIC[3] /<br>SPS FLT and CH2 SPS FLT                                                                                                                                                                                                       |  |  |

## 7.7.39 MFR\_SPECIFIC\_22 (PWM\_OSC\_SELECT) (E6h)

| Format      |       | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                          |                             |           |                                 |                      |         |          |               |          |                                             |  |      |
|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------|-----------|---------------------------------|----------------------|---------|----------|---------------|----------|---------------------------------------------|--|------|
| Description |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                          |                             |           |                                 |                      |         |          |               |          | enable, directi<br>n a multi-phas           |  | ency |
| Default     |       | 0000h<br>The d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                          | oower-u                     | up state  | can be                          | change               | d using | the ST   | ORE_USER      | commands | S.                                          |  |      |
| r r         | r     | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r r r r r r r r r r r/w <sup>E</sup> r/w <sup>E</sup> r/w <sup>E</sup> r/w <sup>E</sup> r/w <sup>E</sup> |                             |           |                                 |                      |         |          |               |          |                                             |  |      |
| 7 6         | 5     | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                                                                                                        | 2                           |           |                                 |                      |         |          |               |          |                                             |  |      |
|             |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                          | SYNC_MODE<1:0> ENSYNC PHASE |           |                                 |                      |         |          |               |          |                                             |  |      |
| Bits        | Field | d Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                          | De                          | escriptio | on                              |                      |         |          |               |          |                                             |  |      |
| 7:0<br>7:5  |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                          | No                          | ote: Any  | values                          | written              | to read | -only re | gisters are i | gnored.  |                                             |  |      |
| 4:3         | 311   | IC_MODE<1:0> (Format: binary)<br>Default: 00b<br>Synchronization configuration for the oscillator<br>These bits allow the user to configure the internal PWM oscillator clock in the PWM master<br>channel 1 in one of several operating modes as described below.<br>1. To change this value, the user must change this value in the register, save it to the EEPROM<br>and then reboot the device via power down for the new value to take effect.<br>2. If channel 1 is a slave, then these bits are internally forced to <1:1> indicating that external<br>signals on the SYNC and PHDET pins must override the internal clock and phase zero signals. In<br>a case of slave channel 1, any attempt to write a "0" to either one or both bits are treated as<br>invalid data – in effect, the 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the<br>STATUS_CML register are set, and SMB_ALERT asserted.<br>00: Self generated clock with internal phasing, switch positions 1 and 3<br>01: External clock on SYNC pin, but phasing is internal; switch positions 1 and 3<br>10: External clock on SYNC pin and external phase signal on PHDET pin; switch positions 1 and 3<br>11: External clock on SYNC pin and external phase signal on PHDET pin; switch positions 2 and 4 |                                                                                                          |                             |           |                                 |                      |         |          |               |          |                                             |  |      |
| 2           | ENS   | SYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                          | Ďe<br>Sy<br>Th<br>0:        |           | zation e<br>hen hig<br>pnizatio | h, enab<br>n is disa | abled   | chroniz  | ation.        |          |                                             |  |      |
| 1:0         | PHA   | 0: Synchronization is disabled         1: Synchronization is enabled         PHASE       (Format: binary)         Default: 00b         Number of phases in the system (that involves the IC).         This pair of bits is used to configure the number of phases in the power-supply system containing the IC. This information is then used inside the PWM oscillator to set the master switching frequency and channel phase angles.         1. To change this value, the user must change this value in the register, save it to the EEPROM and then reboot the device via power down for the new value to take effect.         2. If channel 1 is a slave, then the bit PHASE <1> is internally forced to 1 indicating that only 3-1 or 4-ph modes can be enabled. In such a case of slave channel 1, any attempt to write a "0" to bit is treated as invalid data – in effect, the 'cml' bit in the STATUS_BYTE register and the 'ivd' B in the STATUS_CML register are set, and SMB_ALERT asserted.         00: Independent, dual channel operation       01: Two-phase operation (within single IC)         10: Three-phase operation (between two ICs)       11: Four-phase operation (between two ICs)                                                                                |                                                                                                          |                             |           |                                 |                      |         |          |               |          | ng<br>EPROM<br>: only 3-ph<br>a "0" to this |  |      |

#### NOTE

A 120° phase shift can be achieved between three phases at 3-phase plus 1-phase configuration, the 1-phase rail has the same phase as channel 1 of the master IC.

A 90° phase shift can be achieved between all four phases at all other configurations listed in the table. SYNC pins of two devices need to be connected, and PHSET pins of two devices need to be connected.



#### Table 14. Phase Configurations<sup>(1)</sup>

| PHASE CONFIGURATIONS      |           | MASTER IC |       | SLAVE IC  |        |       |  |  |  |
|---------------------------|-----------|-----------|-------|-----------|--------|-------|--|--|--|
| PHASE CONFIGURATIONS      | SYNC_MODE | ENSYNC    | PHASE | SYNC_MODE | ENSYNC | PHASE |  |  |  |
| 3-phase + 1-phase         | 00        | 1         | 10    | 11        | 1      | 10    |  |  |  |
| 4-phase                   | 00        | 1         | 11    | 11        | 1      | 11    |  |  |  |
| 2-phase + 2-phase         | 00        | (2)       | 11    | 11        | (2)    | 11    |  |  |  |
| 2-phase + dual-output     | 00        | (2)       | 11    | 11        | (2)    | 11    |  |  |  |
| Dual-output + dual-output | 00        | (2)       | 11    | 11        | (2)    | 11    |  |  |  |

(1) For 3-phase plus 1-phase configuration and 4-phase configuration, SYNC\_MODE, ENSYNC and PHASE can be programmed, saved to EEPROM at one time and then reboot the device for the new value to take effect.

(2) For all other configurations listed in the table, follow these steps to program two devices to avoid potential damage. 1. Set ENSYNC to 0 on each device.

2. Program SYNC\_MODE and PHASE correctly at both devices, save to the EEPROM and then reboot the devices.

3. Set ENSYNC to 1 on each device to enable synchronization between two devices. No reboot is needed.

#### 7.7.40 MFR\_SPECIFIC\_23 (MASK SMBALERT) (E7h)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <ul> <li>The MFR_SPECIFIC_23 (MASK SMBALERT) command may be used to prevent a warning or fault condition from asserting the SMBALERT signal. This command is unique in that it is partially paged; and partially common/shared – since some faults are channel dependent; and others are channel independent. The upper 8 bits of this register always controls and accesses the shared/common set of faults, regardless of the (00h) PAGE setting. However, the control and access for the lower 8 bits of this register are (00h) PAGE dependent and controls or reflects the currently selected page.</li> <li>TPS40425 only provides below two options for MASK_SMBALERT setting.</li> <li>When en_auto_ARA bit (auto Alert Response Address response) is enabled, all other bits in this PMBus register need to be disabled.</li> <li>When en_auto_ARA bit is disabled, any other bits in this PMBus register can be set as desired.</li> </ul> |
| Default     | 0000h<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Commo | n/Shared         | l                   |                  |                  |                  |      |                  | PAGE0, | PAGE1 |      |          |      |      |              |                  |
|-------|------------------|---------------------|------------------|------------------|------------------|------|------------------|--------|-------|------|----------|------|------|--------------|------------------|
| r/w   | r/w <sup>E</sup> | r∕w <sup>E</sup>    | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w  | r∕w <sup>E</sup> | r/w    | r/w   | r/w  | r/w      | r/w  | r/w  | r/w          | r∕w <sup>E</sup> |
| 7     | 6                | 5                   | 4                | 3                | 2                | 1    | 0                | 7      | 6     | 5    | 4        | 3    | 2    | 1            | 0                |
| motfi | mprtcl<br>_err   | msmb<br>_TO_e<br>rr | mivc             | mivd             | mpec             | mmem | en_aut<br>o_ARA  | mOTF   | mOTW  | mOCF | mOC<br>W | mOVF | mUVF | mPGO<br>OD_Z | mVIN_<br>UV      |

| Bits | Field Name  | Description                                                                                                                                                                                                      |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | motfi       | (Format: binary)<br>Default: 0b<br>0: No effe <u>ot upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_MFR_SPECIFIC[7]                                                                    |
| 6    | mprtcl_err  | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of SMB Protocol Error from the PMBus interface<br>module. One of 2 sources is STATUS_CML[1]. |
| 5    | msmb_TO_err | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of SMB_TIMEOUT from the PMBus interface<br>module. One of 2 sources is STATUS_CML[1].        |
| 4    | mivc        | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_CML[7]                                                                             |
| 3    | mivd        | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_CML[6]                                                                             |

TEXAS INSTRUMENTS

www.ti.com

#### **TPS40425**

SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018

| Bits | Field Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | mpec        | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_CML[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1    | mmem        | (Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_CML[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0    | en_auto_ARA | (Format: binary)<br>Default: 0b<br>Enables auto Alert Response Address response. When this feature is enabled, the hardware<br>automatically masks any fault source currently set from re-asserting SMB_ALERT when this<br>TPS40425 device responds to an ARA on the PMBus. This prevents PMBus "bus hogging" in the<br>case of a persistent fault in a device that consistently wins ARA arbitration due to its device<br>address. In contrast, when this bit is cleared, immediate re-assertion of SMB_ALERT is allowed in<br>the event of a persistent fault and the responsibility is upon the host to mask each source<br>individually. When WRITE_PROTECT is set to 20h, 40h or 80h, en_auto_ARA is enabled<br>automatically. |
| 7    | mOTF        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effect upon <u>SMBALERT</u><br>1: Masks <u>SMBALERT</u> assertion due to setting of STATUS_TEMPERATURE[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6    | mOTW        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_TEMPERATURE[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5    | mOCF        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_IOUT[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4    | mOCW        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_IOUT[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3    | mOVF        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_VOUT[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2    | mUVF        | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effec <u>t upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_VOUT[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1    | mPGOOD_Z    | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_WORD[11]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0    | mVIN_UV     | Functionality of mask bit:<br>(Format: binary)<br>Default: 0b<br>0: No effe <u>ct upon SMBALERT</u><br>1: Masks SMBALERT assertion due to setting of STATUS_BYTE[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



# 7.7.41 MFR\_SPECIFIC\_25 (AVS\_CONFIG) (E9h)

| Format      | Unsigned binary                                                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This register is used for setting user selectable AVS configuration (AVS enable, double transmission check, payload size, and VREF slew-rate). |
| Default     | 0002h<br>The default power-up state can be changed using the STORE_USER commands.                                                              |

| PAGE0, P         | AGE1 |                                                                                                                                                                                                         |      |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                    |                                                                                                                                  |                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                                                |                                                                                 |                                                                                                             |                                                                         |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| r/w <sup>E</sup> | r    | r                                                                                                                                                                                                       | r    | r | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | r                                                                                                                                                                  | r                                                                                                                                | r                                                                                                                                  | r                                                                                                                                     | r/w <sup>E</sup>                                                                                                                                                                            | r/w <sup>E</sup>                                                                                                                                                                 | r/w <sup>E</sup>                                                                                                                               | r/w <sup>E</sup>                                                                | r/w <sup>E</sup>                                                                                            | r/w <sup>E</sup>                                                        |
| 7                | 6    | 5                                                                                                                                                                                                       | 4    | 3 | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                  | 0                                                                                                                                | 7                                                                                                                                  | 6                                                                                                                                     | 5                                                                                                                                                                                           | 4                                                                                                                                                                                | 3                                                                                                                                              | 2                                                                               | 1                                                                                                           | 0                                                                       |
| AVS_EN           |      |                                                                                                                                                                                                         |      |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                    |                                                                                                                                  |                                                                                                                                    |                                                                                                                                       | AVS_IO                                                                                                                                                                                      | AVS_STUP                                                                                                                                                                         | TX2                                                                                                                                            | PAYLO                                                                           | AD<1:0>                                                                                                     | SLEW                                                                    |
| Bits             |      | Field I                                                                                                                                                                                                 | Name |   | De                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | escripti                                                                                                                                                           | on                                                                                                                               |                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                                                |                                                                                 |                                                                                                             |                                                                         |
| 7                |      | AVS_E                                                                                                                                                                                                   | EN   |   | <ul> <li>(Format: binary)</li> <li>Default: 0b</li> <li>AVS mode enable</li> <li>This bit, when high, enables the AVS mode of operation. Otherwise, the IC operates in t</li> <li>AVS mode. All other AVS commands (in effect, MFR_SPECIFIC_26, MFR_SPECIFIC_2</li> <li>MFR_SPECIFIC_28, and MFR_SPECIFIC_29) are write-disabled (read-only access) in</li> <li>mode. An attempt to write to any of these registers in the AVS mode results in the "oth"</li> <li>STATUS_CML to be set and SMBALERT to be declared. (MFR_SPECIFIC_27 has a sli</li> <li>exception here, as it is writeable in AVS_STARTUP mode). Also, the following PMBus c</li> <li>related to VREF_TRIM and MARGIN are disabled (both read and write) and NACK'd in 1</li> <li>mode:</li> <li>MFR_04 (D4h) VREF_TRIM</li> <li>MFR_05 (D5h) STEP_VREF_MARGIN_HIGH</li> <li>MFR_06 (D6h) STEP_VREF_MARGIN_LOW</li> <li>To change this value, the user must change this value in the register, save it to the EEP</li> <li>then reboot the device via power down for the new value to take effect.</li> <li>0: PMBus mode enabled</li> <li>1: AVS mode enabled</li> </ul> |                                                                                                                                                                    |                                                                                                                                  |                                                                                                                                    |                                                                                                                                       |                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                                                |                                                                                 | 7,<br>he AVS<br>bit in<br>ght<br>ommands<br>he AVS                                                          |                                                                         |
| 6:0<br>7:6       |      |                                                                                                                                                                                                         |      |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                    |                                                                                                                                  |                                                                                                                                    | n to rea                                                                                                                              | d-only regis                                                                                                                                                                                | sters are ignor                                                                                                                                                                  | ed.                                                                                                                                            |                                                                                 |                                                                                                             |                                                                         |
| 5                |      | AVS_IO (Format: binary)<br>Default: 0b<br>AVS I/O adjust<br>This bit, when high, chang<br>AVS_DATA signals at the<br>(channel 1). Since there is<br>to both channels. The cor<br>0: AVS CLK and DATA si |      |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                    |                                                                                                                                  |                                                                                                                                    | ne IC p<br>is a si<br>orrespo<br>signals                                                                                              | ins) from 2.<br>ngle AVS ir<br>onding bit or<br>from ASIC                                                                                                                                   | 5 V to 1.8 V.<br>Interface to TP<br>In PAGE 1 is re                                                                                                                              | This signal<br>S40425, the<br>ead-only ar<br>ogic                                                                                              | is only defi<br>e setting he                                                    | ned on PA<br>ere effective                                                                                  | GE 0<br>ely applies                                                     |
| 4                |      | AVS_S                                                                                                                                                                                                   | STUP |   | (Fe<br>De<br>AV<br>Th<br>eff<br>are<br>the<br>co<br>de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ormat: I<br>efault: 0<br>/S start<br>is bit w<br>ode. Th<br>ect, it c<br>e a few<br>a. W<br>b. V<br>ntents o<br>o<br>o<br>Pendin<br>o<br>o<br>0<br>(FR25[C<br>c. W | binary)<br>b<br>up mod<br>hen hig<br>e AVS_<br>annot b<br>key fea<br>/hen in<br>of MFR<br>g on wr<br>While o<br>After So<br>()). | e enab<br>STAR<br>STAR<br>e enab<br>tures of<br>the AV<br>chang<br>the AV<br>_27 (Eff<br>at open<br>of SoftS<br>oftStart<br>the AV | le<br>les a n<br>TUP mo<br>bled in f<br>S mod<br>ing the<br>S_STA<br>Bh). Th<br>rating s<br>Start, S<br>(this is<br>S_STA<br>ontrol o | node called<br>ode can onl<br>the non-AVS<br>VS_START<br>e, the user<br>state of the<br>RTUP mod<br>e slew rate<br>is the the cha<br>lew rate is o<br>s Normal Op<br>RTUP mod<br>f the VREF | AVS_STARTI<br>y be enabled<br>S mode, even<br>FUP mode:<br>can change to<br>AVS_STUP 1<br>le, the referen<br>of VREF is co<br>annel is in:<br>controlled by T<br>peration), Slew | UP mode, y<br>when the c<br>if the AVS<br>and from<br>bit, without<br>ce voltage<br>ontrolled by<br>TON_RISE.<br>y rate is count<br>n change t | hannel is ir<br>_STUP bit<br>the AVS_S<br>having to p<br>VREF is de<br>TON_RISI | n the AVS is<br>set high.<br>TARTUP n<br>power-cycle<br>etermined b<br>E or AVS_S<br>AVS_SLEV<br>s of MFR_2 | node (in<br>). There<br>node "on-<br>e the part<br>by the<br>SLEW,<br>V |



#### **TPS40425**

SLUSBO6C – JANUARY 2014–REVISED OCTOBER 2018

www.ti.com

| Bits | Field Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3    | TX2          | <ul> <li>(Format: binary)</li> <li>Default: 0b</li> <li>AVS Double Transmission Check Select</li> <li>This bit is used to force the AVS slave to require any AVS command to be issued twice before it is acted upon.</li> <li>0: Every commit-write actually takes effect as indicated by the AVS Master.</li> <li>1: Every commit-write attempt must be performed twice for it to take effect.</li> <li>This bit should not change while AVS is enabled.</li> </ul>                                                                                                                                                                                                                                               |
| 2:1  | PAYLOAD<1:0> | <ul> <li>(Format: binary)<br/>Default: 01b</li> <li>AVS Payload Configuration</li> <li>This bit-field determines the number of bits that the device uses for sending "Voltage" in an AVS read frame, as well as the number of bits that the device expects in an AVS write frame.</li> <li>Considering that TPS40425's encoding for the DAC voltage requires 10 bits, the setting for 8 bits is not acceptable.</li> <li>00: 8-bit voltage – Reserved, not to be used in TPS40425.</li> <li>01: 10-bit voltage, the minimum size (and the default setting).</li> <li>10: 12-bit voltage. Allowed.</li> <li>11: 16-bit voltage. Allowed.</li> <li>This bit field should not change while AVS is enabled.</li> </ul> |
| 0    | SLEW         | (Format: binary)<br>Default: 0b<br>AVS Slew rate select<br>This bit is used to select between fast (default) and slow AVS transition rates by adjusting the slew<br>rate of the error-amplifier reference voltage VREF.<br>0: Fast AVS slew rate selected (200 mV / 30 μs)<br>1: Slow AVS rate selected (2 mV / 30 μs – slowest soft-start rate)                                                                                                                                                                                                                                                                                                                                                                   |

Table 15 summarizes the various mode transitions.

| INITIAL MODE | INPUT<br>CONDITIONS |          | IF THIS EVENT<br>OCCURS     | FINAL<br>MODE |  |  |  |
|--------------|---------------------|----------|-----------------------------|---------------|--|--|--|
|              | AVS_EN              | AVS_STUP |                             |               |  |  |  |
| AVS          | Х                   | Х        | No power-cycle              | AVS           |  |  |  |
| AVS          | 1                   | 0        | Power cycle                 | AVS           |  |  |  |
| AVS          | 1                   | 1        | Power cycle                 | AVS_STARTUP   |  |  |  |
| AVS          | 0                   | Х        | Power cycle                 | PMBus         |  |  |  |
| AVS          | Х                   | 1        | No power cycle              | AVS_STARTUP   |  |  |  |
| AVS_STARTUP  | Х                   | 1        | No power cycle              | AVS_STARTUP   |  |  |  |
| AVS_STARTUP  | 1                   | 0        | With or without power cycle | AVS           |  |  |  |
| AVS_STARTUP  | 1                   | 1        | Power cycle                 | AVS_STARTUP   |  |  |  |
| AVS_STARTUP  | 0                   | Х        | Power cycle                 | PMBus         |  |  |  |
| PMBus        | Х                   | Х        | No power cycle              | PMBus         |  |  |  |
| PMBus        | 0                   | Х        | Power cycle                 | PMBus         |  |  |  |
| PMBus        | 1                   | 0        | Power cycle                 | AVS           |  |  |  |
| PMBus        | 1                   | 1        | Power cycle                 | AVS_STARTUP   |  |  |  |



# 7.7.42 MFR\_SPECIFIC\_26 (AVS\_ADDRESS) (EAh)

| Format   |       | U        | nsigned b                                                                                                                                                                                                                                                                                                                                                                       | oinary              |            |                                               |             |            |           |          |        |                          |                  |                  |                  |
|----------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|-----------------------------------------------|-------------|------------|-----------|----------|--------|--------------------------|------------------|------------------|------------------|
| Descrip  | otion | re<br>A  | This register is used for setting the device and channel address for AVS communication purposes. This register i read-only while in AVS mode. Any attempted write access when both channels are in the AVS mode results in ar ACK'ed command; but the "oth" bit in STATUS_CML is set and SMB_ALERT triggered. If only one channel is in AVS mode, then write access is allowed. |                     |            |                                               |             |            |           |          | in an  |                          |                  |                  |                  |
| Default  |       |          | 005h<br>ne defaul                                                                                                                                                                                                                                                                                                                                                               | t power-ı           | up state o | can be ch                                     | anged us    | sing the S | STORE_    | USER co  | mmands |                          |                  |                  |                  |
| r        | r     | r        | r                                                                                                                                                                                                                                                                                                                                                                               | r                   | r          | r                                             | r           | r          | r         | r        | r      | r/w <sup>E</sup>         | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |
| 7        | 6     | 5        | 4                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 2          | 1                                             | 0           | 7          | 6         | 5        | 4      | 3                        | 2                | 1                | 0                |
| —        | —     | _        | —                                                                                                                                                                                                                                                                                                                                                                               | —                   | —          | _                                             | _           | —          | —         | —        | —      | ļ                        | AVS_add          | ress<3:0         | >                |
| Bi       | ts    | Field Na | me                                                                                                                                                                                                                                                                                                                                                                              | D                   | escriptio  | n                                             |             |            |           |          |        |                          |                  |                  |                  |
| 7:<br>7: | -     |          |                                                                                                                                                                                                                                                                                                                                                                                 | N                   | ote: Any   | values w                                      | ritten to r | ead-only   | registers | are igno | red.   |                          |                  |                  |                  |
| 3:       | 0     | AVS_ad   | dress[3:0                                                                                                                                                                                                                                                                                                                                                                       | De<br>A<br>Tr<br>th | nis is a 4 | 01b<br>e address<br>-bit device<br>425 device | e AVS ac    |            |           |          |        | us. This a<br>lines only |                  |                  | identify         |

## 7.7.43 MFR\_SPECIFIC\_27 (AVS\_DAC\_DEFAULT) (EBh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This paged register is used for setting user selectable AVS reference DAC default state for each channel. When the<br>dc-dc converter power supply system starts up in AVS mode, this 10-bit DAC default determines the initial output<br>voltage level before any AVS command is issued by the host ASIC. The LSB is 2 mV.<br>This command can only be written in the non-AVS mode or AVS_STARTUP mode. In AVS mode, reads of this<br>command are allowed, however - any writes to this register (including from EEPROM during<br>RESTORE_USER_ALL) are prevented. An attempt to write to this register (not including RESTORE_USER_ALL)<br>results in an ACK'd command, but the event results in the "oth" bit in STATUS_CML to be set and SMBALERT to<br>be declared. |
| Default     | 01F4h<br>The default power-up state can be changed using the STORE USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| PAGE0 | , PAGE1 |   |   |   |   |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|-------|---------|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| r     | r       | r | r | r | r | r/w <sup>E</sup> | r/w <sup>E</sup> | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |
| 7     | 6       | 5 | 4 | 3 | 2 | 1                | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| _     | —       | _ | _ |   |   |                  |                  |                  | AVS              | _DAC_D           | EFAULT∢          | <9:0>            |                  |                  |                  |

| Bits       | Field Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2        |                 | Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1:0<br>7:0 | AVS_DAC_DEFAULT | (Format: binary)<br>Default: 0000 0001 1111 0100 b (500 decimal $\rightarrow$ 1 V)<br>Maximum: 0000 0010 1110 1110 b (750 decimal $\rightarrow$ 1.5 V)<br>Minimum: 0000 0000 1111 1010 b (250 decimal $\rightarrow$ 0.5 V)<br>An attempt to write beyond the set of limits set by the commands (AVS_CLAMP_HI,<br>AVS_CLAMP_LO) is treated as invalid data – in effect, the <u>'cml' bit in the STATUS_BYTE</u> register<br>and the 'ivd' bit in the STATUS_CML register are set, and <u>SMB_ALERT</u> asserted. |

TEXAS INSTRUMENTS

www.ti.com

# 7.7.44 MFR\_SPECIFIC\_28 (AVS\_CLAMP\_HI) (ECh)

| Format  | :        | U                                    | nsigned l                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | oinary             |                                                                                                                                                                                                                                                                                                                                            |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|---------|----------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Descrip | otion    | TI<br>or<br>fa<br>TI<br>cc<br>R<br>R | This paged register is used for setting user selectable upper limit for AVS reference DAC input for each channel.<br>The LSB is 2 mV. An attempt to write a DAC input greater than this limit (from any source – explicit AVS command<br>or AVS_DAC_DEFAULT) results in the actual DAC input being clamped to the setting in this register, and an ivd<br>fault is declared with SMBALERT being triggered.<br>This command can only be written in the non-AVS (PMBus) mode. In AVS or AVS_STARTUP mode, reads of this<br>command are allowed, however - any writes to this register (including from EEPROM during<br>RESTORE_USER_ALL) are prevented in the AVS mode. An attempt to write to this register (not including<br>RESTORE_USER_ALL) results in an ACK'd command, but the event results in the "oth" bit in STATUS_CML to be<br>set and SMBALERT to be declared. |                    |                                                                                                                                                                                                                                                                                                                                            |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| Default | :        | -                                    | 2EEh<br>he defaul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t power-ı          | up state o                                                                                                                                                                                                                                                                                                                                 | can be ch        | anged us         | sing the S       | STORE_L          | JSER co          | mmands.          |                  |                  |                  |                  |
| PAGE0   | , PAGE1  |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |                                                                                                                                                                                                                                                                                                                                            |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| r       | r        | r                                    | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | r                  | r                                                                                                                                                                                                                                                                                                                                          | r/w <sup>E</sup> | r∕w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r∕w <sup>E</sup> |
| 7       | 6        | 5                                    | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3                  | 2                                                                                                                                                                                                                                                                                                                                          | 1                | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|         |          |                                      | AVS_CLAMP_HI<9:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                                                                                                                                                                                                                                                                                                                                            |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| Bi      | its      | Field Na                             | ime                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D                  | escriptio                                                                                                                                                                                                                                                                                                                                  | n                |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| 7       | :2       |                                      | Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    |                                                                                                                                                                                                                                                                                                                                            |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|         | :0<br>:0 | AVS_CL                               | .AMP_HI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | De<br>M<br>M<br>Ar | (Format: binary)<br>Default: 0000 0010 1110 1110 b (750 decimal $\rightarrow$ 1.5 V)<br>Maximum: 0000 0010 1110 1110 b (750 decimal $\rightarrow$ 1.5 V)<br>Minimum: 0000 0000 1111 1010 b (250 decimal $\rightarrow$ 0.5 V)<br>An attempt to write beyond the above set of limits results in an ivd fault, and triggering of<br>SMBALERT. |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |

# 7.7.45 MFR\_SPECIFIC\_29 (AVS\_CLAMP\_LO) (EDh)

| Format  |         | U                           | nsigned b                                                                                      | oinary                                                              |                                                                        |                                                                                 |                                                                        |                                                                |                                                                   |                                                               |                                                            |                                                        |                                                               |                                                          |                                       |
|---------|---------|-----------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|---------------------------------------|
| Descrip | otion   | T<br>A<br>is<br>T<br>a<br>p | his pagec<br>he LSB is<br>VS_DAC<br>declared<br>his comm<br>re allowed<br>revented<br>CK'd com | 2 mV. A<br>_DEFAU<br>I with SM<br>land can<br>d, howev<br>in the AV | n attemp<br>LT) resul<br>BALERT<br>only be v<br>er - write<br>'S mode. | t to write<br>ts in the a<br>being tri<br>vritten in<br>s to this r<br>An atten | a DAC ir<br>actual DA<br>ggered.<br>the PMB<br>register (inpt to write | nput lowe<br>C input lowe<br>us mode<br>ncluding<br>te to this | er than thi<br>being clar<br>. In AVS (<br>from EEF<br>register ( | is limit (fr<br>mped to f<br>or AVS_3<br>PROM du<br>not inclu | om any s<br>the settin<br>STARTUI<br>uring RES<br>ding RES | source –<br>g in this<br>P mode,<br>STORE_U<br>STORE_U | explicit A<br>register, a<br>reads of t<br>JSER_AL<br>JSER_AL | VS comr<br>and an iv<br>this comr<br>L) are<br>L) result | nand or<br>d fault<br>mand<br>s in an |
| Default |         | -                           | 0FAh<br>he defaul                                                                              | t power-ı                                                           | ıp state c                                                             | an be ch                                                                        | anged us                                                               | ing the S                                                      | STORE_L                                                           | JSER co                                                       | mmands.                                                    |                                                        |                                                               |                                                          |                                       |
| PAGE0,  | , PAGE1 |                             |                                                                                                |                                                                     |                                                                        |                                                                                 |                                                                        |                                                                |                                                                   |                                                               |                                                            |                                                        |                                                               |                                                          |                                       |
| r       | r       | r                           | r                                                                                              | r                                                                   | r                                                                      | r/w <sup>E</sup>                                                                | r/w <sup>E</sup>                                                       | r/w <sup>E</sup>                                               | r/w <sup>E</sup>                                                  | r/w <sup>E</sup>                                              | r/w <sup>E</sup>                                           | r/w <sup>E</sup>                                       | r∕w <sup>E</sup>                                              | r∕w <sup>E</sup>                                         | r/w <sup>E</sup>                      |
| 7       | 6       | 5                           | 4                                                                                              | 3                                                                   | 2                                                                      | 1                                                                               | 0                                                                      | 7                                                              | 6                                                                 | 5                                                             | 4                                                          | 3                                                      | 2                                                             | 1                                                        | 0                                     |
|         |         |                             |                                                                                                |                                                                     |                                                                        |                                                                                 |                                                                        |                                                                | AV                                                                | S_CLAN                                                        | IP_LO<9                                                    | :0>                                                    |                                                               |                                                          |                                       |

| Bits       | Field Name   | Description                                                                                                                                                                                                                                                                                                                                |
|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2        |              | Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                               |
| 1:0<br>7:0 | AVS_CLAMP_LO | (Format: binary)<br>Default: 0000 0000 1111 1010 b (250 decimal $\rightarrow$ 0.5 V)<br>Maximum: 0000 0010 1110 1110 b (750 decimal $\rightarrow$ 1.5 V)<br>Minimum: 0000 0000 1111 1010 b (250 decimal $\rightarrow$ 0.5 V)<br>An attempt to write beyond the above set of limits results in an ivd fault, and triggering of<br>SMBALERT. |



# 7.7.46 MFR\_SPECIFIC\_30 (TEMP\_OFFSET) (EEh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This paged register is used for setting user selectable offset in the measured temperature. The specified offset value is added to the post-math digital output. The new, post-offset, post-averaging temperature is used for READ_TEMP_2 reporting and for temperature compensation of IOUT_CAL_GAIN for both reporting READ_IOUT, and OC_FAULT_LIMIT/WARN threshold setting. |
| Default     | F800h<br>The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                              |

| PAGE0    | , PAGE1 |          |    |          |                                                    |                      |                         |           |          |   |   |   |                  |                  |   |
|----------|---------|----------|----|----------|----------------------------------------------------|----------------------|-------------------------|-----------|----------|---|---|---|------------------|------------------|---|
| r        | r       | r        | r  | r        | r/w <sup>E</sup>                                   | r                    | r                       | r         | r        | r | r | r | r/w <sup>E</sup> | r/w <sup>E</sup> | r |
| 7        | 6       | 5        | 4  | 3        | 2                                                  | 1                    | 0                       | 7         | 6        | 5 | 4 | 3 | 2                | 1                | 0 |
| Expone   | nt      |          |    |          |                                                    |                      |                         |           |          |   |   |   |                  |                  |   |
| Bi       | ts      | Field Na | me | D        | escriptio                                          | n                    |                         |           |          |   |   |   |                  |                  |   |
| 7:       | 3       | Exponen  | t  | Tł<br>De | ormat: tw<br>nis is the<br>efault: 11<br>nese defa | exponen<br>111 (bin) | t for the I<br>-1 (dec) | (LSB = 0  | 0.5 deg) |   |   |   |                  |                  |   |
| 2:<br>7: | -       | Mantissa | l  | Ď(<br>M  | ormat: tw<br>efault: 000<br>inimum 7<br>aximum 0   | ) (bin) 0<br>F8 = –8 | (dec) (0<br>× 0.5 deg   | g = −4 de | g        |   |   |   |                  |                  |   |

## 7.7.47 MFR\_SPECIFIC\_32 (API\_OPTIONS) (F0h)

| Format      | Unsigned binary                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------|
| Description | This paged, user-accessible register sets the API comparator thresholds and other related options. |
| Default     | 0000h<br>The default power-up state can be changed using the STORE_USER commands.                  |

| PAG | E0, P/ | AGE1 |   |   |   |   |   |   |   |                  |                  |                  |                  |                  |                  |
|-----|--------|------|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|
| r   | r      | r    | r | r | r | r | r | r | r | r/w <sup>E</sup> |
| 7   | 6      | 5    | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5                | 4                | 3                | 2                | 1                | 0                |
|     |        |      |   |   |   |   |   |   |   | API_VAL_HIGH     | API_VAL_EN       | API_AVG          | API_EN           | API_SE           | T<1:0>           |

| Bits       | Field Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>7:6 |              | Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5          | API_VAL_HIGH | (Format: binary)<br>Default: 0b<br>API valley high threshold<br>When this bit is high, the detection threshold for the API valley circuit is increased to approximately<br>100 mV from the default value of 50 mV.                                                                                                                                                                                                                                                                             |
| 4          | API_VAL_EN   | (Format: binary)<br>Default: 0b<br>API valley enable<br>When this bit is high, API valley circuit is enabled to improve load-dump transient response. When<br>the COMP voltage drops suddenly during load-dump and the variation of COMP voltage exceeds<br>the threshold, the API valley function is triggered. As a result, both high-side and low-side switches<br>are turned off to force the load current go through the body diode of low-side switch to reduce<br>output voltage spike. |
| 3          | API_AVG      | (Format: binary)<br>Default: 0b<br>API average mode<br>When this bit is high, API circuit uses average value of COMP instead of peak value for threshold<br>detection.                                                                                                                                                                                                                                                                                                                         |



#### **TPS40425**

SLUSBO6C – JANUARY 2014–REVISED OCTOBER 2018

| Bits | Field Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | API_EN       | (Format: binary)<br>Default: 0b<br>API enable<br>When this bit is high, API circuit is enabled to improve load step-up transient response. When the<br>COMP voltage goes high suddenly during load step-up and the variation of COMP voltage<br>exceeds the threshold, the API function is triggered. As a result, additional pulses are injected to<br>reduce output voltage dip<br>0: API is disabled<br>1: API is enabled |
| 1:0  | API_SET<1:0> | (Format: binary)<br>Default: 00b<br>API comparator threshold setting<br>This is a 2-bit user setting for selecting the appropriate API comparator threshold.<br>00: 35 mV<br>01: 60 mV<br>10: 85 mV<br>11: 110 mV                                                                                                                                                                                                            |

#### 7.7.48 MFR\_SPECIFIC\_44 (DEVICE\_CODE) (FCh)

| Format    |         |            |                 |                                                          |           |            |              |            |            |          |          |           |           |            |    |
|-----------|---------|------------|-----------------|----------------------------------------------------------|-----------|------------|--------------|------------|------------|----------|----------|-----------|-----------|------------|----|
| Descrip   | otion   |            | ne DEVIC<br>de. | CE_COD                                                   | E comma   | and return | ns a 12-bi   | t unique   | identifier | code for | the devi | ice and a | 4-bit dev | ice revisi | on |
| Default   |         | 00         | C3h             |                                                          |           |            |              |            |            |          |          |           |           |            |    |
| r         | r       | r          | r               | r                                                        | r         | r          | r            | r          | r          | r        | r        | r         | r         | r          | r  |
| 7         | 6       | 5          | 4               | 3                                                        | 2         | 1          | 0            | 7          | 6          | 5        | 4        | 3         | 2         | 1          | 0  |
| Identifie | er Code |            |                 |                                                          |           |            |              |            |            |          |          | Revisio   | n Code    |            |    |
|           |         |            |                 |                                                          |           |            |              |            |            |          |          |           |           |            |    |
| Bi        | its     | Field Na   | me              | D                                                        | escriptio | n          |              |            |            |          |          |           |           |            |    |
| 7:<br>7:  | -       | Identifier | Code            | 0000 0000 1100b – Device ID Code Identifier for TPS40425 |           |            |              |            |            |          |          |           |           |            |    |
| 3:        | :0      | Revision   | Code            | 00                                                       | )11b - Re | vision C   | ode (first s | silicon st | arts at 0) |          |          |           |           |            |    |

#### 8 Applications and Implementation

#### 8.1 Application Information

The TPS40425 device is a driverless synchronous buck controller with PMBus. it can work with a power stage device to convert a higher DC input voltage to a lower DC output voltage. The device is at non-smart power mode in factory default, the below design sample shows the TPS40425 device design with TI smart power stage CSD95372A in a dual-output configuration. The output voltages of channel 1 and channel 2 are set to 1.2 V and 1.8 V, respectively.

This design procedure provides steps how to select key component values, and set the appropriate behavioral options using the PMBus functionality. The design procedure is applied to channel 1 only in this section. User can apply similar calculation for channel 2.

#### 8.2 Typical Application

#### 8.2.1 Dual-Output Application





SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018





## 8.2.2 Design Requirements

This design example uses the input parameters summarized in Table 16.

|                         | PARAMETER                                      | TEST CONDITION                                           | MIN | TYPE | MAX  | UNIT |  |  |  |  |
|-------------------------|------------------------------------------------|----------------------------------------------------------|-----|------|------|------|--|--|--|--|
| V <sub>VIN</sub>        | Input voltage                                  |                                                          | 7   | 12   | 14   | V    |  |  |  |  |
| V <sub>IN(ripple)</sub> | Input ripple voltage                           | I <sub>OUT</sub> = 25 A                                  |     |      | 0.4  | ٧    |  |  |  |  |
| V <sub>OUT</sub>        | Output voltage                                 |                                                          |     | 1.2  |      | ٧    |  |  |  |  |
|                         | Line regulation                                | $7 \text{ V} \le \text{V}_{\text{VIN}} \le 14 \text{ V}$ |     |      | 0.5% |      |  |  |  |  |
|                         | Load regulation                                | 0 V ≤ I <sub>OUT</sub> ≤ 25 A                            |     |      | 0.5% |      |  |  |  |  |
| V <sub>P-P</sub>        | Output ripple voltage                          | I <sub>OUT</sub> = 25 A                                  |     | 10   |      | mV   |  |  |  |  |
| $\Delta V_{OUT}$        | Output voltage deviation during load transient | $\Delta I_{OUT}$ = 10 A, V <sub>VIN</sub> = 12 V         |     | 60   |      | mV   |  |  |  |  |
| I <sub>OUT</sub>        | Output current                                 | $7 \text{ V} \le \text{V}_{\text{VIN}} \le 14 \text{ V}$ | 0   |      | 25   | А    |  |  |  |  |
| t <sub>SS</sub>         | Soft-start time                                |                                                          |     | 2.7  |      | ms   |  |  |  |  |
| l <sub>oc</sub>         | Output peak current overcurrent trip point     |                                                          |     | 40   |      | А    |  |  |  |  |
| η                       | Efficiency                                     | I <sub>OUT</sub> = 25 A, V <sub>VIN</sub> = 12 V         |     | 87%  |      |      |  |  |  |  |
| f <sub>SW</sub>         | Switching frequency                            |                                                          |     | 500  |      | kHz  |  |  |  |  |

### Table 16. Design Example Specifications

### 8.2.3 Design Procedure

### 8.2.3.1 Switching Frequency Selection

Select a switching frequency for the regulator. There is a tradeoff between higher and lower switching frequencies for buck converters. Higher switching frequencies may produce smaller solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which decrease efficiency and impact thermal performance. In this design, a moderate switching frequency of 500 kHz achieves both a small solution size and a high-efficiency operation. With the frequency selected, the timing resistor is calculated using Equation 10. The standard value  $40.2 \text{ k}\Omega$  is used in the design.

$$R_{\rm RT} = \frac{2 \times 10^{10}}{f_{\rm SW}} = \frac{2 \times 10^{10}}{500 \,\rm khZ} = 40 \,\rm k\Omega$$
(10)

### 8.2.3.2 Inductor Selection

Use Equation 11 to calculate the value of the output inductance. The coefficient  $K_{IND}$  represents the amount of inductor ripple current relative to the maximum output current. The output capacitor filters the inductor ripple current. Therefore, choosing a high inductor ripple current impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. Generally, maintain the  $K_{IND}$  coefficient between 0.2 and 0.3 for balanced performance. Using this target ripple current, Equation 11 describes the required inductor size calculation.

$$L1 = \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}} \times \frac{V_{IN} - V_{OUT}}{I_{OUT(max)} \times K_{IND}} = \frac{1.2 \text{ V} \times (14 \text{ V} - 1.2 \text{ V})}{14 \text{ V} \times 500 \text{ kHz} \times 25 \times 0.25} = 351 \text{ nH}$$
(11)

With a selected  $K_{IND}$  of 0.25, the target inductance (L1) calcualtes to 351 nH. Considering the variation and derating of inductance, this application uses a 470-nH inductor (Wurth Electronics part number 744355147). Equation 12 calculates the inductor ripple current . Equation 13 calculates the RMS current. Equation 13 calculates the peak current. Use these values to select an inductor with the approximate target inductance value, and to select current ratings that allow normal operation with some margin.

$$I_{RIPPLE} = \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}} \times \frac{V_{IN(max)} - V_{OUT}}{L1} = \frac{1.2V \times (14V - 1.2V)}{14V \times 500 \text{kHz} \times 470 \text{nH}} = 4.7 \text{ A}$$
(12)

$$I_{L(rms)} = \sqrt{\left(I_{OUT(max)}\right)^2 + \left(\frac{1}{12}\right) \times (I_{RIPPLE})^2} = \sqrt{(25 \text{ A})^2 + \left(\frac{1}{12}\right) \times (4.7 \text{ A})^2} = 25.04 \text{ A}$$
(13)

74 Submit Documentation Feedback

Copyright © 2014–2018, Texas Instruments Incorporated



$$I_{L(\text{peak})} = I_{\text{OUT}} + \left(\frac{1}{2}\right) \times I_{\text{RIPPLE}} = 25 \text{ A} + \left(\frac{1}{2}\right) \times 4.7 \text{ A} = 27.33 \text{ A}$$
 (14)

The WE 744355147 inductor is rated for 30 A RMS current and 50 A saturation current. Using this inductor, the ripple current  $I_{RIPPLE} = 4.7$  A, the RMS inductor current  $I_{L(rms)} = 25.04$  A, and peak inductor current  $I_{L(peak)} = 27.33$  A.

### 8.2.3.3 Output Capacitor Selection

There are two primary considerations for selecting the value of the output capacitor.

- the output voltage deviation during load transient.
- the output voltage ripple

#### 8.2.3.3.1 Output Voltage Deviation During Load Transient

The desired response to a load transient is the first criterion. The output capacitor must supply the load with the required current when not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor affects the magnitude of voltage deviation during the transient.

In order to meet the requirements for control loop stability, TPS40425 requires the addition of compensation components in the design of the error amplifier. While these compensation components provide for a stable control loop, they often also reduce the speed with which the regulator can respond to load transients. Figure 23 shows the waveforms of inductor current ( $I_L$ ) and voltage deviation ( $\Delta V_{OUT}$ ) during a  $\Delta I_{OUT}$  load step up. It also shows the response time ( $t_{RESP}$ ) that inductor current changes from previous load current to the new load current.



Figure 23. Load Transient Response Time

The response time  $t_{RESP}$  can be calculated using Equation 15 and Equation 16. Usually the cross frequency  $f_{CO}$  is set to between one tenth and one fifth of the switching frequency,  $f_{SW}$ . In the design the switching frequency is 500 kHz, therefore 50 kHz is used for  $f_{CO}$  in the calculation. Equation 18 calculates the minimum required output capacitance  $C_{OUT(min)}$ .

$$\frac{di}{dt} = 4 \times \Delta I_{OUT} \times f_{CO}$$

$$t_{RESP} = \frac{\Delta I_{OUT}}{di/dt} = \frac{1}{4 \times f_{CO}}$$

$$\Delta V_{OUT} = \frac{0.5 \times \Delta I_{OUT} \times t_{RESP}}{C_{OUT}}$$

$$(16)$$

$$(17)$$

$$C_{OUT} (min) = \frac{\Delta I_{OUT}}{T} = \frac{10 \text{ A}}{T} = 417 \text{ uF}$$

(18)

TPS40425 SLUSBO6C – JANUARY 2014 – REVISED OCTOBER 2018 NSTRUMENTS

**EXAS** 

### 8.2.3.3.2 Output Voltage Ripple

The output voltage ripple is the second criterion for selecting the value of the output capacitor. Equation 19 calculates the minimum output capacitance required to meet the output voltage ripple specification.

$$C_{OUT (min)} = \frac{1}{8 \times f_{SW}} \times \frac{I_{RIPPLE}}{V_{OUT (ripple)}} = \frac{4.7A}{8 \times 500 \text{ kHz} \times 10 \text{ mV}} = 116 \,\mu\text{F}$$
(19)

In this case, the target maximum output voltage ripple is 10 mV. Under this requirement, the minimum output capacitance for ripple is 116  $\mu$ F. Because this capacitance value is smaller than the output capacitance required for the transient response, select the output capacitance value based on the transient requirement. Considering the variation and de-rating of capacitance, in this design, use ten 100- $\mu$ F low-ESR ceramic capacitors to meet the transient specification with sufficient margin. Therefore C<sub>OUT</sub> = 1000  $\mu$ F.

Using the known target output capacitance value, Equation 20 calculates the maximum ESR the output capacitor bank allowed to meet the output voltage ripple specification. Equation 20 indicates the ESR should be less than 1.9 m $\Omega$ . Each 100- $\mu$ F ceramic capacitor contributes approximately 2 m $\Omega$ , making the effective ESR of the output capacitor bank approximately 0.2 m $\Omega$ , meeting the specification with sufficient margin.

$$\text{ESR}_{\text{MAX}} = \frac{V_{\text{OUT (ripple )}} - \left(\frac{I_{\text{RIPPLE}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}\right)}{I_{\text{RIPPLE}}} = \frac{10 \text{ mV} - \left(\frac{4.7 \text{ A}}{8 \times 500 \text{ kHz} \times 1000 \text{ }\mu\text{F}}\right)}{4.7 \text{ A}} = 1.9 \text{ m}\Omega$$
(20)

### 8.2.3.4 Input Capacitor Selection

The power stage input decoupling capacitance (effective capacitance at the VIN and PGND terminals) must be sufficient to supply the high switching currents demanded when the high-side MOSFET switches on, while providing minimal input voltage ripple as a result. This effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage with derating. The capacitor must also have a ripple current rating greater than the maximum input current ripple to the device during full load. Use Equation 21 to estimate the input rms current.

$$I_{\rm IN(rms)} = I_{\rm OUT(max)} \times \sqrt{\frac{V_{\rm OUT}}{V_{\rm IN(min)}}} \times \frac{(V_{\rm IN(min)} - V_{\rm OUT})}{V_{\rm IN(min)}} = 25 \text{ A} \times \sqrt{\frac{1.2 \text{ V}}{7 \text{ V}}} \times \frac{(7 \text{ V} - 1.2 \text{ V})}{7 \text{ V}} = 9.42 \text{ A}$$
(21)

The minimum input capacitance and ESR values for a given input voltage ripple specification, VIN(ripple), are shown in Equation 22 and Equation 23. The input ripple is composed of a capacitive portion,  $V_{\text{RIPPLE(cap)}}$ , and a resistive portion,  $V_{\text{RIPPLE(cap)}}$ .

$$C_{IN(min)} = \frac{I_{OUT(max)} \times V_{OUT}}{V_{RIPPLE(cap)} \times V_{IN(max)} \times f_{SW}} = \frac{25 \text{ A} \times 1.2 \text{ V}}{0.1 \text{ V} \times 14 \text{ V} \times 500 \text{ kHz}} = 42.8 \,\mu\text{F}$$

$$ESR_{CIN(max)} = \frac{V_{RIPPLE(ESR)}}{I_{OUT(max)} + (\frac{1}{2}) \times I_{RIPPLE}} = \frac{0.2 \text{ V}}{25 \text{ A} + (\frac{1}{2}) \times (4.7 \text{ A})} = 7.3 \,\text{m}\Omega$$
(23)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. Minimize the capacitance variations due to temperature by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature.

The input capacitor must also be selected with the DC bias taken into account. This design requires a ceramic capacitor with at least a 25-V voltage rating to support the maximum input voltage. For this design, allow 0.1-V input ripple for V<sub>RIPPLE(cap)</sub>, and 0.2-V input ripple for V<sub>RIPPLE(esr)</sub>. Using Equation 22 and Equation 23, the minimum input capacitance for this design is 42.8  $\mu$ F, and the maximum ESR is 7.3 m $\Omega$ . For this design example, five 22- $\mu$ F, 25-V ceramic capacitors and two additional 100- $\mu$ F, 25-V low-ESR electrolytic capacitors in parallel were selected for the power stage with sufficient margin.

A high frequency input voltage bypass capacitor is suggested to be placed close to the power stage to help with ringing reduction. Please refer to the datasheet of the power stage device for more application information of input capacitors.



### 8.2.3.5 VDD, BP5, BP3 Bypass Capacitor

The BP3 pin requires a minimum capacitance of 0.33  $\mu$ F connected to AGND. The BP5 pin requires approximately 1  $\mu$ F of capacitance connected to PGND. The VDD pin requires approximately 1  $\mu$ F of capacitance connected to AGND. To filter ripple on VIN, a small value resistor is recommended to be placed between the VDD pin and the VIN pin.

In this design, a  $1-\mu$ F capacitor is used for all VDD, BP5 and BP3 pins. All bypass capacitors must be placed close to the device. Place a  $1-\Omega$  resistor between the VDD pin and the VIN pin.

## 8.2.3.6 R-C Snubber

An R-C snubber needs to be placed between the switching node and PGND to reduce voltage spike on switching node. The power rating of the resistor needs to be larger than the power dissipation on the resistor with sufficient margin. To balance efficiency and spike level, a 1-nF capacitor and two  $10-\Omega$  resistors are chosen in the design. Please refer to the datasheet of the power stage device for more application information.

### 8.2.3.7 Current and Temperature Sensor

During non-smart power mode operation, the TPS40425 device use inductor DCR for current sense and external thermal transistor (x3904) for temperature sense. The current readout is with temperature compensation for the temperature variation of DCR value.

The capacitor value of R-C filter is selected as 0.22uF, the resistor value of R-C filter is calculated in Equation 24.

$$R_{S} = \frac{L}{R_{DCR} \times C_{S}} = \frac{0.47 \ \mu H}{0.67 \ m\Omega \times 0.22 \ \mu F} = 3.18 \ k\Omega$$
(24)

### 8.2.3.8 Power Sequence Between the TPS40425 Device and Power Stage

Before soft-start operation begins to generate a PWM signal, the VDD voltage for power stage must be prepared. Without preparation, the TPS40425 outputs the PWM signal at maximum duty cycle, because the power stage is not working and output voltage is not regulated.

The supply voltage (VDD) for the power stage must be above its threshold until the TPS40425 device is turned off.

### 8.2.3.9 Output Voltage Setting and Frequency Compensation Selection

A feedback divider between the DIFFO pin and AGND sets the output voltage. This design selects an R1 value of 10 k $\Omega$ . Using R1 and the desired output voltage, and calculate the value of the R<sub>BIAS</sub> resistor using Equation 25 to be 10 k $\Omega$ .

$$R_{BIAS} = \frac{V_{FB}}{V_{OIIT} - V_{FR}} \times R1 = \frac{0.6 \text{ V}}{1.2 \text{ V} - 0.6 \text{ V}} \times 10 \text{ k}\Omega = 10 \text{ k}\Omega$$
(25)

The TPS40425 device uses voltage mode control with input feedforward at single phase dual-output configuration. See the presentation *Under the Hood of Low-Voltage DC/DC Converters* from the 2003 TI Power Supply Design Seminar for an in-depth discussion of voltage-mode feedback and control. Click SLUP206 to download a copy. Frequency compensation can be accomplished using standard techniques. TI also provides a compensation calculator tool to streamline compensation design. In the TPS40k Loop Compensation Tool, the device parameters, cross frequency and phase margin are set as below.

The device parameters entered into the loop compenation tool for this design are:

• 
$$V_{VRAMP} = V_{VIN}/10$$

- VREF = 0.6 V
- GBWP = 50 MHz
- DC Gain = 80dB
- f<sub>CO</sub> = 50 kHz
- Phase Margin = 55°

The tool provides the recommended compensation components, and approximate bode plots. As a starting point, the crossover frequency should be set to  $1/10 f_{SW}$ , and the phase margin at crossover should be greater than 45°. The resulting plots should be reviewed for a few common considerations. The error amplifier gain should not hit the error amplifier gain bandwidth product (GBWP), and the error amplifier gain at switching frequency region is recommended to be approximately 20dB in general. Use the tool to calculate the system bode plot at different loading conditions to ensure that the phase does not drop below zero prior to crossover, as this condition is known as conditional stability.

The design tool provides the compensation network values as a starting point. It is always recommended to measure the real system bode plot after the design and adjust the compensation values accordingly.

These compensation values are from the tool calculation and optimization based on the measured data.

- R1 = 10 kΩ
- R1 = 0.28 kΩ
- R3 = 5 kΩ
- R<sub>BIAS</sub> = 10 kΩ
- C1 = 1500 pF
- C2 = 3300 pF
- C3 = 100 pF

### 8.2.3.10 Key PMBus Parameter Selection

The following sections summarize some of the key design parameters for the TPS40425 device can be configured via the PMBus interface, and stored to its non-volatile memory (NVM) for future use.

### 8.2.3.10.1 MFR\_SPECIFIC\_21 (OPTIONS)

The EN\_SPS bit in MFR\_SPECIFIC\_21 register is set to 0b in factory default. It must be set to 0b to allow TPS40425 to work at non-smart power mode.

The default value 20 V/V is recommended for CH1\_CSGAIN\_SEL and CH2\_CSGAIN\_SEL bits for most applications.

The en\_adc\_ctl bit is set to 1b in factory default to enable ADC operation such that the information of output voltage, output current and temperature can be provided by TPS40425 through PMBus.

### 8.2.3.10.1.1 IOUT\_CAL\_GAIN

At non-smart power mode, IOUT\_CAL\_GAIN must be equal to actual inductor DCR value for accurace current readout and OC fault protection.

#### 8.2.3.10.1.2 Enable and UVLO

The ON\_OFF\_CONFIG command is used to select the turn-on behavior of the converter. For this example, the CNTL terminal was used to enable or disable the converter, regardless of the state of OPERATION, as long as input voltage is present, and above the UVLO threshold. The CNTL terminal is pulled to BP5 via an internal 6  $\mu$ A current source if it is floating.

#### 8.2.3.10.1.3 Soft-Start Time

The TON\_RISE command sets the soft-start time, the charging current for the output capacitors needs to be considered when selecting the soft-start time. In some applications (e.g., those with large amounts of output capacitance) this current can cause false tripping of the overcurrent protection circuitry if the soft-start time is not properly selected. To avoid false tripping, the output capacitor charging current should be included when choosing a soft-start time and overcurrent threshold. The capacitor charging current can be calculated using Equation 26.

$$I_{CAP} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{1.2 \text{ V} \times 1000 \text{ }\mu\text{F}}{2.7 \text{ }\text{ms}} = 0.44 \text{ A}$$

(26)



#### 8.2.3.10.1.4 Overcurrent Threshold and Response

The IOUT\_OC\_FAULT\_LIMIT command sets the overcurrent threshold. The TPS40425 device uses inductor peak current value for overcurrent detecting. The current limit should be set to the maximum inductor peak current, plus the output capacitor charging current during start-up, plus some margin for load transients and component variation. The amount of margin required depends on the individual application, but a suggested point is between 30% and 50%. For this application, the maximum inductor peak current is 27.33 A, the output capacitor charging current is 0.44 A. This design allows some extra margin, so an overcurrent threshold of 40 A (peak current) was selected.

The IOUT\_OC\_FAULT\_RESPONE command sets the desired response to an overcurrent event. In this example, the converter is configured to hiccup in the event of an overcurrent. TPS40425 device can also be configured to latch in the event of an overcurrent.

### 8.2.4 Application Curves



Texas NSTRUMENTS

**TPS40425** 

SLUSBO6C - JANUARY 2014 - REVISED OCTOBER 2018





# 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply between 4.5 V and 20 V. There is also an input voltage limitation from power stage. For power stage CSD95372A, the recommended input voltage is up to 14.5 V. The proper bypassing of input supplies is critical for noise performance. See the power stage datasheet for layout information of input capacitors.



# 10 Layout

### 10.1 Layout Guidelines

Layout is a critical portion of good power supply design. Figure 34 shows the recommended PCB layout for dualoutput application. Below are the PCB layout considerations for TPS40425.

### 10.1.1 Layout Guidelines for TPS40425 Device

- If the analog ground (AGND) and power ground (PGND) pins are separated on the board, the power stage and related components should be terminated or bypassed to the power ground. Signal components of TPS40425 device should be terminated or bypassed to the analog ground. Connect the thermal pad of the device to power ground plane through sufficient vias. Connect AGND and PGND pins of the device to the thermal pad directly. The connection between AGND pin and thermal pad serves as the only connection between analog ground and power ground.
- If one common ground is used on the board, the TPS40425 device and related components must be placed on a noise quiet area which is isolated from fast switching voltage and current paths.
- Maintain placement of signal components and regulator bypass capacitors local to the TPS40425 device. Place them as close as possible to the terminals to which they are connected. These components include the feedback resistors, frequency compensation, the RT resistor, ADDR0 and ADDR1 resistors, as well as bypass capacitors for BP3, BP5, and VDD.
- The VSNSx and GSNSx must be routed as a differential pair on noise quiet area.
- The CSxP and CSxN must be routed as a differential pair on noise quiet area. Place a capacitor with a value or 0.22-uF or larger between CSxP and CSxN. Placed that capacitor as close to the TPS40425 device and as possible. Place a 0.1-uF capacitor between CSxN and ground, and place it close to the TPS40425 device.
- Place the thermal transistor close to the inductor. Place a bypass capacitor with a value of 1 nF or larger close to the transistor. Use a separate ground trace for the transistor. Place another 1-nF bypass capacitor close to TSNSx terminal.

### 10.1.2 Layout Guidelines for Power Stage Device

Below are the PCB layout considerations for power stage. Please refer to the datasheet of the chosen power stage for more layout information.

- Input bypass capacitors should be as close as physically possible to the VIN and GND terminals of power stage. Additionally, a high-frequency bypass capacitor on the power stage VIN terminals can help to reduce switching ringing.
- Minimize the SW copper area for best noise performance. Route sensitive traces away from SW, as it contain fast switching voltage and lend easily to capacitive coupling.
- The bypass capacitors for VDD, REFIN and TAO pins must be placed as close to the power stage as possible.



## 10.2 Layout Example



Figure 34. PCB Layout Recommendation

# 11 Device and Documentation Support

## 11.1 Device Support

### 11.1.1 Development Support

### 11.1.1.1 Texas Instruments Fusion Digital Power Designer

The TPS40425 device is fully supported by Texas Instruments Digital Power Designer. Fusion digital Power Designer is a graphical user interface (GUI) which can be used to configure and monitor the TPS40425 device via PMBus using a Texas Instruments USB-to-GPIO adaptor.

Click this link to download the Texas Instruments Fusion Digital Power Designer software package.



### Figure 35. Device Configuration with Fusion Digital Power Designer

www.ti.com

INSTRUMENTS

Texas



## **Device Support (continued)**



Figure 36. Device Monitoring with Fusion Digital Power Designer

## 11.1.1.2 TPS40k Loop Compensation Tool

At dual-output application, the TPS40425 device is a voltage mode controller; it is supported by the Texas Instruments *TPS40k Loop Compensation Tool*. The spreadsheet tool can be used to calculate frequency compensation components.

For multi-phase applications, the current information is applied to control loop to achieve current sharing between phases, the TPS40425 device is not a pure voltage mode controller any more. The compensation components value calculated in the spreadsheet tool can be used as a starting point.

Due to the component variation, PCB parasitic impedance, and layout impact, it is best to optimize the compensation components value based on measurement.

### 11.2 Trademarks

PMBus is a trademark of SMIF, Inc..

All other trademarks are the property of their respective owners.

### **11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS40425RHAR     | ACTIVE        | VQFN         | RHA                | 40   | 2500           | RoHS & Green    | (6)<br>NIPDAU                 | Level-3-260C-168 HR  | -40 to 125   | TPS<br>40425            | Samples |
| TPS40425RHAT     | ACTIVE        | VQFN         | RHA                | 40   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 125   | TPS<br>40425            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | TPS40425RHAR                | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
|    | TPS40425RHAT                | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Oct-2018



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40425RHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| TPS40425RHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

# **RHA 40**

6 x 6, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- Β. This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters





PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated