<span id="page-0-0"></span>

# 20 A Evaluation Board for Step-Down DC-to-DC Controller EVAL-ADP1828HC

### **EVALUATION BOARD DESCRIPTION**

This data sheet describes the design, operation, and test results of the 20 A ADP1828 evaluation board. The input range for this evaluation board is 6 V to 18 V, and the output voltage is 1.8 V with a maximum load current of 20 A. For this design, a switching frequency ( $f_{SW}$ ) of 300 kHz is chosen to achieve a good balance between efficiency and the sizes of the power components.

### **ADP1828 DEVICE DESCRIPTION**

The ADP1828 is a synchronous PWM voltage mode buck controller. It drives an all N-channel power stage to regulate an output voltage as low as 0.6 V to 85% of the input voltage and is sized to handle large MOSFETs for point-of-load regulators. The ADP1828 is ideal for a wide range of high power applications, such as DSP and processor core I/O power, as well as generalpurpose power in telecommunications, medical imaging, PC,

gaming, and industrial applications. It operates from an input voltage of 3 V to 18 V with an internal LDO that generates a 5 V output for a  $V_{IN}$  of 5.5 V to 18 V.

The ADP1828 operates at a pin-selectable, fixed switching frequency of either 300 kHz or 600 kHz, or at any frequency between 300 kHz and 600 kHz if a resistor is used. The frequency can also be synchronized to an external clock up to 2× the switching frequency. The clock output can be used for synchronizing the ADP1828 or another part, such the ADP1829, thus eliminating the need for an external clock source. The ADP1828 includes soft start protection (to limit inrush current from the input supply during startup), reverse current protection during soft start for a precharged output, voltage tracking, power good, as well as an adjustable lossless current-limit scheme utilizing external MOSFET sensing. The ADP1828 is offered in a 20-lead QSOP package.



### **DIGITAL PICTURE OF THE BOARD**

**DISK DRIVE POWER CONNECTOR**

Figure 1.

**Evaluation boards are only intended for device evaluation and not for production purposes. Evaluation boards are supplied "as is" and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability or fitness for a particular purpose. No license is granted by implication or otherwise under any patents or other intellectual property by application or use of evaluation boards. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Analog Devices reserves the right to change devices or specifications at any time without notice. Trademarks and registered trademarks are the property of their respective owners. Evaluation boards are not authorized to be used in life support devices or systems.** 

**Rev. 0** 

#### **One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com** ©2007 Analog Devices, Inc. All rights reserved.

 $6903 -$ 

### <span id="page-1-0"></span>**TABLE OF CONTENTS**





### **REVISION HISTORY**

8/07-Revision 0: Initial Version

### <span id="page-2-0"></span>COMPONENT DESIGN

For information in selecting power components and calculating component values, see the ADP1828 data sheet.

### **INDUCTOR SELECTION**

For this design, a 0.82 μH inductor with a 27 A saturation current rating (744355182 from Würth Elektronik Group) is selected. This is a compact flat-wire inductor with a ferrite core, which offers high performance in terms of low R<sub>DC</sub> and low core loss.

#### **INPUT CAPACITOR**

For input voltages up to 18 V and a load up to 20 A, 35 V multilayer ceramic capacitors (MLCCs) can be used. However, the 35 V MLCCs are expensive and many of them are needed. An alternative solution is to use the inexpensive aluminum electrolytic capacitors, but they are fairly large and bulky and have large ESR at low temperatures. Another alternative is to use the OS-CON™ polymer capacitors from Sanyo or the equivalent from another manufacturer because such capacitors offer a relative small size, low ESR, and high current ripple rating.

For this design, if the input voltage is 18 V and the inductor is 0.82 μH, the inductor current ripple is calculated to be about 6.6 A. The current rating of the input capacitors must be greater than 6.6 A. Two OS-CON capacitors, 20SP180M (180 μF/20 V, each with 4.28 A ripple rating), connected in parallel provides an effective ripple rating of 8.56 A and satisfies this requirement.

### **OUTPUT CAPACITOR SELECTION**

The output voltage ripple can be approximated as follows:

$$
\Delta V_{OUT} = \Delta I_L \sqrt{ESR^2 + \left(\frac{1}{8f_{SW}C_{OUT}}\right)^2 + \left(4f_{SW}ESL\right)^2} \tag{1}
$$

where:

 $\Delta V_{OUT}$  is the output ripple voltage.

 $\Delta I_L$  is the inductor ripple current.

ESR is the equivalent series resistance of the output capacitor. ESL is the equivalent series inductance of the output capacitor.

MLCCs can be used in this design. However, for a 20 A step load, a large bulk capacitance (approximately 1000 μF) is required to suppress the current ripple. Using ten 100 μF MLCCs is an expensive solution. An alternative solution is to use the aluminum electrolytic OS-CON polymer or the POSCAP™ polymer capacitors. Because of the small footprint, low height, and low ESR of POSCAP capacitors, they have been selected for the output capacitors in this design.

A minimum capacitance at the output is needed to achieve a fast load-step response and reasonable overshoot voltage. The minimum capacitance can be calculated as

$$
C_{\text{OUT,min1}} = \frac{\Delta I_{LOAD}{}^{2}L}{2V_{OUT}\Delta V_{up}}
$$
 (2)

$$
C_{\text{OUT,min2}} = \frac{\Delta I_{LOAD}^2 L}{2(V_{IN} - V_{OUT}) \Delta V_{down}}
$$
\n(3)

where:

 $\Delta I_{\text{LOAD}}$  is the step load.

 $\Delta V_{up}$  is the output voltage overshoot when the load is

stepped down.

 $\Delta V_{down}$  is the output voltage overshoot when the load is stepped up.

 $V_{IN}$  is the input voltage.

 $C_{OUT,min1}$  is the minimum capacitance according to the overshoot voltage ΔVup.

 $C_{OUT,min2}$  is the minimum capacitance according to the overshoot voltage ΔV<sub>down</sub>.

Select an output capacitance that is greater than both  $\text{C}_{\text{OUT, min1}}$ and COUT, min2.

Two 1000 μF POSCAP capacitors, 2R5TPD1000M5 (100 μF/2.5 V with 5 m $\Omega$  and 6 A current ripple rating), and one 47  $\mu$ F MLCC have been chosen for the output to satisfy a 20 A step load. These two POSCAP capacitors connected in parallel yield an effective current ripple rating of 12 A. The POSCAP capacitors suppress the large current ripples, and the 47 μF MLCC suppresses the high frequency ripples.

#### **MOSFET SELECTION**

In general, select the high-side MOSFET with fast rise and fall times and with low input capacitance. The fast rise and fall times are especially important for circuits with low duty cycles because switching loss is high. Select the low-side MOSFET with low R<sub>DSON</sub>. Switching speed is not critical because there is no switching loss in the low-side MOSFET. A small amount of power is lost in the body diode of the low-side MOSFET during the dead time.

For this design, the duty cycle range is from 10% to 30% ( $V_{IN}$  = 6 V to 18 V); therefore, finding a high-side MOSFET with fast switching and low input capacitance and a low-side MOSFET with low RDSON is critical. The BSC080N03LS from Infineon Technologies in the PG-TDSON-8, or Super-SO8 (comparable to the PowerPAK® SO-8 from Vishay Silliconix), package offers high performance in terms of fast rise and fall times (3 ns), low input capacitance (1.2 nF), and low R<sub>DSON</sub> (12 m $\Omega$  at V<sub>GS</sub> = 4.5 V), making it a great selection for the high-side MOSFET in this 20 A application. As for the low-side MOSFETs, two BSC030N03LS from Infineon Technologies connected in parallel are adequate to handle the power dissipation. The BSC030N03LS has a low R<sub>DSON</sub> of 4.7 m $\Omega$  at a V<sub>GS</sub> of 4.5 V.

Power MOSFETs in DPAK packages can also be used. Although DPAK has low thermal resistance, it has higher parasitic inductance than the PowerPAK, which may cause excessive ringing at the SW node and contribute to lower efficiency at heavy loads.

### <span id="page-3-0"></span>**SOFT START**

The soft start period is given by the following equation:

$$
C_{SS} = 8.015 \times t_{SS} \tag{4}
$$

where:

Css is the soft start capacitance in microfarads.

 $t_{SS}$  is the soft start period in seconds.

A Css of 150 nF, which yields a 19 ms soft start period, is chosen for this design.

### **CURRENT LIMIT**

The external current-limit resistor can be calculated by the following equation:

$$
R_{CL} = \frac{\left(I_{LIMIT} + \frac{\Delta I_L}{2}\right)R_{DSON} - 38 \text{ mV}}{42 \text{ }\mu\text{A}}
$$
\n(5)

where:

ILIMIT is the output limit current.  $\Delta I_L$  is the ripple current in the inductor.  $R_{DSON}$  is the on resistance of the low-side MOSFET. −38 mV is the CSL threshold voltage.

ΔIL can be approximated by

$$
\Delta I_L = \frac{V_{OUT}(1 - D)}{f_{SW} \times L} \tag{6}
$$

where:

D is the duty cycle.

L is the inductance of the inductor.

In this design,  $R_{DSON}$  of the MOSFET BSC030N03LS is 4.7 m $\Omega$ at a V<sub>GS</sub> of 4.5 V. Two BSC030N03LS MOSFETs in parallel yields an effective R<sub>DSON</sub> of 2.35 m $\Omega$ . Because L is chosen to be 0.82  $\mu$ H,  $\Delta I_L$  is calculated to be 6.6 A with a V<sub>IN</sub> of 18 V. If  $I_{LIMIT}$  is set to 25 A, R<sub>CL</sub> is calculated to be 1.33 kΩ. Keep in mind that the R<sub>DSON</sub> of the MOSFET can vary by more than 25% from part to part, and by more than 50% over the temperature range; therefore,

the actual current limit can vary by more than 50% from part to part over the temperature range. For more information on this topic or if accurate current-limit sensing is needed, see the ADP1828 data sheet.

### **SWITCHING NOISE AND OVERSHOOT REDUCTION**

An RC snubber can be added between SW and PGND to reduce noise and ringing at the SW node and at the drains of the external MOSFETs. In this design, an RC snubber is added with an RSNUB of 3.01  $\Omega$  and a C<sub>SNUB</sub> of 1.2 nF. Gate resistors can be added to reduce overshoot voltage at the drains of the MOSFETs. For more information, see the ADP1828 data sheet.

### **COMPENSATION DESIGN**

Type III compensation is used in this design because each of the output POSCAP capacitors has a low ESR of 5 mΩ. For information on calculating the compensation component values, refer to the ADP1828 data sheet.



Figure 2. Type III Compensation

The compensation values for this evaluation board have been optimized as follows:

 $R_{FF}$  = 7.5 k $\Omega$  $C_{FF}$  = 680 pF  $R_z = 20 k\Omega$  $C_I = 5.6$  nF  $C_{HF}$  = 33 pF  $R_{TOP} = 20 k\Omega$  $R_{\text{ROT}} = 10 \text{ k}\Omega$ 

<span id="page-4-0"></span>





Figure 5. Soft Start into Precharged Load







Figure 8. Inductor Current Waveform,  $V_{IN} = 12$  V, No Load







#### <span id="page-6-0"></span>**EVALUATION BOARD OPERATING INSTRUCTIONS**

- 1. Connect Jumper JP3 to the on position to enable the ADP1828.
- 2. Do not connect Jumper J7 ( $V_{IN}$  to VREG).
- 3. Connect Jumper JP2 (FREQ) to the 300 kHz position.
- 4. Connect Jumper J11 (SYNC) to GND (that is, if SYNC is not used). If SYNC is used, connect SYNC to an external clock or CLKOUT from another ADP1828.
- 5. Connect Jumper JP1 (CLKSET) to high, which sets CLKOUT to 2× the internal oscillator frequency and in phase with the oscillator, or to low, which sets CLKOUT to  $1 \times$  the oscillator frequency and  $180^\circ$  out of phase.
- 6. Connect the positive terminal of the input power supply to the input terminal, J8.
- 7. Connect the load to the V<sub>OUT</sub> terminal, J13.

#### **Table 1. Jumper Descriptions**



#### **Table 2. Evaluation Board Operating Conditions**



#### **Table 3. Temperature of the Power Components[1](#page-11-1), [2](#page-11-2)**



<sup>1</sup> After the evaluation board ran for 30 minutes at a 20 A load, the surface temperatures of the power components were measured with an infrared thermometer.  $2 V_{IN} = 12 V$ , T<sub>A</sub> = 25°C

#### **Table 4. Miscellaneous Information**



#### **Table 5. Suggestions of Power Components for Other Configurations**

<span id="page-7-1"></span><span id="page-7-0"></span>

<sup>1</sup> MOSFETS are from Infineon Technologies.<br><sup>2</sup> Input capacitors are the OS-CON type from Sanyo.<br><sup>3</sup> Output capacitors are the POSCAP type from Sanyo.

4 From Coiltronics.

5 From Würth Elektronik Group.

### <span id="page-8-0"></span>EVALUATION BOARD SCHEMATIC



Rev. 0 | Page 9 of 12

<span id="page-9-0"></span>

Figure 13. Silkscreen Layer



Figure 14. Top Layer



Figure 15. Second Layer





Figure 17. Bottom Layer

# <span id="page-10-0"></span>ORDERING INFORMATION

### **BILL OF MATERIALS**

**Table 6. Component Listing** 



#### <span id="page-11-0"></span>**ORDERING GUIDE**

**Model Description**  ADP1828HC-EVALZ<sup>1</sup> Evaluation Board

 $1 Z =$  RoHS Compliant Part.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<span id="page-11-7"></span><span id="page-11-6"></span><span id="page-11-5"></span><span id="page-11-4"></span><span id="page-11-3"></span><span id="page-11-2"></span><span id="page-11-1"></span>**©2007 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. EB06903-0-8/07(0)** 



www.analog.com

Rev. 0 | Page 12 of 12