# RENESAS

# DATASHEET

## ISL6353

Multiphase PWM Regulator for VR12 DDR Memory Systems

FN6897 Rev 0.00 September 15, 2011

The ISL6353 is a three-phase PWM buck regulator controller for VR12 DDR memory applications. The multi-phase implementation results in better system performance, superior thermal management, lower component cost and smaller PCB area.

The ISL6353 has two integrated power MOSFET drivers for implementing a cost effective and space saving power management solution.

The PWM modulator of the ISL6353 is based on Intersil's Robust Ripple Regulator<sup>™</sup> (R<sup>3</sup>) technology. Compared with the traditional multi-phase buck regulator, the R<sup>3</sup> modulator commands variable PWM switching frequency during load transients, achieving faster transient response. R<sup>3</sup> also naturally goes into pulse frequency modulation operation in light load conditions to achieve higher light load efficiency.

The ISL6353 is designed to be completely compliant with VR12 specifications. The ISL6353 has a serial VID (SVID) bus communicating with the CPU. The output can be programmed for 1-, 2- or 3-phase interleaved operation. The output voltage and power state can also be controlled independent of the serial VID bus.

The ISL6353 has several other key features. It supports DCR current sensing with a single NTC thermistor for DCR temperature compensation or accurate resistor current sensing. It also has remote voltage sense, adjustable switching frequency, current monitor, OC/OV protection and power-good. Temperature monitor and thermal alert is available too.



### Features

- VR12 Serial Communications Bus
- Precision Voltage Regulation
	- 5mV Steps with VID Fast/Slow Slew Rates
- Supports Two Current Sensing Methods
	- Lossless Inductor DCR Current Sensing
	- Precision Resistor Current Sensing
- Programmable 1, 2 or 3-Phase Operation
- Adaptive Body Diode Conduction Time Reduction
- **Superior Noise Immunity and Transient Response**
- Pin Programmable Output Voltage and Power State Mode
- Output Current Monitor and Thermal Monitor
- Differential Remote Voltage Sensing
- High Efficiency Across Entire Load Range
- Programmable Switching Frequency
- Resistor Programmable VBOOT, Power State Operation, SVID Address Setting, I<sub>MAX</sub>
- **Excellent Dynamic Current Balance Between Phases**
- ï OCP/WOC, OVP, OT Alert, PGOOD
- Small Footprint 40 Ld 5x5 TQFN Package
- Pb-Free (RoHS Compliant)

# Applications

• DDR Memory



FIGURE 1. FAST TRANSIENT RESPONSE FIGURE 2. ISL6353EVAL1Z EFFICIENCY vs LOAD



# Simplified Application Circuit Using Inductor DCR Current Sensing





## <span id="page-2-0"></span>Block Diagram





# **Pin Configuration ISL6353**



# <span id="page-3-0"></span>Pin Descriptions





# Pin Descriptions (Continued)



# Ordering Information



NOTES:

<span id="page-5-2"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **TB347** for details on reel specifications.

<span id="page-5-0"></span>2. Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-5-1"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for [ISL6353](http://www.intersil.com/products/deviceinfo.asp?pn=ISL6353#pricing)[. For more information on MSL please see techbrief](http://www.intersil.com/data/tb/tb363.pdf) TB363.



# **Table of Contents**



#### [Absolute Maximum Ratings](#page-2-0) Thermal Information



<span id="page-7-0"></span>

#### <span id="page-7-1"></span>Recommended Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-7-2"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech [Brief T](http://www.intersil.com/data/tb/tb379.pdf)B379.
- <span id="page-7-3"></span>5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Operating Conditions: V<sub>DD</sub> = 5V,  $T_A$  = 0°C to +70°C for ISL6353CRTZ and  $T_A$  = -40°C to +85°C for ISL6353IRTZ,  $f<sub>SW</sub>$  = 300kHz, unless otherwise noted. Boldface limits apply over the operating temperature range.





**Electrical Specifications** Operating Conditions: V<sub>DD</sub> = 5V, T<sub>A</sub> = 0°C to +70°C for ISL6353CRTZ and T<sub>A</sub> = -40°C to +85°C for ISL6353IRTZ,  $\mathsf{f}_\mathsf{SW}$  = 300kHz, unless otherwise noted. <mark>Boldface limits apply over the operating temperature range. (Continued)</mark>





**Electrical Specifications** Operating Conditions:  $V_{DD}$  = 5V,  $T_A$  = 0°C to +70°C for ISL6353CRTZ and  $T_A$  = -40°C to +85°C for ISL6353IRTZ, fSW = 300kHz, unless otherwise noted. Boldface limits apply over the operating temperature range. (Continued)



NOTE:

<span id="page-9-0"></span>6. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.



<span id="page-10-0"></span>



# <span id="page-10-1"></span>Theory of Operation

<span id="page-10-2"></span>

FIGURE 3.  $\,$ R $^{3}$  modulator circuit



FIGURE 4.  $R^3$  modulator operation principles in STEADY STATE



FIGURE 5.  $R^3$  modulator operation during a load STEP-UP RESPONSE

The ISL6353 is a multiphase regulator controller implementing the Intel VR12™ protocol primarily intended for use in DDR memory regulator applications. It can be programmed for 1-, 2- or 3-phase operation. It uses Intersil's patented  $R^3$  (Robust Ripple Regulator<sup>™</sup>) modulator. The R<sup>3</sup> modulator combines the best features of fixed frequency PWM and hysteretic PWM while eliminating many of their respective shortcomings. Figure 3 conceptually shows the ISL6353 multiphase  $R^3$  modulator circuit, and Figure 4 shows the principle of operation.

A current source flows from the VW pin to the COMP pin, creating a voltage window set by the resistor between the two pins. This voltage window is called the VW window in the following discussion.

Inside the IC, the modulator uses the master clock circuit to generate the clocks for the slave circuits. The modulator discharges the ripple capacitor  ${\sf C}_{\sf rm}$  with a current source equal to  ${\sf g}_{\sf m}{\sf V}_{\sf o}$ , where  $g_m$  is a gain factor. The C<sub>rm</sub> voltage V<sub>crm</sub> is a sawtooth waveform traversing between the VW and COMP voltages. It resets to VW when it hits COMP, and generates a one-shot master clock signal. A phase sequencer distributes the master clock signal to the slave circuits. If the ISL6353 is in 3-phase mode, the master clock signal will be distributed to the three phases, and the Clock1~3 signals will be 120° out-of-phase. If the ISL6353 is in 2-phase mode, the master clock signal will be distributed to Phases 1 and 2, and the Clock1 and Clock2 signals will be 180° out-of-phase. If the ISL6353 is in 1-phase mode, the master clock signal will be distributed to Phase 1 only and is the Clock1 signal.

Each slave circuit has its own ripple capacitor  $C_{rs}$ , whose voltage mimics the inductor ripple current. A  $g<sub>m</sub>$  amplifier converts the inductor voltage into a current source to charge and discharge C<sub>rs</sub>. The slave circuit turns on its PWM pulse upon receiving the clock signal, and the current source charges  $C_{rs}$ . When  $C_{rs}$ 

voltage  $V_{Crs}$  hits VW, the slave circuit turns off the PWM pulse, and the current source discharges C<sub>rs</sub>.

Since the ISL6353 individual phase modulators use a large-amplitude and noise-free synthesized signal,  $V_{\text{crs}}$ , to determine the pulse width, phase jitter is lower than conventional hysteretic mode and fixed PWM mode controllers. Unlike conventional hysteretic mode converters, the ISL6353 has an error amplifier that allows the controller to maintain 0.5% output voltage accuracy.

Figure 5 shows the principle of operation during a load step-up response. The COMP voltage rises after the load step up, generating master clock pulses more quickly, so PWM pulses turn on earlier, increasing the effective switching frequency. This allows for higher control loop bandwidth than conventional fixed frequency PWM controllers. The VW voltage rises as the COMP voltage rises, making the PWM pulses wider as well. During load step-down response, COMP voltage falls. It takes the master clock circuit longer to generate the next clock signal, so the PWM pulse is held off until needed. The VW voltage falls as the COMP voltage falls, reducing the current PWM pulse width. This kind of behavior gives the ISL6353 excellent load transient response.

The fact that all the phases share the same VW window voltage also ensures excellent dynamic current balance among phases.

#### <span id="page-11-0"></span>Diode Emulation and Period Stretching



#### FIGURE 6. DIODE EMULATION OPERATION

<span id="page-11-1"></span>ISL6353 can operate in diode emulation (DE) mode to improve light load efficiency. In DE mode, the low-side MOSFET conducts when the current is flowing from source to drain and does not allow reverse current, thus emulating a diode. As Figure [6](#page-11-1) shows, when LGATE is on, the low-side MOSFET carries current, creating negative voltage on the phase node due to the voltage drop across the ON-resistance. The ISL6353 monitors the current by monitoring the phase node voltage. It turns off LGATE when the phase node voltage reaches zero to prevent the inductor current from reversing direction and creating unnecessary power loss.

If the load current is light enough, as Figure [6](#page-11-1) shows, the inductor current will reach and stay at zero before the next phase node pulse, and the regulator is in discontinuous conduction mode (DCM). If the load current is heavy enough, the inductor current will never reach 0A, and the regulator is in CCM although the controller is in DE mode.





FIGURE 7. PERIOD STRETCHING

Figure 7 shows the principle of operation in diode emulation mode at light load. The load gets incrementally lighter in the three cases from top to bottom. The PWM on-time is determined by the VW window size and therefore it is the same, making the inductor current triangle the same in the three cases. The ISL6353 clamps the ripple capacitor voltage  $V_{\text{crs}}$  in DE mode to make it mimic the inductor current. It takes the COMP voltage longer to hit  $V_{\text{crs}}$ , naturally stretching the switching period. The inductor current triangles move further apart from each other such that the inductor current average value is equal to the load current. The reduced switching frequency helps increase light load efficiency.

#### <span id="page-12-0"></span>Start-up Timing

With the controller's  $V_{DD}$  voltage above the POR threshold, the start-up sequence begins about 1.3ms after VR\_ON exceeds the logic high threshold. The ISL6353 uses digital soft-start to ramp up the DAC to the boot voltage,  $V_{\text{BOOT}}$ .  $V_{\text{BOOT}}$  is set by the PROG2 pin resistor and the status of the VSET1/2 pins. The DAC slew rate during soft-start is about 2.5mV/µs. PGOOD is asserted high at the end of the start-up sequence indicating that the output voltage has moved to the  $V_{\text{BOOT}}$  setting, the VR is operating properly and all phases are switching. Figure 8 shows the typical start-up timing.



FIGURE 8. SOFT-START WAVEFORMS

#### <span id="page-12-1"></span>Voltage Regulation and Differential Sensing

After the start sequence, the ISL6353 regulates the output voltage to the value set by the SetVID commands through the SVID bus or to the value set by the status of the VSET1/2 pins. The ISL6353 will regulate the output voltage to VID + OFFSET (Register 33h). A differential amplifier allows remote voltage sensing for precise voltage regulation.

#### <span id="page-12-2"></span>VID Table

The ISL6353 will regulate the output voltage to VID+OFFSET (33h). Table 1 shows the output voltage setting based on the VID register setting.

| VID7        | VID <sub>6</sub> | VID <sub>5</sub> | VID4 | VID3         | VID <sub>2</sub> | VID1         | <b>VIDO</b>  |              | Hex            | V <sub>O</sub><br>M) |
|-------------|------------------|------------------|------|--------------|------------------|--------------|--------------|--------------|----------------|----------------------|
| 0           | 0                | 0                | 0    | 0            | 0                | 0            | 0            | 0            | $\Omega$       | 0.0000               |
| $\mathbf 0$ | 0                | 0                | 0    | 0            | 0                | 0            | 1            | $\mathbf 0$  | $\mathbf{1}$   | 0.2500               |
| 0           | 0                | 0                | 0    | $\mathbf 0$  | 0                | $\mathbf{1}$ | $\mathbf 0$  | 0            | $\overline{2}$ | 0.2550               |
| 0           | 0                | 0                | 0    | 0            | 0                | 1            | 1            | 0            | 3              | 0.2600               |
| 0           | 0                | 0                | 0    | 0            | 1                | 0            | 0            | 0            | 4              | 0.2650               |
| 0           | 0                | 0                | 0    | 0            | 1                | 0            | 1            | $\mathbf 0$  | 5              | 0.2700               |
| 0           | 0                | 0                | 0    | 0            | 1                | 1            | 0            | $\mathbf 0$  | 6              | 0.2750               |
| 0           | 0                | 0                | 0    | 0            | 1                | 1            | 1            | $\mathbf 0$  | $\overline{7}$ | 0.2800               |
| 0           | 0                | 0                | 0    | 1            | 0                | 0            | 0            | $\mathbf 0$  | 8              | 0.2850               |
| 0           | 0                | 0                | 0    | 1            | 0                | 0            | 1            | $\mathbf 0$  | 9              | 0.2900               |
| 0           | 0                | 0                | 0    | $\mathbf{1}$ | 0                | 1            | 0            | $\mathbf 0$  | A              | 0.2950               |
| 0           | 0                | 0                | 0    | 1            | 0                | 1            | 1            | $\mathbf 0$  | B              | 0.3000               |
| 0           | 0                | 0                | 0    | 1            | 1                | 0            | 0            | $\mathbf 0$  | C              | 0.3050               |
| 0           | 0                | 0                | 0    | 1            | 1                | 0            | 1            | $\mathbf 0$  | D              | 0.3100               |
| 0           | 0                | 0                | 0    | $\mathbf{1}$ | $\mathbf{1}$     | $\mathbf{1}$ | 0            | $\mathbf 0$  | E              | 0.3150               |
| 0           | 0                | 0                | 0    | $\mathbf{1}$ | 1                | 1            | $\mathbf{1}$ | $\mathbf 0$  | F              | 0.3200               |
| 0           | 0                | 0                | 1    | 0            | 0                | 0            | 0            | $\mathbf{1}$ | 0              | 0.3250               |
| 0           | 0                | 0                | 1    | 0            | 0                | 0            | 1            | 1            | 1              | 0.3300               |
| 0           | 0                | 0                | 1    | 0            | 0                | 1            | 0            | 1            | $\overline{2}$ | 0.3350               |
| 0           | 0                | 0                | 1    | $\Omega$     | 0                | 1            | 1            | $\mathbf{1}$ | 3              | 0.3400               |
| 0           | 0                | 0                | 1    | 0            | 1                | 0            | 0            | $\mathbf{1}$ | 4              | 0.3450               |
| O           | 0                | 0                | 1    | 0            | 1                | 0            | 1            | $\mathbf{1}$ | 5              | 0.3500               |

TABLE 1. VID TABLE



#### TABLE 1. VID TABLE (Continued)

#### TABLE 1. VID TABLE (Continued)







#### TABLE 1. VID TABLE (Continued)

#### TABLE 1. VID TABLE (Continued)







#### TABLE 1. VID TABLE (Continued)

#### TABLE 1. VID TABLE (Continued)





#### <span id="page-15-0"></span>VID OFFSET Table

The ISL6353 will regulate the output voltage to VID+OFFSET (33h). Table 2 shows the output voltage setting based on the VID register setting.





#### TABLE 2. VID TABLE (Continued)

#### TABLE 2. VID TABLE (Continued)







#### TABLE 2. VID TABLE (Continued)





<span id="page-17-3"></span><span id="page-17-1"></span>FIGURE 9. DIFFERENTIAL SENSING

<span id="page-17-2"></span>Figure 9 shows the differential voltage sensing scheme. VCCSENSE and VSS<sub>SENSE</sub> are the remote voltage sensing signals from the DDR memory. A unity gain differential amplifier senses the VSSSENSE voltage and adds it to the DAC output. The error amplifier regulates the inverting and the non-inverting input voltages to be equal as shown in Equation [1:](#page-17-1)

$$
VCC_{\text{SENSE}} = V_{\text{DAC}} + VSS_{\text{SENSE}} \tag{EQ. 1}
$$

Rewriting Equation [1](#page-17-1) gives Equation [2:](#page-17-3)

$$
VCC_{SENSE} - VSS_{SENSE} = V_{DAC}
$$
 (EQ. 2)

The VCC<sub>SENSE</sub> and VSS<sub>SENSE</sub> signals are routed from the memory socket. In most cases the remote sensing location will be on the PCB right next to one of the DDR memory sockets. If a remote sensing location is used on a module that passes through a socket then the feedback signals will be open circuit in the absence of the module. As shown in Figure [9](#page-17-2), a "catch" resistor should be added in this case to feed the local VR output voltage back to the compensator, and another "catch" resistor should be added to connect the local VR output ground to the RTN pin. These resistors, typically  $10\Omega \sim 100\Omega$ , will provide voltage feedback if the system is powered up without any memory cards installed.

#### <span id="page-17-0"></span>Inductor DCR Current-Sensing Network

The ISL6353 can sense the inductor current through the intrinsic DC Resistance (DCR) of the inductors or through precision resistors in series with the inductors. With both current-sensing methods, the voltage across capacitor C<sub>n</sub> represents the total inductor current from all phases. An amplifier converts the C<sub>n</sub> voltage, V<sub>Cn</sub>, into an internal current source,  $I_{\text{sense}}$ , with the gain set by resistor  $R_i$  shown in Equation [3.](#page-17-4)

<span id="page-17-4"></span>



The sensed current is used for current monitoring and overcurrent protection.



FIGURE 10. DCR CURRENT-SENSING NETWORK

<span id="page-18-4"></span>Figure 10 shows the inductor DCR current-sensing network for a 3-phase regulator. Inductor current flows through the DCR and creates a voltage drop. Each inductor has two resistors  $R_{sum}$  and  $R_0$  connected to the pads to accurately sense the inductor current by sensing the DCR voltage drop. The R<sub>sum</sub> and R<sub>o</sub> resistors are connected in a summing network as shown, and feed the total current information to the NTC network (consisting of  $R_{ntcs}$ ,  $R_{ntc}$ and R<sub>p</sub>) and capacitor C<sub>n</sub>. R<sub>ntc</sub> is a negative temperature coefficient (NTC) thermistor, used to compensate for the increase in inductor DCR as temperature increases.

The inductor output pads are electrically shorted in the schematic, but have some parasitic impedance in the actual board layout, which is why the signals cannot simply be shorted together for the current-sense summing network. A resistor from 1 $\Omega$ ~10 $\Omega$  for  $\mathsf{R}_{\mathsf{0}}$  is recommended to create quality signals. Since the  $\mathsf{R}_{\mathsf{0}}$  value is much smaller than the rest of the current sensing circuit, the following analysis will ignore it for simplicity.

The summed inductor current information is represented at capacitor C<sub>n</sub>. Equations [4](#page-18-0) through [8](#page-18-1) describe the frequency-domain relationship between total inductor current I<sub>o</sub>(s) and the C<sub>n</sub> voltage V<sub>Cn</sub>(s):

$$
V_{Cn}(s) = \left(\frac{R_{ntenet}}{R_{ntenet} + \frac{R_{sum}}{N}} \times \frac{DCR}{N}\right) \times I_0(s) \times A_{cs}(s)
$$
 (EQ. 4)

$$
R_{ntenet} = \frac{(R_{ntcs} + R_{ntc}) \times R_p}{R_{ntcs} + R_{ntc} + R_p}
$$
 (EQ. 5)

$$
A_{cs}(s) = \frac{1 + \frac{s}{\omega_L}}{1 + \frac{s}{\omega_{sns}}}
$$
 (EQ. 6)

$$
\omega_{\mathsf{L}} = \frac{\mathsf{DCR}}{\mathsf{L}} \tag{EQ.7}
$$

<span id="page-18-1"></span>
$$
\omega_{\text{sns}} = \frac{R_{\text{ntenet}} \times \frac{R_{\text{sum}}}{N}}{R_{\text{ntenet}} + \frac{R_{\text{sum}}}{N}} \times C_n
$$
 (EQ. 8)

where N is the number of phases.

Transfer function  $A_{CS}(s)$  always has unity gain at DC. The inductor DCR value increases as the winding temperature increases, giving higher a reading of the inductor DC current. The NTC R<sub>ntc</sub> values decreases as its temperature increases. Proper selections of R<sub>sum</sub>, R<sub>ntcs</sub>, R<sub>p</sub> and R<sub>ntc</sub> parameters ensure that V<sub>Cn</sub> represents the total inductor DC current over the temperature range of interest.

There are many sets of parameters that can properly temperaturecompensate the DCR change. Since the NTC network and the R<sub>sum</sub> resistors form a voltage divider,  $V_{cn}$  is always a fraction of the inductor DCR voltage. A higher ratio of  $V_{cn}$  to the inductor DCR voltage is recommended so the current monitor and OCP circuit has a higher signal level to work with.

A typical set of parameters that provide good temperature compensation are:  $R_{sum}$  = 3.65k $\Omega$ ,  $R_p$  = 11k $\Omega$ ,  $R_{ntcs}$  = 2.61k $\Omega$ and  $R_{ntc}$  = 10k $\Omega$  (ERT-J1VR103J). The NTC network component values may need to be fine tuned on actual boards. To help fine tune the network apply a full load condition to the regulator and record the IMON pin voltage reading immediately; then record the IMON voltage reading again when the board has reached thermal steady state. A good NTC network can limit the IMON voltage drift to within 1% over the temperature range. If droop is used for the ISL6353 based regulator the output voltage can be used for this test rather than IMON. DDR memory regulators typically do not operate with droop enabled. The Intersil evaluation board layout and current-sensing network parameters can be referred to in order to help minimize engineering time.

 $\rm V_{Cn}(s)$  needs to represent real-time  $\rm I_{o}(s)$  for the controller to achieve best OCP and IMON response. The transfer function  $\mathsf{A}_{\mathsf{CS}}(\mathsf{s})$  has a pole  $\omega_\mathsf{SNS}$  and a zero  $\omega_\mathsf{L}.$   $\omega_\mathsf{L}$  and  $\omega_\mathsf{SNS}$  should be matched so A<sub>cs</sub>(s) is unity gain at all frequencies. By forcing  $\omega_L$ equal to  $\omega_{\text{sns}}$  and solving for the solution, Equation [9](#page-18-2) gives Cn value.

<span id="page-18-2"></span>
$$
C_n = \frac{L}{\frac{R_{\text{atone}} \times \frac{R_{\text{sum}}}{N}}{R_{\text{ntone}} + \frac{R_{\text{sum}}}{N} \times DCR}}
$$
(EQ. 9)

<span id="page-18-3"></span><span id="page-18-0"></span>For example, given N = 3,  $R_{sum}$  = 3.65k $\Omega$ ,  $R_p$  = 11k $\Omega$ ,  $R_{ntcs}$  = 2.61k $\Omega$ ,  $R_{ntc}$  = 10k $\Omega$ , DCR = 0.29m $\Omega$  and L = 0.22µH, Equation [9](#page-18-2) gives  $C_n = 0.79 \mu F$ .

C<sub>n</sub> is the capacitor used to match the inductor time constant. Sometimes it takes the parallel combination of two or more capacitors to get the desired value. To verify the capacitor value is correct a repetitive load can be placed on the output voltage and the IMON voltage can be monitored. The capacitor in parallel with the IMON resistor needs to be removed for this test. The



IMON voltage should be approximately a square wave with little or no overshoot. In regulators without droop control the capacitor value can be selected to err on the high side to overdamp the current sense input to the controller to avoid overshoots.

#### <span id="page-19-0"></span>Resistor Current-Sensing Network



FIGURE 11. RESISTOR CURRENT-SENSING NETWORK

<span id="page-19-5"></span>Figure [11](#page-19-5) shows the precision resistor current-sensing network for a 3-phase solution. Each inductor has a series current-sensing resistor, R<sub>sen</sub>. R<sub>sum</sub> and R<sub>o</sub> are connected to the R<sub>sen</sub> pads to accurately capture the inductor current information. The R<sub>sum</sub> and R<sub>o</sub> resistors are connected to capacitor C<sub>n</sub>. R<sub>sum</sub> and C<sub>n</sub> form a filter for noise attenuation. Equations [10](#page-19-6) through [12](#page-19-7) give  $V_{Cn}(s)$  expressions:

$$
V_{\text{Cn}}(\mathbf{s}) = \frac{\mathbf{R}_{\text{sen}}}{N} \times I_0(\mathbf{s}) \times \mathbf{A}_{\text{Rsen}}(\mathbf{s})
$$
 (EQ. 10)

$$
A_{\text{Rsen}}(s) = \frac{1}{1 + \frac{s}{\omega_{\text{Sins}}}}
$$
(EQ. 11)

$$
\omega_{\text{Rsen}} = \frac{1}{\frac{R_{\text{sum}}}{N} \times C_n}
$$
 (EQ. 12)

Transfer function  $A_{Rsen}(s)$  always has unity gain at DC. The current-sensing resistor R<sub>sen</sub> value will not have a significant variation over temperature, so there is no need for the NTC network.

Recommended values are  $R_{sum} = 1k\Omega$  and  $C_n = 5600pF$ .

#### <span id="page-19-1"></span>Overcurrent Protection

The ISL6353 implements overcurrent protection (OCP) by comparing the average value of the measured current Isense with an internal current source reference. The OCP threshold is 60µA for 3-phase, 2-phase and 1-phase PS0 operation. In PS1/2 mode the OCP threshold is scaled based on the number of active phases in PS1/2 mode divided by the number of active phases in PS0 mode. For example, if the regulator operates in 3-phase mode in PS0, 2-phase in PS1 mode and 1-phase in PS2 mode, the OCP threshold will be 60µA in PS0 mode, 40µA in PS1 mode

and 20µA in PS2 mode. For a 2-phase design, the OCP threshold is 60µA in PS0 mode and 30µA in PS1 and PS2 mode. The ISL6353 declares a OCP fault when I<sub>sense</sub> is above the threshold for 120µs.

Referring to Equation [3](#page-17-4) and Figure [10](#page-18-4), resistor  $\mathsf{R}_{\mathsf{i}}$  sets the sensed current I<sub>sense</sub>. In general, I<sub>sense</sub> can be set to 40µA at the maximum load current expected in the design. The OCP trip level will be 1.5 times the maximum load current with a threshold at 60µA. The OCP ratio can be set to something other than 1.5 times the maximum load current by setting  $I_{\text{sense}} = 60 \mu A/OCP_{\text{ratio}}$ 

For inductor DCR sensing, Equation [13](#page-19-8) gives the DC relationship of V<sub>cn</sub>(s) and I<sub>o</sub>(s).

<span id="page-19-8"></span>
$$
V_{\text{Cn}} = \left(\frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + \frac{R_{\text{sum}}}{N}} \times \frac{\text{DCR}}{N}\right) \times I_{\text{o}}
$$
 (EQ. 13)

Substitution of Equation [13](#page-19-8) into Equation [3](#page-17-4) gives Equation [14](#page-19-9):

<span id="page-19-9"></span>
$$
II_{\text{sense}} = \frac{1}{R_i} \times \frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + \frac{R_{\text{sum}}}{N}} \times \frac{DCR}{N} \times I_0
$$
 (EQ. 14)

Therefore:

<span id="page-19-2"></span>
$$
R_{i} = \frac{R_{ntenet} \times DCR \times I_{o}}{N \times (R_{ntenet} + \frac{R_{sum}}{N}) \times I_{sense}}
$$
 (EQ. 15)

Substitution of Equation [5](#page-18-3) and application of the full load condition in Equation [15](#page-19-2) gives Equation [16:](#page-19-3)

<span id="page-19-3"></span>
$$
R_{i} = \frac{\frac{(R_{ntcs} + R_{ntc}) \times R_{p}}{R_{ntcs} + R_{ntc} + R_{p}} \times DCR \times I_{omax}}{N \times \left(\frac{(R_{ntcs} + R_{ntc}) \times R_{p}}{R_{ntcs} + R_{ntc} + R_{p}} + \frac{R_{sum}}{N}\right) \times I_{sensemax}}
$$
(EQ. 16)

<span id="page-19-6"></span>where  $I_{omax}$  is the full load current, and  $I_{sensemax}$  is the corresponding sensed current based on the desired OCP to  $I_{omax}$ ratio.

<span id="page-19-7"></span>For resistor sensing, Equation [17](#page-19-4) gives the DC relationship of V<sub>cn</sub>(s) and l<sub>o</sub>(s).

<span id="page-19-4"></span>
$$
V_{\text{Cn}} = \frac{R_{\text{sen}}}{N} \times I_0 \tag{EQ.17}
$$

Substitution of Equation [17](#page-19-4) into Equation [3](#page-17-4) gives Equation [18](#page-19-11):

<span id="page-19-11"></span>
$$
I_{\text{sense}} = \frac{1}{R_i} \times \frac{R_{\text{sen}}}{N} \times I_0
$$
 (EQ. 18)

Therefore:

$$
R_{i} = \frac{R_{sen} \times I_{o}}{N \times I_{sense}}
$$
 (EQ. 19)

Application of the full load condition gives Equation [20](#page-19-10):

<span id="page-19-10"></span>
$$
R_i = \frac{R_{sen} \times I_{omax}}{N \times I_{sensemax}}
$$
 (EQ. 20)

where  $I_{omax}$  is the full load current, and  $I_{sensemax}$  is the corresponding sensed current.



#### <span id="page-20-0"></span>Current Monitor

The ISL6353 provides a current monitor function. The IMON pin outputs a high-speed analog current source that is 1/4 times the I<sub>sense</sub> current.

$$
I_{\text{IMON}} = \frac{1}{4} \times I_{\text{sense}}
$$
 (EQ. 21)

A resistor Rimon is connected to the IMON pin to convert the IMON pin current to a voltage. The voltage across Rimon is expressed in Equation [22:](#page-20-2)

$$
V_{Rimon} = \frac{1}{4} \times I_{\text{sense}} \times R_{\text{imon}}
$$
 (EQ. 22)

Substitution of Equation [14](#page-19-9) into Equation [22](#page-20-2) gives Equation [23](#page-20-6):

$$
V_{Rimon} = \frac{1}{4R_i} \times \frac{R_{\text{ntenet}}}{R_{\text{ntenet}} + \frac{R_{\text{sum}}}{N}} \times \frac{DCR}{N} \times I_0 \times R_{\text{imon}}
$$
 (EQ. 23)

Rewriting Equation [23](#page-20-6) gives Equation [24](#page-20-7):

$$
R_{\text{imon}} = \frac{V_{\text{Rimon}} \times R_i \times (NR_{\text{ntenet}} + R_{\text{sum}})}{\frac{1}{4}R_{\text{ntenet}} \times DCR \times I_0}
$$
 (EQ. 24)

Substitution of Equation [5](#page-18-3) and application of the full load condition in Equation [24](#page-20-7) gives Equation [25:](#page-20-8)

$$
R_{imon} = \frac{V_{Rimon} \times R_i \times \left( N \frac{(R_{ntcs} + R_{ntc}) \times R_p}{R_{ntcs} + R_{ntc} + R_p} + R_{sum} \right)}{\frac{4}{4} (R_{ntcs} + R_{ntc}) \times R_p} \times DCR \times I_{omax}
$$
(EQ. 25)

where I<sub>omax</sub> is the full load current.

A capacitor C<sub>imon</sub> can be paralleled with R<sub>imon</sub> to filter the IMON pin voltage. The R<sub>imon</sub>C<sub>imon</sub> time constant is the user's choice. The time constant should be long enough such that switching frequency ripple is removed.

#### <span id="page-20-1"></span>Phase Current Balancing



FIGURE 12. CURRENT BALANCING CIRCUIT

<span id="page-20-3"></span>The ISL6353 monitors individual phase current by monitoring the ISEN1, ISEN2, and ISEN3 pin voltages. Figure 12 shows the current balancing circuit recommended for the ISL6353. Each phase node voltage is averaged by a low-pass filter consisting of R<sub>s</sub> and C<sub>s</sub>, and presented to the corresponding ISEN pin. A long

time constant for R<sub>s</sub>C<sub>s</sub> should be used such that the ISEN voltages have minimal ripple and represent the DC current flowing through the inductors. Recommended values are  $R_s = 10k\Omega$  and  $C_s = 0.22\mu F$ .

R<sub>s</sub> should be routed to the inductor phase-node pad in order to help eliminate the effect of phase node parasitic PCB DCR. Equations [26](#page-20-4) through [28](#page-20-5) give the ISEN pin voltages:

<span id="page-20-4"></span>
$$
V_{\text{ISEN1}} = (R_{\text{dcr1}} + R_{\text{pcb1}}) \times I_{\text{L1}} \tag{EQ.26}
$$

<span id="page-20-2"></span>
$$
V_{\text{ISEN2}} = (R_{\text{dcr2}} + R_{\text{pcb2}}) \times I_{\text{L2}} \tag{EQ.27}
$$

<span id="page-20-5"></span>
$$
V_{\text{ISEN3}} = (R_{\text{dcr3}} + R_{\text{pcb3}}) \times I_{\text{L3}} \tag{EQ.28}
$$

<span id="page-20-6"></span>where  $R_{dcr1}$ ,  $R_{dcr2}$  and  $R_{dcr3}$  are inductor DCR;  $R_{pcb1}$ ,  $R_{pcb2}$ and R<sub>pcb3</sub> are parasitic PCB DCR between the inductor output pad and the output voltage rail; and  $I_1$ <sub>1</sub>,  $I_1$ <sub>2</sub> and  $I_1$ <sub>3</sub> are inductor average currents.

<span id="page-20-7"></span>The ISL6353 will adjust the phase pulse-width relative to the other phases to make  $V_{\text{ISEN1}} = V_{\text{ISEN2}} = V_{\text{ISEN3}}$ , thus to achieve  $I_{L1} = I_{L2} = I_{L3}$ , when  $R_{dcr1} = R_{dcr2} = R_{dcr3}$  and  $R_{\text{pcb1}}$  =  $R_{\text{pcb2}}$  =  $R_{\text{pcb3}}$ .

Using the same components for L1, L2 and L3 will provide a good match of  $R_{dcr1}$ ,  $R_{dcr2}$  and  $R_{dcr3}$ . Board layout will determine R<sub>pcb1</sub>, R<sub>pcb2</sub> and R<sub>pcb3</sub>. Each phase should be as symmetric as possible in the PCB layout for the power delivery path between each inductor and the output voltage load, such that

<span id="page-20-8"></span>



FIGURE 13. DIFFERENTIAL-SENSING CURRENT BALANCING **CIRCUIT** 

Sometimes, it is difficult to implement a symmetric layout. For the circuit shown in Figure [12,](#page-20-3) an asymmetric layout causes different  $R_{pcb1}$ ,  $R_{pcb2}$  and  $R_{pcb3}$  resulting in phase current imbalance. Figure 13 shows a differential-sensing current balancing circuit recommended for the ISL6353. The current sensing traces should be routed to the inductor pads so they only pick up the inductor DCR voltage. Each ISEN pin sees the average voltage of three sources: its own phase inductor phase-node pad,



#### and the other two phases inductor output pads. Equations [29](#page-21-5)  through [31](#page-21-6) give the ISEN pin voltages:

$$
V_{\text{JSEN1}} = V_{\text{1p}} + V_{\text{2n}} + V_{\text{3n}} \tag{EQ.29}
$$

$$
V_{\text{ISEN2}} = V_{\text{1n}} + V_{\text{2p}} + V_{\text{3n}} \tag{EQ.30}
$$

 $V_{\text{ISEN3}} = V_{\text{1n}} + V_{\text{2n}} + V_{\text{3p}}$  (EQ. 31)

The ISL6353 will make  $V_{\text{ISEN1}} = V_{\text{ISEN2}} = V_{\text{ISEN3}}$  as in Equations [32](#page-21-8) and [33:](#page-21-9)

$$
V_{1p} + V_{2n} + V_{3n} = V_{1n} + V_{2p} + V_{3n}
$$
 (EQ. 32)

$$
V_{1n} + V_{2p} + V_{3n} = V_{1n} + V_{2n} + V_{3p}
$$
 (EQ. 33)

Rewriting Equation [32](#page-21-8) gives Equation [34](#page-21-10):

$$
V_{1p} - V_{1n} = V_{2p} - V_{2n}
$$
 (EQ. 34)

and rewriting Equation [33](#page-21-9) gives Equation [35:](#page-21-11)

$$
V_{2p} - V_{2n} = V_{3p} - V_{3n}
$$
 (EQ. 35)

Combining Equations [34](#page-21-10) and [35](#page-21-11) gives Equation [36:](#page-21-12)

$$
V_{1p} - V_{1n} = V_{2p} - V_{2n} = V_{3p} - V_{3n}
$$
 (EQ. 36)

Therefore:

$$
R_{dcr1} \times I_{L1} = R_{dcr2} \times I_{L2} = R_{dcr3} \times I_{L3}
$$
 (EQ. 37)

Current balancing  $(I_{L1} = I_{L2} = I_{L3})$  is achieved when  $R_{\text{dcr1}}$  =  $R_{\text{dcr2}}$  =  $R_{\text{dcr3}}$ .  $R_{\text{pcb1}}$ ,  $R_{\text{pcb2}}$  and  $R_{\text{pcb3}}$  will not have any effect.

Since the slave ripple capacitor voltages mimic the inductor currents, the  $R^{3m}$  modulator can naturally achieve excellent current balancing during steady-state and dynamic operation. The inductor currents follow the load current dynamic change, with the output capacitors supplying the difference. The inductor currents can track the load current well at low rep rate, but cannot keep up when the rep rate gets into the hundred-kHz range, where it is out of the control loop bandwidth. The controller achieves excellent current balancing in all cases.

### <span id="page-21-0"></span>CCM Switching Frequency

The resistor connected between the COMP pin and the VW pin sets the VW windows size, therefore setting the steady state PWM switching frequency. When the ISL6353 is in continuous conduction mode (CCM), the switching frequency is not absolutely constant due to the nature of the  $R^3$  modulator. As explained in the "Multiphase R3 Modulator" on page 11, the effective switching frequency will increase during load step-up and will decrease during load step-down to achieve fast transient response. On the other hand, the switching frequency is relatively constant at steady state. Equation [38](#page-21-4) gives an estimate of the frequency-setting resistor  $R_{\text{fset}}$  value. 20k $\Omega$  R $_{\text{fset}}$  gives approximately 300kHz switching frequency. Lower resistance yields higher switching frequency.

#### <span id="page-21-4"></span> $R_{\text{fset}}(\Omega) = 1.293 \cdot 10^{-7} \cdot F_{\text{SW}}$ =  $1.293 \cdot 10^{-7} \cdot F_{SW}^2 - 0.1445 \cdot F_{SW} + 52055$  (EQ. 38)

#### <span id="page-21-5"></span><span id="page-21-1"></span>Phase Count Configurations

The ISL6353 can be configured for 1, 2 or 3-phase operation.

<span id="page-21-6"></span>For 2-phase configuration, tie the PWM3 pin to VDD. Phase 1 and Phase 2 PWM pulses are 180° out-of-phase. Leave the ISEN3 pin open for 2-phase configuration.

For 1-phase configuration, tie the PWM3 and ISEN2 pins to VDD. In this configuration, only Phase 1 is active. The ISEN3, ISEN2, ISEN1, and FB2 pins are not used because there is no need for current balancing or the FB2 function.

#### <span id="page-21-9"></span><span id="page-21-8"></span><span id="page-21-2"></span>Modes of Operation

<span id="page-21-11"></span><span id="page-21-10"></span> $\sim$  35)

<span id="page-21-12"></span> $\sim$  36)



<span id="page-21-7"></span>

Table [3](#page-21-7) shows the modes of operation for the various power states programmed using the SetPS command through the SVID bus or by changing the state of the PSI pin. Table [3](#page-21-7) is used in conjunction with the status of the PROG2 pin. Refer to Table [7](#page-24-2) for the PROG2 programming options.

#### <span id="page-21-3"></span>Dynamic Operation

The controller responds to VID changes by slewing to the new voltage at a slew rate indicated in the SetVID command. There are three SetVID slew rates SetVID\_fast, SetVID\_slew and SetVID\_decay.

The SetVID\_fast command prompts the controller to enter CCM and to actively drive the output voltage to the new VID value at a minimum 10mV/us slew rate.

The SetVID\_slow command prompts the controller to enter CCM and to actively drive the output voltage to the new VID value at a minimum 2.5mV/µs slew rate.

The SetVID\_decay command prompts the controller to enter DE mode. The output voltage will decay down to the new VID value at a slew rate determined by the load. If the voltage decay rate is



too fast, the controller will limit the voltage slew rate at the SetVID slow slew rate.

ALERT# will be asserted low at the end of SetVID\_fast and SetVID\_slow VID transitions.

When the ISL6353 is in DE mode, it will actively drive the output voltage up when the VID changes to a higher value. DE operation will resume after reaching the new voltage level. If the load is light enough to warrant DCM, it will enter DCM after the inductor current has crossed zero for four consecutive cycles. The ISL6353 will remain in DE mode when the VID changes to a lower value. The output voltage will decay to the new value and the load will determine the slew rate.

#### <span id="page-22-0"></span>Protection Functions

The ISL6353 provides overcurrent, current-balance, overvoltage, and over-temperature protection.

#### OVERCURRENT PROTECTION

The ISL6353 determines overcurrent protection (OCP) by comparing the average value of the measured current Isense with an internal current source threshold. ISL6353 declares OCP when I<sub>sense</sub> is above the threshold for 120µs.

The way-overcurrent protection threshold is significantly above the standard overcurrent protection threshold. The way-overcurrent function is intended to provide a fast overcurrent detection and action mechanism in a short circuit output condition. Once the way-overcurrent condition is detected, the PWM outputs will immediately shut off and PGOOD will go low to maximize protection.

#### CURRENT BALANCE FAULT

The ISL6353 monitors the ISEN pin voltages to detect severe phase current imbalances. If any ISEN pin voltage is more than 20mV different than the average ISEN voltage for 1ms, the controller will declare a fault and latch off.

#### OVERVOLTAGE PROTECTION

The ISL6353 will declare an OVP fault if the output voltage exceeds 175mV above the VID set value + positive offset. In the event of an OVP condition, the OVP pin is pulled high. OVP is blanked during dynamic VID events to prevent false trigger. During soft-start, the OVP threshold is set at 2.33V to avoid a false trigger due to turn on into a precharged output capacitor bank.

#### POWER GOOD INDICATOR

The ISL6353 takes the same actions for all of the above fault protection functions: PGOOD is set low and the high-side and lowside MOSFETs are turned off. Any residual inductor current will decay through the MOSFET body diodes. These fault conditions can be reset by bringing VR\_ON low or by bringing  $V_{DD}$  below the POR threshold. When VR\_ON and  $V_{DD}$  return to their high operating levels, a soft-start will occur.

#### THERMAL MONITOR

The ISL6353 has a thermal throttling feature. If the voltage on the NTC pin goes below the 0.91V threshold, the VR\_HOT# pin is pulled low indicating the need for thermal throttling to the

system. The VR\_HOT# pin will be pulled back high if the voltage on the NTC pin goes above 0.95V.

If the voltage on the NTC pin goes below 0.93V the ALERT# pin will be pulled low indicating a thermal alert. ALERT# is reset by checking the status register. ALERT# will be pulled low again if the NTC pin voltage goes above 0.97V.

All the above fault conditions can be reset by bringing VR\_ON low or by bringing V<sub>DD</sub> below the POR threshold. When VR\_ON and  $V<sub>DD</sub>$  return to their high operating levels, a soft-start will occur.

#### VR\_HOT#/ALERT# BEHAVIOR



FIGURE 14. VR\_HOT#/ALERT# BEHAVIOR

<span id="page-22-2"></span>The controller drives a 60µA current source out of the NTC pin. The current source flows through the NTC resistor network on the pin and creates a voltage that is monitored by the controller through an A/D converter (ADC) to generate the Tzone value. Table [4](#page-22-1) shows the typical programming table for Tzone. The user needs to scale the NTC a network resistance such that it generates the NTC pin voltage that corresponds to the left-most column.

TABLE 4. TZONE TABLE

<span id="page-22-1"></span>



Figure [14](#page-22-2) shows the how the NTC network should be designed to get correct VR\_HOT#/ALERT# behavior when the system temperature rises and falls, manifested as the NTC pin voltage falling and rising. The series of events are:

- 1. The temperature rises so the NTC pin voltage drops. Tzone value changes accordingly.
- 2. The temperature crosses the threshold where Tzone register Bit 6 changes from 0 to 1.
- 3. The controller changes Status\_1 register bit 1 from 0 to 1.
- 4. The controller asserts ALERT#.
- 5. The CPU reads Status\_1 register value to know that the alert assertion is due to Tzone register bit 6 flipping.
- 6. The controller clears ALERT#.
- 7. The temperature continues rising.
- 8. The temperature crosses the threshold where Tzone register Bit 7 changes from 0 to 1.
- 9. The controllers asserts VR HOT# signal. The CPU throttles back and the system temperature starts dropping eventually.
- 10. The temperature crosses the threshold where Tzone register bit 6 changes from 1 to 0. This threshold is 1 ADC step lower than the one when VR\_HOT# gets asserted, to provide 3% hysteresis.
- 11. The controllers de-asserts VR\_HOT# signal.
- 12. The temperature crosses the threshold where Tzone register bit 5 changes from 1 to 0. This threshold is 1 ADC step lower than the one when ALERT# gets asserted during the temperature rise to provide 3% hysteresis.
- 13. The controller changes Status\_1 register bit 1 from 1 to 0.
- 14. The controller asserts ALERT#.
- 15. The CPU reads Status 1 register value to know that the alert assertion is due to Tzone register bit 5 flipping.
- 16. The controller clears ALERT#.
- Table [5](#page-23-3) summarizes the fault protection functionality.

<span id="page-23-3"></span>

#### TABLE 5. FAULT PROTECTION SUMMARY

#### <span id="page-23-0"></span>FB2 Function



FIGURE 15. FB2 FUNCTION IN 2-PHASE MODE

<span id="page-23-4"></span>Figure [15](#page-23-4) shows the FB2 function. In order to improve transient response and stability when phases are disabled in PS1 or PS2 mode, the ISL6353 FB2 function allows a second type 3 compensation network to be connected from the output voltage to the FB pin.

In PS0 mode of operation the FB2 switch is open (off). In PS1 or PS2 mode of operation the FB2 switch closes (on).

The FB2 function ensures excellent transient response in both PS0 mode and PS1/2 mode. If the FB2 function is not needed C2.2 and R3.2 can be unpopulated and the FB2 pin can be left unconnected.

#### <span id="page-23-1"></span>Adaptive Body Diode Conduction Time Reduction

In DCM, the controller turns off the low-side MOSFET when the inductor current approaches zero. During the on-time of the low-side MOSFET, the phase voltage is negative and the amount is the MOSFET  $r_{DS(ON)}$  voltage drop, which is proportional to the inductor current. A phase comparator inside the controller monitors the phase voltage during on-time of the low-side MOSFET and compares it with a threshold to determine the zero-crossing point of the inductor current. If the inductor current has not reached zero when the low-side MOSFET turns off, it will flow through the low-side MOSFET body diode, causing the phase node to have a larger voltage drop until it decays to zero. If the inductor current has crossed zero and reversed the direction when the low-side MOSFET turns off, it will flow through the high-side MOSFET body diode, causing the phase node to have a spike until the current decays to zero. The controller continues monitoring the phase voltage after turning off the low-side MOSFET and adjusts the phase comparator threshold voltage accordingly in iterative steps such that the low-side MOSFET body diode conducts for approximately 40ns to minimize the body diode-related loss.

#### <span id="page-23-2"></span>System Parameter Programming PROG1/2 Pins

ISL6353 has two system parameter programming pins PROG1 and PROG2. Some system parameters, such as maximum output current, boot voltage, number of phases for PS1 state, can be programmed by changing the resistors connected to these three pins.



Table [6](#page-24-3) shows the definition of PROG1. PROG1 defines the maximum output current setting in the IMAX register of the ISL6353.

<span id="page-24-3"></span>

TABLE 6. DEFINITION OF PROG1

Table [7](#page-24-2) shows the definition of PROG2. PROG2 defines the boot voltage, enable/disable droop and the working mode for PS1.

TABLE 7. DEFINITION OF PROG2

<span id="page-24-2"></span>

| R <sub>PROG2</sub><br>(Ω) | <b>DROOP</b>    | <b>WORKING MODE</b><br>AT PS1                                                    | V <sub>воот</sub><br>W) |
|---------------------------|-----------------|----------------------------------------------------------------------------------|-------------------------|
| 158                       | Enabled         | 1-phase CCM                                                                      | 0                       |
| 475                       | Enabled         | 1- phase CCM                                                                     | 1.20                    |
| 787                       | Enabled         | 1-phase CCM                                                                      | 1.35                    |
| 1100                      | Enabled         | 1- phase CCM                                                                     | 1.50                    |
| 1430                      | Enabled         | 2-Phase CCM (3-Phase<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration) | 1.50                    |
| 1740                      | Enabled         | 2-Phase CCM (3-Phase<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration) | 1.35                    |
| 2050                      | Enabled         | 2-Phase CCM (3-Phase<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration) | 1.20                    |
| 2370                      | Enabled         | 2-Phase CCM (3-Phase<br>Configuration)<br>1-Phase CCM (2-Phase<br>configuration) | 0                       |
| 2870                      | <b>Disabled</b> | 2-Phase CCM (3-Phase<br>Configuration)<br>1-Phase CCM (2-Phase<br>configuration) | 0                       |

TABLE 7. DEFINITION OF PROG2 (Continued)

| R <sub>PROG2</sub><br>(Ω) | <b>DROOP</b>    | <b>WORKING MODE</b><br>AT PS1                                                     | $V_{\text{BOOT}}$<br>W) |
|---------------------------|-----------------|-----------------------------------------------------------------------------------|-------------------------|
| 3480                      | <b>Disabled</b> | 2 phase CCM (3-phase<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration)  | 1.20                    |
| 4120                      | <b>Disabled</b> | 2 phase CCM (3-phase<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration)  | 1.35                    |
| 4750                      | <b>Disabled</b> | 2 phase CCM (3-phase)<br>Configuration)<br>1-Phase CCM (2-phase<br>configuration) | 1.50                    |
| 5360                      | <b>Disabled</b> | 1 phase CCM                                                                       | 1.50                    |
| 6040                      | <b>Disabled</b> | 1 phase CCM                                                                       | 1.35                    |
| 6650                      | <b>Disabled</b> | 1 phase CCM                                                                       | 1.20                    |
| 7500                      | <b>Disabled</b> | 1 phase CCM                                                                       | O                       |

#### <span id="page-24-0"></span>SVID ADDRESS Setting

The SVID address of ISL6353 can be programmed by changing the resistor connected to the ADDR pin. Table [8](#page-24-4) shows the SVID address definition.

#### TABLE 8. SVID ADDRESS DEFINITION

<span id="page-24-4"></span>

### <span id="page-24-1"></span>External Control of VOUT and Power State VSET1/2, PSI

For additional design flexibility, the ISL6353 has 3 pins that can be used to set the output voltage and power state of the regulator with external signals independent of the serial communication bus register settings.



VSET1 and VSET2 can be used to set the output voltage of the regulator. Table [9](#page-25-0) shows the available options. If VSET1 and VSET2 are connected to ground, the controller will refer only to the SVID register setting to program the output voltage. If any other logic combination is used on VSET1/2, the controller will ignore the SVID register setting and program the output voltage based on Table [8](#page-24-4) for soft-start and steady state.



<span id="page-25-0"></span>

The PSI pin can be used to set the power state of the regulator as indicated on Table [10.](#page-25-2) If PSI is connected to ground the controller will refer only to the SVID register contents to set the power state. If PSI is pulled high, the controller will enter the PS2 state. If PSI is connected to a high impedance, the controller will enter the PS1 state.

#### TABLE 10. PSI PIN DEFINITION

<span id="page-25-2"></span>

### <span id="page-25-1"></span>Supported Serial VID Data And Configuration **Registers**

The controller supports the following data and configuration registers.

TABLE 11. SUPPORTED DATA AND CONFIGURATION **REGISTERS** 

| <b>INDEX</b>    | REGISTER<br>NAME           | <b>DESCRIPTION</b>                                                                                                                                                                                                                                    | <b>DEFAULT</b><br><b>VALUE</b> |
|-----------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 00h             | <b>Vendor ID</b>           | Uniquely identifies the VR<br>vendor. Assigned by Intel.                                                                                                                                                                                              | 12h                            |
| 01h             | <b>Product ID</b>          | Uniquely identifies the VR<br>product. Intersil assigns this<br>number.                                                                                                                                                                               | 35h                            |
| 02h             | Product<br><b>Revision</b> | Uniquely identifies the revision<br>of the VR control IC. Intersil<br>assigns this data.                                                                                                                                                              |                                |
| 05h             | <b>Protocol ID</b>         | <b>Identifies which revision of SVID</b><br>protocol the controller supports.                                                                                                                                                                         | 01h                            |
| 06h             | Capability                 | <b>Identifies the SVID VR</b><br>capabilities and which of the<br>optional telemetry registers are<br>supported.                                                                                                                                      | 81h                            |
| 10h             | Status_1                   | Data register read after ALERT#<br>signal; indicating if a VR rail has<br>settled, has reached VRHOT<br>condition or has reached ICC<br>max.                                                                                                          | 00h                            |
| 11h             | Status_2                   | Data register showing Status_2<br>communication.                                                                                                                                                                                                      | 00h                            |
| 12 <sub>h</sub> | Temperature<br>Zone        | Data register showing<br>temperature zones that have<br>been entered.                                                                                                                                                                                 | 00h                            |
| 15h             | IOUT                       | Data register showing output<br>current information. The voltage<br>at the IMON pin is digitized and<br>stored in this register.                                                                                                                      | 00h                            |
| 1Ch             | Status_2_<br>LastRead      | This register contains a copy of<br>the Status 2 data that was last<br>read with the GetReg (Status_2)<br>command.                                                                                                                                    | 00h                            |
| 21h             | ICC max                    | Data register containing the ICC<br>max the platform supports; set<br>at start-up by resistor on PROG1<br>pin. The platform design<br>engineer programs this value<br>during the design process.<br>Binary format in amps, for<br>example 100A = 64h. | Refer to<br>Table 6            |
| 24h             | SR-fast                    | Slew Rate Normal, The fastest<br>slew rate the platform VR can<br>sustain. Binary format in<br>$mV/\mu s$ . i.e. OAh = $10mV/\mu s$ .                                                                                                                 | 0Ah                            |
| 25h             | <b>SR-slow</b>             | Is 4x slower than normal. Binary<br>format in mV/us. i.e.<br>$02h = 2.5mV/\mu s$                                                                                                                                                                      | 02h                            |







# <span id="page-26-0"></span>Layout Guidelines





# Layout Guidelines (Continued)









### <span id="page-28-1"></span>Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.



# <span id="page-28-0"></span>Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to [www.intersil.com/products](http://www.intersil.com/product_tree) for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: **ISL6353** 

[To report errors or suggestions for this datasheet, please go to](www.intersil.com/askourstaff) www.intersil.com/askourstaff

[FITs are available from our website at h](http://rel.intersil.com/reports/search.php)ttp://rel.intersil.com/reports/search.php

© Copyright Intersil Americas LLC 2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)



# <span id="page-29-0"></span>**Package Outline Drawing**

#### **L4 0 .5 x 5**

**4 0 LEAD THI N QUAD FLAT NO- LEAD PLASTI C PACKAGE Rev 1 , 9 / 1 0**



- **between 0.15mm and 0.27mm from the terminal tip. Dimension b applies to the metallized terminal and is measured 4.**
- **Tiebar shown (if present) is a non-functional feature. 5.**
- **located within the zone indicated. The pin #1 indentifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.**
- **7. JEDEC reference drawing: MO-220WHHE-1**

![](_page_29_Picture_10.jpeg)