#### 3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK™

## FEATURES:

- · Ref input is 5V tolerant
- 3 pairs of programmable skew outputs
- Low skew: 200ps same pair, 250ps all outputs
- Selectable positive or negative edge synchronization: Excellent for DSP applications
- Synchronous output enable
- Output frequency: 3.75MHz to 85MHz
- 2x, 4x, 1/2, and 1/4 outputs
- 3 skew grades: IDT5V993A-2: tskEw0<250ps IDT5V993A-5: tskEw0<500ps IDT5V993A-7: tskEw0<750ps</li>
- · 3-level inputs for skew and PLL range control
- · PLL bypass for DC testing
- External feedback, internal loop filter
- 12mA balanced drive outputs
- Low Jitter: <200ps peak-to-peak
- Available in QSOP package
- Use replacement part: 87952AYI-147LF

## DESCRIPTION:

The IDT5V993A is a high fanout 3.3V PLL based clock driver intended for high performance computing and data-communications applications. A key feature of the programmable skew is the ability of outputs to lead or lag the REF input signal. The IDT5V993A has six programmable skew outputs and two zero skew outputs. Skew is controlled by 3-level input signals that may be hard-wired to appropriate HIGH-MID-LOW levels.

RANGES

IDT5V993A

When the  $GND/\overline{sOE}$  pin is held low, all the outputs are synchronously enabled. However, if  $GND/\overline{sOE}$  is held high, all the outputs except 3Q0 and 3Q1 are synchronously disabled.

Furthermore, when the VCCQ/PE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When VCCQ/PE is held low, all the outputs are synchronized with the negative edge of REF. Both devices have LVTTL outputs with 12mA balanced drive outputs.

# FUNCTIONAL BLOCK DIAGRAM



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

JULY 2012

COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

#### PIN CONFIGURATION



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol | Description                           | Max             | Unit |
|--------|---------------------------------------|-----------------|------|
|        | Supply Voltage to Ground              | -0.5 to +7      | V    |
| VI     | DC Input Voltage                      | -0.5 to Vcc+0.5 | V    |
|        | REF Input Voltage                     | -0.5 to +5.5    | V    |
|        | Maximum Power Dissipation (TA = 85°C) | 0.66            | W    |
| Tstg   | Storage Temperature                   | -65 to +150     | °C   |

NOTE:

 Stresses beyond those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### $CAPACITANCE(TA = +25^{\circ}C, f = 1MHz, VIN = 0V)$

| Parameter | Description       | Тур. | Max. | Unit |
|-----------|-------------------|------|------|------|
| CIN       | Input Capacitance | 4    | 6    | pF   |

NOTE:

 Capacitance applies to all inputs except TEST and FS. It is characterized but not production tested.

# PIN DESCRIPTION

| Pin Name                    | Туре | Description                                                                                                                        |
|-----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| REF                         | IN   | Reference Clock Input                                                                                                              |
| FB                          | IN   | Feedback Input                                                                                                                     |
| TEST <sup>(1)</sup>         | IN   | When MID or HIGH, disables PLL (except for conditions of Note 1). REF goes to all outputs. Skew Selections (See Control            |
|                             |      | Summary Table) remain in effect. Set LOW for normal operation.                                                                     |
| GND/ $\overline{sOE}^{(1)}$ | IN   | Synchronous Output Enable. When HIGH, it stops clock outputs (except 3Q0 and 3Q1) in a LOW state - 3Q0 and 3Q1 may be used         |
|                             |      | as the feedback signal to maintain phase lock. When TEST is held at MID level and GND/ SOE is HIGH, the nF[1:0] pins act as output |
|                             |      | disable controls for individual banks when $nF_{[1:0]} = LL$ . Set GND/ $\overline{sOE}$ LOW for normal operation.                 |
| Vccq/PE                     | IN   | Selectable positive or negative edge control. When LOW/HIGH the outputs are synchronized with the negative/positive edge of        |
|                             |      | the reference clock.                                                                                                               |
| nF[1:0]                     | IN   | 3-level inputs for selecting 1 of 9 skew taps or frequency functions                                                               |
| FS                          | IN   | Selects appropriate oscillator circuit based on anticipated frequency range. (See PLL Programmable Skew Range.)                    |
| nQ[1:0]                     | OUT  | Three output banks of two outputs with programmable skew (1Q:3Q), and 4Q output has fixed zero skew outputs.                       |
| VCCN                        | PWR  | Power supply for output buffers                                                                                                    |
| Vccq                        | PWR  | Power supply for phase locked loop and other internal circuitry                                                                    |
| GND                         | PWR  | Ground                                                                                                                             |

NOTE:

1. When TEST = MID and  $GND/\overline{sOE}$  = HIGH, PLL remains active.

#### PROGRAMMABLE SKEW

Output skew with respect to the REF input is adjustable to compensate for PCB trace delays, backplane propagation delays or to accommodate requirements for special timing relationships between clocked components. Skew is selectable as a multiple of a time unit tu which is of the order of a nanosecond (see PLL Programmable Skew Range and Resolution Table). There are nine skew configurations available for each output pair. These configurations are chosen by the nF1:0 control pins. In order to minimize the number of control pins, 3-level inputs (HIGH-MID-LOW) are used, they are intended for but not restricted to hard-wiring. Undriven 3-level inputs default to the MID level. Where programmable skew is not a requirement, the control pins can be left open for the zero skew default setting. The Control Summary Table shows how to select specific skew taps by using the nF1:0 control pins.

#### IDT5V993A 3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK

#### EXTERNAL FEEDBACK

By providing external feedback, the IDT5V993A gives users flexibility with regard to skew adjustment. The FB signal is compared with the input REF signal at the phase detector in order to drive the VCO. Phase differences cause the VCO of the PLL to adjust upwards or downwards accordingly. An internal loop filter moderates the response of the VCO to the phase detector. The loop filter transfer function has been chosen to provide minimal jitter (or frequency variation) while still providing accurate responses to input frequency changes.

#### PLL PROGRAMMABLE SKEW RANGE AND RESOLUTION TABLE

|                                             | FS = LOW      | FS = MID      | FS = HIGH     | Comments        |
|---------------------------------------------|---------------|---------------|---------------|-----------------|
| Timing Unit Calculation (tu)                | 1/(44 х FNOM) | 1/(26 х FNOM) | 1/(16 х FNOM) |                 |
| VCO Frequency Range (FNOM) <sup>(1,2)</sup> | 15 to 35MHz   | 25 to 60MHz   | 40 to 85 MHz  |                 |
| Skew Adjustment Range <sup>(3)</sup>        |               |               |               |                 |
| Max Adjustment:                             | ±9.09ns       | ±9.23ns       | ±9.38ns       | ns              |
|                                             | ±49°          | ±83°          | ±135°         | Phase Degrees   |
|                                             | ±14%          | ±23%          | ±37%          | % of Cycle Time |
| Example 1, FNOM = 15MHz                     | t∪ = 1.52ns   |               | —             |                 |
| Example 2, FNOM = 25MHz                     | t∪ = 0.91ns   | t∪ = 1.54ns   | _             |                 |
| Example 3, FNOM = 30MHz                     | t∪ = 0.76ns   | t∪ = 1.28ns   | —             |                 |
| Example 4, FNOM = 40MHz                     | —             | t∪ = 0.96ns   | t∪ = 1.56ns   |                 |
| Example 5, FNOM = 50MHz                     | —             | t∪ = 0.77ns   | t∪ = 1.25ns   |                 |
| Example 6, FNOM = 80MHz                     | _             | _             | t∪ = 0.78ns   |                 |

NOTES:

1. The device may be operated outside recommended frequency ranges without damage, but functional operation is not guaranteed. Selecting the appropriate FS value based on input frequency range allows the PLL to operate in its 'sweet spot' where jitter is lowest.

2. The level to be set on FS is determined by the nominal operating frequency of the VCO and Time Unit Generator. The VCO frequency always appears at 1Q1:0, 2Q1:0, and the higher outputs when they are operated in their undivided modes. The frequency appearing at the REF and FB inputs will be the same as the VCO when the output connected to FB is undivided. The frequency of the REF and FB inputs will be 1/2 or 1/4 the VCO frequency when the part is configured for a frequency multiplication by using a divided output as the FB input.

3. Skew adjustment range assumes that a zero skew output is used for feedback. If a skewed Q output is used for feedback, then adjustment range will be greater. For example if a 4tu skewed output is used for feedback, all other outputs will be skewed –4tu in addition to whatever skew value is programmed for those outputs. 'Max adjustment' range applies to output pairs 3 and 4 where ± 6tu skew adjustment is possible and at the lowest FNOM value.

### CONTROL SUMMARY TABLE FOR FEEDBACK SIGNALS

| nF1:0             | Skew (Pair #1, #2) | Skew (Pair #3) |
|-------------------|--------------------|----------------|
| LL <sup>(1)</sup> | -4tu               | Divide by 2    |
| LM                | -3tu               | 6tU            |
| LH                | −2t∪               | 4t∪            |
| ML                | -1tu               | -2t∪           |
| MM                | Zero Skew          | Zero Skew      |
| МН                | 1tu                | 2tu            |
| HL                | 2tu                | 4tu            |
| НМ                | 3t∪                | 6tu            |
| нн                | 4t∪                | Divide by 4    |

NOTE:

1. LL disables outputs if TEST = MID and  $GND/\overline{sOE}$  = HIGH.

# RECOMMENDED OPERATING RANGE

|        |                               | IDT5V993A-5, -7 |      | IDT5V        |      |      |
|--------|-------------------------------|-----------------|------|--------------|------|------|
|        |                               | (Industrial)    |      | (Commercial) |      |      |
| Symbol | Description                   | Min.            | Max. | Min.         | Max. | Unit |
| Vcc    | Power Supply Voltage          | 3               | 3.6  | 3            | 3.6  | V    |
| ТА     | Ambient Operating Temperature | -40             | +85  | 0            | +70  | °C   |

### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

| Symbol | Parameter                           | Conditions                 |                         | Min.      | Max.      | Unit |
|--------|-------------------------------------|----------------------------|-------------------------|-----------|-----------|------|
| Vih    | Input HIGH Voltage                  | Guaranteed Logic HIGH (REF | 2                       | —         | V         |      |
| VIL    | Input LOW Voltage                   | Guaranteed Logic LOW (REF, | FB Inputs Only)         | —         | 0.8       | V    |
| Vінн   | Input HIGH Voltage <sup>(1)</sup>   | 3-Level Inputs Only        |                         | Vcc-0.6   | —         | V    |
| VIMM   | Input MID Voltage <sup>(1)</sup>    | 3-Level Inputs Only        |                         | Vcc/2-0.3 | Vcc/2+0.3 | V    |
| VILL   | Input LOW Voltage <sup>(1)</sup>    | 3-Level Inputs Only        |                         | —         | 0.6       | V    |
| lin    | Input Leakage Current               | VIN = Vcc or GND           | —                       | ±5        | μA        |      |
|        | (REF, FB Inputs Only)               | Vcc = Max.                 |                         |           |           |      |
|        |                                     | VIN = Vcc                  | HIGH Level              | —         | ±200      |      |
| 13     | 3-Level Input DC Current (TEST, FS) | VIN = Vcc/2                | MID Level               | _         | ±50       | μA   |
|        |                                     | VIN = GND                  | LOW Level               | —         | ±200      | ]    |
| IPU    | Input Pull-Up Current (Vccq/PE)     | Vcc = Max., VIN = GND      |                         | —         | ±100      | μA   |
| IPD    | Input Pull-Down Current (GND/SOE)   | Vcc = Max., VIN = Vcc      | —                       | ±100      | μA        |      |
| Vон    | Output HIGH Voltage                 | Vcc = Min., IOн = —12mA    | Vcc = Min., IOн = —12mA |           |           | V    |
| Vol    | Output LOW Voltage                  | Vcc = Min., IoL = 12mA     |                         | —         | 0.55      | V    |

NOTE:

1. These inputs are normally wired to Vcc, GND, or unconnected. Internal termination resistors bias unconnected inputs to Vcc/2. If these inputs are switched, the function and timing of the outputs may be glitched, and the PLL may require an additional tLOCK time before all datasheet limits are achieved.

### POWER SUPPLY CHARACTERISTICS

| Symbol | Parameter                               | Test Conditions <sup>(1)</sup>                     | Typ. <sup>(2)</sup> | Max. | Unit   |
|--------|-----------------------------------------|----------------------------------------------------|---------------------|------|--------|
| lccq   | Quiescent Power Supply Current          | Vcc = Max., TEST = MID, REF = LOW,                 | 8                   | 25   | mA     |
|        |                                         | $VCC/PE = LOW, GND/\overline{SOE} = LOW,$          |                     |      |        |
|        |                                         | All outputs unloaded                               |                     |      |        |
| ΔIcc   | Power Supply Current per Input HIGH     | Vcc = Max., VIN = 3V                               | 1                   | 30   | μA     |
| ICCD   | Dynamic Power Supply Current per Output | Vcc = Max., CL = 0pF                               | 55                  | 90   | μA/MHz |
| Ітот   | Total Power Supply Current              | Vcc = 3.3V, Fref = 20MHz, $CL = 160pF^{(1)}$       | 29                  | —    |        |
|        |                                         | VCC = $3.3V$ , Fref = $33MHz$ , CL = $160pF^{(1)}$ | 42                  | —    | mA     |
|        |                                         | VCC = 3.3V, FREF = $66MHz$ , CL = $160pF^{(1)}$    | 76                  | —    |        |

NOTE:

1. For eight outputs, each loaded with 20pF.

## INPUT TIMING REQUIREMENTS

| Symbol | Description <sup>(1)</sup>                    | Min. | Max. | Unit |
|--------|-----------------------------------------------|------|------|------|
| tR, tF | Maximum input rise and fall times, 0.8V to 2V | —    | 10   | ns/V |
| tPWC   | Input clock pulse, HIGH or LOW                | 3    | _    | ns   |
| Dн     | Input duty cycle                              | 10   | 90   | %    |
| Ref    | Reference Clock Input                         | 3.75 | 85   | MHz  |

NOTE:

1. Where pulse width implied by DH is less than tPWc limit, tPWc limit applies.

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE

|                 |                                                             |                                | I     | DT5V993A                  | -2    | 10         | )<br>T5V993A | -5        | ID.      | T5V993A    | -7    |      |
|-----------------|-------------------------------------------------------------|--------------------------------|-------|---------------------------|-------|------------|--------------|-----------|----------|------------|-------|------|
| Symbol          | Parameter                                                   |                                | Min.  | Тур.                      | Max.  | Min.       | Тур.         | Max.      | Min.     | Тур.       | Max.  | Unit |
| FNOM            | VCO Frequency Range                                         |                                |       |                           | See F | PLL Progra | ammable S    | Skew Rang | e and Re | solution 1 | Table |      |
| trpwh           | REF Pulse Width HIGH(11)                                    |                                | 3     | _                         | _     | 3          | _            | —         | 3        | _          | _     | ns   |
| tRPWL           | REF Pulse Width LOW <sup>(11)</sup>                         |                                | 3     | —                         | —     | 3          | _            | —         | 3        | -          | _     | ns   |
| t∪              | Programmable Skew Time Unit                                 |                                |       | See Control Summary Table |       |            |              |           |          |            |       |      |
| <b>t</b> SKEWPR | Zero Output Matched-Pair Skew (xQ0, xQ1) <sup>(1,2,3)</sup> |                                | —     | 0.05                      | 0.2   | _          | 0.1          | 0.25      | —        | 0.1        | 0.25  | ns   |
| tSKEW0          | Zero Output Skew (All Outputs)                              | 1,4)                           | _     | 0.1                       | 0.25  | _          | 0.25         | 0.5       | _        | 0.3        | 0.75  | ns   |
| tSKEW1          | Output Skew                                                 |                                | _     | 0.25                      | 0.5   | _          | 0.6          | 0.7       | _        | 0.6        | 1     | ns   |
|                 | (Rise-Rise, Fall-Fall, Same Class Outputs) <sup>(1,6)</sup> |                                |       |                           |       |            |              |           |          |            |       | 1    |
| tSKEW2          | Output Skew                                                 |                                | _     | 0.3                       | 1.2   | _          | 0.5          | 1.2       | _        | 1          | 1.5   | ns   |
|                 | (Rise-Fall, Divided-Divided)(1,6)                           |                                |       |                           |       |            |              |           |          |            |       | 1    |
| tskew3          | Output Skew                                                 |                                | _     | 0.25                      | 0.5   | _          | 0.5          | 0.7       | _        | 0.7        | 1.2   | ns   |
|                 | (Rise-Rise, Fall-Fall, Different C                          | lass Outputs) <sup>(1,6)</sup> |       |                           |       |            |              |           |          |            |       | 1    |
| tskew4          | Output Skew                                                 |                                | —     | 0.5                       | 0.9   | -          | 0.5          | 1         | -        | 1.2        | 1.7   | ns   |
|                 | (Rise-Fall, Nominal-Divided) <sup>(1,2)</sup>               |                                |       |                           |       |            |              |           |          |            |       |      |
| tdev            | Device-to-Device Skew <sup>(1,2,7)</sup>                    |                                | —     | —                         | 0.75  | _          | —            | 1.25      | _        | —          | 1.65  | ns   |
| tPD             | REF Input to FB Propagation De                              | elay <sup>(1,9)</sup>          | -0.25 | 0                         | 0.25  | -0.5       | 0            | 0.5       | -0.7     | 0          | 0.7   | ns   |
| tODCV           | Output Duty Cycle Variation from                            | n 50% <sup>(1)</sup>           | -1.2  | 0                         | 1.2   | -1.2       | 0            | 1.2       | -1.2     | 0          | 1.2   | ns   |
| tPWH            | Output HIGH Time Deviation fro                              | m 50% <sup>(1,10)</sup>        | —     | —                         | 2     | —          | —            | 2.5       | -        | -          | 3     | ns   |
| tPWL            | Output LOW Time Deviation fro                               | m 50% <sup>(1,11)</sup>        | _     | —                         | 1.5   | _          | _            | 3         | _        | _          | 3.5   | ns   |
| tORISE          | Output Rise Time <sup>(1)</sup>                             |                                | 0.15  | 1                         | 1.2   | 0.15       | 1            | 1.8       | 0.15     | 1.5        | 2.5   | ns   |
| tofall          | Output Fall Time <sup>(1)</sup>                             |                                | 0.15  | 1                         | 1.2   | 0.15       | 1            | 1.8       | 0.15     | 1.5        | 2.5   | ns   |
| tlocк           | PLL Lock Time <sup>(1,8)</sup>                              |                                | _     | _                         | 0.5   | _          | _            | 0.5       | —        | —          | 0.5   | ms   |
| tJR             | Cycle-to-Cycle Output Jitter <sup>(1)</sup>                 | RMS                            | —     | _                         | 25    | _          | _            | 25        | —        | —          | 25    | ps   |
|                 |                                                             | Peak-to-Peak                   | _     | _                         | 200   | _          | _            | 200       | _        | _          | 200   |      |

NOTES:

1. All timing and jitter tolerances apply for FNOM > 25MHz.

2. Skew is the time between the earliest and the latest output transition among all outputs for which the same tu delay has been selected when all are loaded with the specified load.

3. tskewpr is the skew between a pair of outputs (xQ0 and xQ1) when all eight outputs are selected for 0tu.

4. tskewo is the skew between outputs when they are selected for Otu.

5. For IDT5V993A-2 tskewo is measured with  $C_L = 0pF$ ; for  $C_L = 20pF$ , tskewo = 0.35ns Max.

6. There are 2 classes of outputs: Nominal (multiple of tu delay), and Divided (3Qx only in Divide-by-2 or Divide-by-4 mode).

7. tDEV is the output-to-output skew between any two devices operating under the same conditions (Vcc, ambient temperature, air flow, etc.)

8. tLOCK is the time that is required before synchronization is achieved. This specification is valid only after Vcc is stable and within normal operating limits. This parameter is measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits.

9. tPD is measured with REF input rise and fall times (from 0.8V to 2V) of 1ns.

10. Measured at 2V.

11. Measured at 0.8V.

# AC TEST LOADS AND WAVEFORMS









LVTTL Input Test Waveform

#### AC TIMING DIAGRAM



#### NOTES:

- Vcco/PE: The AC Timing Diagram applies to Vcco/PE=Vcc. For Vcco/PE=GND, the negative edge of FB aligns with the negative edge of REF, divided outputs change on the negative edge of REF, and the positive edges of the divide-by-2 and the divide-by-4 signals align.
- Skew: The time between the earliest and the latest output transition among all outputs for which the same tu delay has been selected when all are loaded with 20pF and terminated with 75Ω to Vcc/2.

tskewpr: The skew between a pair of outputs (xQ0 and xQ1) when all eight outputs are selected for 0tu.

tskewo: The skew between outputs when they are selected for Otu

tDEV: The output-to-output skew between any two devices operating under the same conditions (Vcc, ambient temperature, air flow, etc.)

topcv: The deviation of the output from a 50% duty cycle. Output pulse width variations are included in tskew2 and tskew4 specifications.

tPWH is measured at 2V.

tPWL is measured at 0.8V.

torise and toFALL are measured between 0.8V and 2V.

tLOCK: The time that is required before synchronization is achieved. This specification is valid only after Vcc is stable and within normal operating limits. This parameter is measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits.

#### ORDERING INFORMATION



#### **REVISION HISTORY**

12/19/13 PDN - Product Discontinuation Notice - Last Time Buy Expires October 28, 2014 PDN# CQ-13-02



CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: clockhelp@idt.com