

### **General Description**

The MAX6900, I<sup>2</sup>C-bus-compatible real-time clock (RTC) in a 6-pin TDFN package contains a real-time clock/calendar and 31-byte × 8-bit wide of static random access memory (SRAM). The real-time clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with fewer than 31 days, including corrections for leap year up to the year 2100. The clock operates in either the 24hr or 12hr format with an AM/PM indicator.

### **Applications**

Portable Instruments Point-of-Sale Equipment Intelligent Instruments **Battery-Powered Products** 

#### **Features**

- ♦ Real-Time Clock Counts Seconds, Minutes, Hours, Date, Month, Day, and Year
- ♦ Leap Year Compensation Valid up to Year 2100
- ♦ Fast (400kHz) I<sup>2</sup>C-Bus-Compatible Interface from 2.0V to 5.5V
- ♦ 31 × 8 SRAM for Scratchpad Data Storage
- ♦ Uses Standard 32.768kHz, 12.5pF Load, Watch Crystal
- ♦ Ultra-Low 225nA (typ) Timekeeping Current
- ♦ Single-Byte or Multiple-Byte (Burst Mode) Data Transfer for Read or Write of Clock Registers or SRAM
- ♦ 6-Pin 3mm x 3mm x 0.8mm TDFN Surface-Mount **Package**
- ♦ No External Crystal Bias Resistors or Capacitors Required

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | TOP<br>MARK |
|--------------|----------------|-----------------|-------------|
| MAX6900ETT-T | -40°C to +85°C | 6 TDFN          | AEU         |

#### Related Real-Time Clock Products

| PART    | SERIAL BUS                  | SRAM   | ALARM<br>FUNCTION | OUTPUT<br>FREQUENCY | PIN-PACKAGE |
|---------|-----------------------------|--------|-------------------|---------------------|-------------|
| MAX6900 | I <sup>2</sup> C compatible | 31 × 8 | _                 | _                   | 6 TDFN      |
| MAX6901 | 3-wire                      | 31 × 8 | Polled            | 32kHz               | 8 TDFN      |
| MAX6902 | SPI™ compatible             | 31 × 8 | Polled            | _                   | 8 TDFN      |

SPI is a trademark of Motorola, Inc.

### Pin Configuration

# TOP VIEW SDA SCI GND **TDFN**

### **Typical Operating Circuit**



MIXIM

Maxim Integrated Products 1

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> to GND                                   |     |
|----------------------------------------------------------|-----|
| Input Current All Pins                                   | , , |
| Output Current All Outputs Rate of Rise, V <sub>CC</sub> |     |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )            |    |
|------------------------------------------------------------------|----|
| 6-Pin TDFN (derate 24.4mW/°C above +70°C)1951.0m                 |    |
| Operating Temperature RangeT <sub>MIN</sub> to T <sub>M</sub>    | AX |
| MAX6900 ETT-T $T_{MIN} = -40^{\circ}C$ , $T_{MAX} = +85^{\circ}$ | °C |
| Junction Temperature+150                                         | °C |
| Storage Temperature Range65°C to +150                            |    |
| ESD Protection (all pins, Human Body model)200                   |    |
| Lead Temperature (soldering, 10s)+300                            | °C |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

(VCC = +2.0V to +5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                      | SYMBOL            | CONDITIONS                            | MIN TYP               | MAX                      | UNITS |
|--------------------------------|-------------------|---------------------------------------|-----------------------|--------------------------|-------|
| Operating Voltage Range        | Vcc               |                                       | 2                     | 5.5                      | V     |
| Active Supply Current (Note 2) | lcc               | $V_{CC} = +2.0V$                      |                       | 30                       | μΑ    |
| Active Supply Current (Note 2) | 100               | $V_{CC} = +5.0V$                      |                       | 110                      | μΑ    |
| Timekeeping Supply Current     | l-u               | $V_{CC} = +2.0V$                      | 0.225                 | 0.630                    |       |
| (Note 3)                       | ltk               | $V_{CC} = +5.0V$                      | 1.2                   | 1.7                      | μA    |
| 2-WIRE DIGITAL INPUTS SCL, S   | DA                |                                       |                       |                          |       |
| Input High Voltage             | VIH               |                                       | 0.7 x V <sub>CC</sub> |                          | V     |
| Input Low Voltage              | VIL               |                                       |                       | 0.3 x<br>V <sub>CC</sub> | ٧     |
| Input Hysteresis (Note 5)      | V <sub>H</sub> ys |                                       | 0.05 x<br>Vcc         |                          | V     |
| Input Leakage Current (Note 4) |                   | 0 < V <sub>IN</sub> < V <sub>CC</sub> | -10                   | 10                       | nA    |
| Input Capacitance (Note 5)     |                   |                                       |                       | 10                       | рF    |
| 2-WIRE DIGITAL OUTPUT SDA      |                   |                                       |                       |                          |       |
| Output Low Voltage             | V <sub>OL</sub>   | I <sub>SINK</sub> = 4mA               |                       | 0.4                      | V     |

#### **AC ELECTRICAL CHARACTERISTICS**

(VCC = +2.0V to +5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C.) (Notes 1, 6)

| PARAMETER                                               | SYMBOL           | CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------------------------------------------|------------------|------------|-----|-----|-----|-------|
| OSCILLATOR                                              |                  |            |     |     |     |       |
| X1 to Ground Capacitance                                |                  |            |     | 25  |     | рF    |
| X2 to Ground Capacitance                                |                  |            |     | 25  |     | рF    |
| FAST I <sup>2</sup> C-BUS-COMPATIBLE TIN                | IING             |            |     |     |     |       |
| SCL Clock Frequency                                     | f <sub>SCL</sub> |            | 0   |     | 400 | kHz   |
| Bus Free Time Between STOP and START Condition (Note 4) | tBUF             |            | 1.3 |     |     | μs    |

### **AC ELECTRICAL CHARACTERISTICS (continued)**

(VCC = +2.0V to +5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C.) (Notes 1, 6)

| PARAMETER                                                                                             | SYMBOL              | CONDITIONS | MIN | TYP                       | MAX | UNITS |
|-------------------------------------------------------------------------------------------------------|---------------------|------------|-----|---------------------------|-----|-------|
| Hold Time After (Repeated)<br>START Condition (After this<br>Period, the First Clock Is<br>Generated) | t <sub>HD:STA</sub> |            | 0.6 |                           |     | μs    |
| Repeated START Condition<br>Setup Time                                                                | tsu:sta             |            | 0.6 |                           |     | μs    |
| STOP Condition Setup Time                                                                             | tsu:sto             |            | 0.6 |                           |     | μs    |
| Data Hold Time (Note 7)                                                                               | thd:dat             |            | 0   |                           | 0.9 | μs    |
| Data Setup Time                                                                                       | tsu:dat             |            | 100 |                           |     | ns    |
| SCL Low Period                                                                                        | tLOW                |            | 1.3 |                           |     | μs    |
| SCL High Period                                                                                       | tHIGH               |            | 0.6 |                           |     | μs    |
| Minimum SCL/SDA Rise Time (Note 8)                                                                    | t <sub>r</sub>      |            |     | 20 +<br>0.1C <sub>B</sub> |     | ns    |
| Maximum SCL/SDA Rise Time (Note 8)                                                                    | t <sub>r</sub>      |            |     | 300                       |     | ns    |
| Minimum SCL/SDA Fall Time (Receiving) (Notes 8, 9)                                                    | t <sub>f</sub>      |            |     | 20 +<br>0.1C <sub>B</sub> |     | ns    |
| Maximum SCL/SDA Fall Time (Receiving) (Notes 8, 9)                                                    | t <sub>f</sub>      |            |     | 300                       |     | ns    |
| Minimum SDA Fall Time<br>(Transmitting) (Notes 8, 9)                                                  | t <sub>f</sub>      |            |     | 20 +<br>0.1C <sub>B</sub> |     | ns    |
| Maximum SDA Fall Time<br>(Transmitting) (Notes 8, 9)                                                  | tf                  |            |     | 250                       |     | ns    |
| Pulse Width of Spike Suppressed                                                                       | tsp                 |            |     | 50                        |     | ns    |
| Capacitive Load for Each<br>Bus Line                                                                  | Св                  |            |     |                           | 400 | рF    |

- Note 1: All parameters are 100% tested at T<sub>A</sub> = +25°C. Limits over temperature are guaranteed by design and not production tested.
- **Note 2:** I<sub>CC</sub> is specified with SCL = 400kHz and SDA = 400kHz.
- Note 3:  $I_{TK}$  is specified with SCL = Logic High (4.7k $\Omega$  pullup resistor) and SDA = Logic High (4.7k $\Omega$  pullup resistor);  $I^2C$ -compatible bus inactive.
- Note 4: MAX6900 I/O pins do not obstruct the SDA and SCL lines if  $V_{CC}$  is switched off.
- **Note 5:** Guaranteed by design. Not subject to production testing.
- Note 6: All values referred to V<sub>IH min</sub> and V<sub>IL max</sub> levels.
- Note 7: The MAX6900 internally provides a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH min</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
- **Note 8:**  $C_B$  = total capacitance of one bus line in pF.
- **Note 9:** The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250ns. This allows series protection resistors to be connected between the SDA/SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



### **Pin Description**

| PIN | NAME | FUNCTION                                             |  |  |  |  |
|-----|------|------------------------------------------------------|--|--|--|--|
| 1   | Vcc  | Power Supply                                         |  |  |  |  |
| 2   | X1   | 32.768kHz External Crystal                           |  |  |  |  |
| 3   | X2   | 32.768kHz External Crystal                           |  |  |  |  |
| 4   | GND  | Ground                                               |  |  |  |  |
| 5   | SCL  | I <sup>2</sup> C-Bus-Compatible Clock Input          |  |  |  |  |
| 6   | SDA  | I <sup>2</sup> C-Bus-Compatible Data<br>Input/Output |  |  |  |  |
| _   | PAD  | Ground                                               |  |  |  |  |

### **Detailed Description**

The MAX6900 contains eight timekeeping registers, burst address registers, a control register, an on-chip 32.768kHz oscillator circuit, and a serial 2-wire, I $^2$ C-compatible interface. There are also 31 bytes, 8 bits wide of SRAM on board. Time and calendar data are stored in the registers in a binary-coded decimal (BCD) format. Figure 1 shows an I $^2$ C-bus-compatible timing diagram. Figure 2 shows the MAX6900 functional diagram.

#### **Real-Time Clock**

The RTC provides seconds, minutes, hours, day, date, month, and year information. The end of the month is automatically adjusted for months with fewer than 31



Figure 1. Detailed I<sup>2</sup>C-Bus Timing Diagrams



Figure 2. Functional Diagram

days, including corrections for leap year up to the year 2100.

#### Crystal Oscillator

The MAX6900 uses an external, standard 12.5pF load watch crystal. No other external components are required for this timekeeping oscillator. Power-up oscillator start-time is dependent mainly upon applied VCC and ambient temperature. The MAX6900, because of its low timekeeping current, exhibits a typical startup time between 5s to 10s.

#### I<sup>2</sup>C-Compatible Interface

Interfacing the MAX6900 with a microprocessor or other I<sup>2</sup>C master is made easier by using the serial, I<sup>2</sup>C-bus-compatible or other I<sup>2</sup>C master interface. Only 2 wires are required to communicate with the clock and SRAM: SCL (serial clock) and SDA (data line). Data is transferred to and from the MAX6900 over the I/O data line, SDA. The MAX6900 uses 7-bit slave ID addressing. The MAX6900 does not respond to general call address commands.

### **Applications Information**

#### I<sup>2</sup>C-Bus-Compatible Interface

The I<sup>2</sup>C-bus-compatible serial interface allows bidirectional, 2-wire communication between multiple ICs. The two lines are SDA and SCL. Connect both lines to a positive supply through individual pullup resistors. A device on the I<sup>2</sup>C-compatible bus that generates a message is called a transmitter and a device that receives the message is a receiver. The device that controls the message is the master and the devices that are controlled by the master are called slaves (Figure 3). The word message refers to data in the form of three 8-bit bytes for a Single Read or Write. The first byte is the Slave ID byte, the second byte is the Address/Command byte, and the third is the data.

Data transfer can only be initiated when the bus is not busy (both SDA and SCL are high). A high-to-low transition of SDA while SCL is high is defined as the Start (S) condition; low-to-high transition of the data line while SCL is high is defined as the Stop (P) condition (Figure 4).



Figure 3. I<sup>2</sup>C Bus System Configuration



Figure 4. I<sup>2</sup>C Bus Start and Stop Conditions



Figure 5. I<sup>2</sup>C Bus Bit Transfer

After the Start condition occurs, 1 bit of data is transferred for each clock pulse. The data on SDA must remain stable during the high portion of the clock pulse as changes in data during this time are interpreted as a control signal (Figure 5). Any time a start condition occurs, the Slave ID must follow immediately, regardless of completion of the previous data transfer.

Before any data is transmitted on the I<sup>2</sup>C-bus-compatible serial interface, the device that is expected to respond is addressed first. The first byte sent after the start (S) procedure is the Address byte or 7-bit Slave

ID. The MAX6900 acts as a slave transmitter/receiver. Therefore, SCL is only an input clock signal and SDA is a bidirectional data line. The Slave Address for the MAX6900 is shown in Figure 6.



Figure 6. I<sup>2</sup>C Bus Slave Address or 7-Bit Slave ID



Figure 7. I<sup>2</sup>C Bus Acknowledge

An unlimited number of data bytes between the start and stop conditions can be sent between the transmitter and receiver. Each 8-bit byte is followed by an acknowledge bit. Also, a master receiver must generate an acknowledge after each byte it receives that has been clocked out of the slave transmitter.

The device that acknowledges must pull down the SDA line during the acknowledge clock pulse (Figure 7), so that the SDA line is stable low during the high period of the acknowledge clock pulse (setup and hold times must also be met). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave SDA high to enable the master to generate a stop condition. Any time a stop condition is received before the current byte of data transfer is complete, the last incomplete byte is ignored.

The second byte of data sent after the start condition is the Address/Command byte (Figure 8). Each data transfer is initiated by an Address/Command byte. The MSB (bit 7) must be a logic 1. When the MSB is zero, Writes to the MAX6900 are disabled. Bit 6 specifies clock/calendar data if logic 0 or RAM data if logic 1 (Tables 1 and 2). Bits 1 through 5 specify the designated registers to be input or output. The LSB (bit 0) specifies a Write operation (input) if logic 0 or Read operation (output) if logic 1. The Command byte is always input starting with the MSB (bit 7).



Figure 8. Address/Command Byte

## Reading from the Timekeeping Registers

The timekeeping registers (Seconds, Minutes, Hours, Date, Month, Day, Year, and Century) read either with a Single Read or a Burst Read. Since the clock runs continuously and a Read takes a finite amount of time, it is possible that the clock counters could change during a Read operation, thereby reporting inaccurate timekeeping data. In the MAX6900, the clock counter data is buffered by a latch. Clock counter data is latched by the I<sup>2</sup>C-bus-compatible read command (on the falling edge of SCL when the Slave Acknowledge bit is sent after the Address/Command byte has been sent by the master to read a timekeeping register). Collision-detection circuitry ensures that this does not happen coincident with a seconds counter update to ensure accurate time data is being read. This avoids time data changes during a Read operation. The clock counters continue to count and keep accurate time during the Read operation.

When using a Single Read to read each of the timekeeping registers individually, perform error checking

**Table 1. Register Address Definition** 

| FUNCTION<br>CLOCK | A7 | A6 | A5 | A4                                             | АЗ | A2 | A1  | A0 | VALUE |                | D7   | D6    | D5       | D4       | D3 | D2    | D1    | D0 |
|-------------------|----|----|----|------------------------------------------------|----|----|-----|----|-------|----------------|------|-------|----------|----------|----|-------|-------|----|
| SEC               | 1  | 0  | 0  | 0                                              | 0  | 0  | 0   | RD |       | 00-59          | 7    | 1     | 0 SEC    | )        |    | 1.5   | SEC   |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 0  |
|                   |    |    | I  | l                                              |    |    |     |    |       |                |      |       |          | <u> </u> |    |       |       |    |
| MIN               | 1  | 0  | 0  | 0                                              | 0  | 0  | 1   | RD |       | 00-59          | 0    | 1     | IIM OI   | /        |    | 1 N   | ΛIN   |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 0  |
|                   |    |    | 1  | ı                                              |    |    | 1   |    |       |                |      |       |          | ı        | ı  |       |       |    |
| HR                | 1  | 0  | 0  | 0                                              | 0  | 1  | 0   | RD |       | 00-23          | 12/2 |       | 10<br>HR | 10       |    |       |       |    |
|                   |    |    |    |                                                |    |    |     | /W |       | 01-12          | 1/0  | 0     | A/P      | HR       |    | 1     | HR    |    |
|                   |    |    |    |                                                |    |    |     |    | *POR  | STATE          | 0    | 0     | 0/1      | 0        | 0  | 0     | 0     | 0  |
|                   |    |    |    |                                                |    |    |     |    | . 511 | J.,,,,_        |      |       | ľ        |          |    |       |       |    |
|                   |    |    |    |                                                |    |    |     |    | C     | 1-28/29        |      |       |          |          |    |       |       |    |
| DATE              | 1  | 0  | 0  | 0                                              | 0  | 1  | 1   | RD |       | 01-30<br>01-31 | 0    | 0     | 10 D     | ATE      |    | 1 D   | ATE   |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 1  |
|                   |    |    |    |                                                |    |    |     |    |       |                |      |       |          |          |    |       |       |    |
| MONTH             | 1  | 0  | 0  | 0                                              | 1  | 0  | 0   | RD |       | 01-12          | 0    | 0     | 0        | 10M      |    | 1 MC  | HTMC  |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 1  |
|                   |    |    |    |                                                |    |    |     |    |       |                |      |       |          |          |    |       |       |    |
| DAY               | 1  | 0  | 0  | 0                                              | 1  | 0  | 1   | RD |       | 01-07          | 0    | 0     | 0        | 0        | 0  |       | EK D  |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 1  |
| ٧٦٨٦              |    | _  | _  | ١.                                             |    | _  |     | DD |       | 00.00          |      | 40.1/ |          |          | l  | 4 \/5 | - 4 D |    |
| YEAR              | 1  | 0  | 0  | 0                                              | 1  | 1  | 0   | RD | *DOD  | 00-99          |      | 10 Y  |          |          | _  | 1 YE  |       | _  |
|                   |    |    |    |                                                |    |    |     | /W | *PUR  | STATE          | 0    | 1     | 1        | 1        | 0  | 0     | 0     | 0  |
| CONTROL           | 1  | 0  | 0  | 0                                              | 1  | 1  | 1   | RD |       |                | WP   | 0     | 0        | 0        | 0  | 0     | 0     | 0  |
| 0002              |    |    |    |                                                | -  | -  | •   | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 0  |
|                   |    |    |    | <u>                                       </u> |    |    |     |    |       |                |      | _     | _        |          |    | _     | _     |    |
| CENTURY           | 1  | 0  | 0  | 1                                              | 0  | 0  | 1   | RD |       | 00-99          |      | 1000  | YEAF     | ?        |    | 100 ` | YEAR  |    |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 1        | 1  | 0     | 0     | 1  |
|                   |    |    |    |                                                |    |    |     |    |       |                |      |       |          |          |    |       |       |    |
| RESERVED          | 1  | 0  | 0  | 1                                              | 0  | 1  | 1   | RD |       |                | 0    | 0     | 0        | 0        | 0  | 0     | 0     | 0  |
|                   |    |    |    |                                                |    |    |     | /W | *POR  | STATE          | 0    | 0     | 0        | 0        | 0  | 1     | 1     | 1  |
|                   |    |    | 1  | ı                                              |    |    | , , |    |       |                |      |       |          |          |    |       |       |    |
| CLOCK<br>BURST    | 1  | 0  | 1  | 1                                              | 1  | 1  | 1   | RD |       |                |      |       |          |          |    |       |       |    |
| 50101             |    |    |    |                                                |    |    |     | /W |       |                |      |       |          |          |    |       |       |    |
|                   | 1  | 1  | 1  |                                                |    |    | 1   |    |       |                |      |       |          |          |    |       |       |    |

**Table 1. Register Address Definition (continued)** 



Note: POR STATE defines power-on reset state of register contents.

**Table 2. Hex Register Address Definition** 

|                                   | HEX REGISTER ADDRESS/DESCRIPTION |             |                 |  |  |  |  |  |  |  |
|-----------------------------------|----------------------------------|-------------|-----------------|--|--|--|--|--|--|--|
| WRITE ADDRESS/ COMMAND BYTE (HEX) | READ ADDRESS/ COMMAND BYTE (HEX) | DESCRIPTION | POR<br>CONTENTS |  |  |  |  |  |  |  |
| 80                                | 81                               | Seconds     | 00              |  |  |  |  |  |  |  |
| 82                                | 83                               | Minutes     | 00              |  |  |  |  |  |  |  |
| 84                                | 85                               | Hours       | 00              |  |  |  |  |  |  |  |
| 86                                | 87                               | Date        | 01              |  |  |  |  |  |  |  |
| 88                                | 89                               | Month       | 01              |  |  |  |  |  |  |  |
| 8A                                | 8B                               | Day         | 01              |  |  |  |  |  |  |  |
| 8C                                | 8D                               | Year        | 70              |  |  |  |  |  |  |  |
| 8E                                | 8F                               | Control     | 00              |  |  |  |  |  |  |  |
| 92                                | 93                               | Century     | 19              |  |  |  |  |  |  |  |
| 96                                | 97                               | Reserved    | 07              |  |  |  |  |  |  |  |
| BE                                | BF                               | Clock Burst | N/A             |  |  |  |  |  |  |  |
| C0                                | C1                               | RAM 0       | Indeterminate   |  |  |  |  |  |  |  |
| C2                                | C3                               | RAM 1       | Indeterminate   |  |  |  |  |  |  |  |
| C4                                | C5                               | RAM 2       | Indeterminate   |  |  |  |  |  |  |  |
| C6                                | C7                               | RAM 3       | Indeterminate   |  |  |  |  |  |  |  |
| C8                                | C9                               | RAM 4       | Indeterminate   |  |  |  |  |  |  |  |
| CA                                | СВ                               | RAM 5       | Indeterminate   |  |  |  |  |  |  |  |
| CC                                | CD                               | RAM 6       | Indeterminate   |  |  |  |  |  |  |  |
| CE                                | CF                               | RAM 7       | Indeterminate   |  |  |  |  |  |  |  |

Table 2. Hex Register Address Definition (continued)

| HEX REGISTER ADDRESS/DESCRIPTION  |                                              |             |                 |  |  |  |  |  |  |
|-----------------------------------|----------------------------------------------|-------------|-----------------|--|--|--|--|--|--|
| WRITE ADDRESS/ COMMAND BYTE (HEX) | READ<br>ADDRESS/<br>COMMAND<br>BYTE<br>(HEX) | DESCRIPTION | POR<br>CONTENTS |  |  |  |  |  |  |
| D0                                | D1                                           | RAM 8       | Indeterminate   |  |  |  |  |  |  |
| D2                                | D3                                           | RAM 9       | Indeterminate   |  |  |  |  |  |  |
| D4                                | D5                                           | RAM 10      | Indeterminate   |  |  |  |  |  |  |
| D6                                | D7                                           | RAM 11      | Indeterminate   |  |  |  |  |  |  |
| D8                                | D9                                           | RAM 12      | Indeterminate   |  |  |  |  |  |  |
| DA                                | DB                                           | RAM 13      | Indeterminate   |  |  |  |  |  |  |
| DC                                | DD                                           | RAM 14      | Indeterminate   |  |  |  |  |  |  |
| DE                                | DF                                           | RAM 15      | Indeterminate   |  |  |  |  |  |  |
| E0                                | E1                                           | RAM 16      | Indeterminate   |  |  |  |  |  |  |
| E2                                | E3                                           | RAM 17      | Indeterminate   |  |  |  |  |  |  |
| E4                                | E5                                           | RAM 18      | Indeterminate   |  |  |  |  |  |  |
| E6                                | E7                                           | RAM 19      | Indeterminate   |  |  |  |  |  |  |
| E8                                | E9                                           | RAM 20      | Indeterminate   |  |  |  |  |  |  |
| EA                                | EB                                           | RAM 21      | Indeterminate   |  |  |  |  |  |  |
| EC                                | ED                                           | RAM 22      | Indeterminate   |  |  |  |  |  |  |
| EE                                | EF                                           | RAM 23      | Indeterminate   |  |  |  |  |  |  |
| F0                                | F1                                           | RAM 24      | Indeterminate   |  |  |  |  |  |  |
| F2                                | F3                                           | RAM 25      | Indeterminate   |  |  |  |  |  |  |
| F4                                | F5                                           | RAM 26      | Indeterminate   |  |  |  |  |  |  |
| F6                                | F7                                           | RAM 27      | Indeterminate   |  |  |  |  |  |  |
| F8                                | F9                                           | RAM 28      | Indeterminate   |  |  |  |  |  |  |
| FA                                | FB                                           | RAM 29      | Indeterminate   |  |  |  |  |  |  |
| FC                                | FD                                           | RAM 30      | Indeterminate   |  |  |  |  |  |  |
| FE                                | FF                                           | RAM Burst   | N/A             |  |  |  |  |  |  |

on the receiving end. The potential for errors occurs when the seconds counter increments before all the other registers are read out. For example, suppose a carry of 13:59:59 to 14:00:00 occurs during Single Read operations of the timekeeping registers. The net data could become 14:59:59, which is erroneous real-time data. To prevent this with Single Read operations, read the Seconds register first (initial seconds) and store this value for future comparison. When the remaining timekeeping registers have been read out, read the Seconds register again (final seconds). If the initial seconds value is 59, check that the final seconds value is still 59; if not, repeat the entire Single Read process for the timekeeping registers. A comparison of

the initial seconds value with the final seconds value can indicate if there was a bus delay problem in reading the timekeeping data (difference should always be 1s or less). Using a 100kHz bus speed, sequential Single Reads take under 2.5ms to read all seven of the timekeeping registers plus a second read of the Seconds register.

The most accurate way to read the timekeeping registers is a Burst Read. In the Burst Read mode, the main timekeeping registers (Seconds, Minutes, Hours, Date, Month, Day, Year) and the Control register are read sequentially. All of the main timekeeping registers and the Control register must be read out as a group of eight registers, with 8 bytes each, for proper execution

**Table 3. Data Transfer Summary** 



of the Burst Read function. The seven timekeeping registers are latched upon the receipt of the Burst Read command. The worst-case error that can occur between the actual time and the read time is 1s, assuming the entire Burst Read is done in less than 1s.

## Writing to the Timekeeping Registers

The time and date may be set by writing to the timekeeping registers (Seconds, Minutes, Hours, Date, Month, Day, Year, and Century). To avoid changing the current time by an incomplete Write operation, the current time value is buffered from being written directly to the clock counters. Current time data is loaded into this buffer at the falling edge of SCL, on the Slave Acknowledge bit, before the data input byte or bytes are sent to the MAX6900. The clock counters continue to count. The new data replaces the current contents of this input buffer. The time update data is loaded into the clock counters by the Stop bit at the end of the I<sup>2</sup>C- bus-compatible Write operation. Collision-detection circuitry ensures that this does not happen coincident with a seconds counter update to ensure accurate time data is being written. This avoids time data changes during a Write operation. An incomplete Write operation aborts the time update procedure and the contents of the input buffer are discarded. The clock counters reflect the new time data beginning with the first 1s clock cycle after the Stop bit.

When using single Write operations to write to each of the timekeeping registers, error checking is needed. If the Seconds register is the one to be updated, update it first and then read it back and store its value as the initial seconds. Update the remaining timekeeping registers and then read the Seconds register again (final seconds). If initial seconds was 59, ensure that it is still 59. If initial seconds was not 59, ensure that final seconds is within 1s of initial seconds. If the Seconds register is not to be written to, then read the Seconds register first and save it as initial seconds. Write to the required timekeeping registers and then read the Seconds register again (final seconds). If initial seconds was 59, ensure it is still 59. If initial seconds was not 59, ensure that final seconds is within 1s of initial seconds.

The burst write mode is the most accurate way to write to the timekeeping registers, although both single Writes and Burst Writes are possible. In Burst Write, the main timekeeping registers (Seconds, Minutes, Hours, Date, Month, Day, Year) and the control register are written to sequentially. All the main timekeeping registers and the Control register must be written to as a group of eight registers, with 8 bytes each, for proper execution of the

burst write function. All seven timekeeping registers are simultaneously loaded into the clock counters by the Stop bit at the end of the I<sup>2</sup>C-bus-compatible Write operation. The worst-case error that can occur between the actual time and the write time update is 1s, assuming the entire Burst Write is done in less than 1s. **Note: After writing to any time or date register, no read or write operations are allowed for 2.5ms.** 

#### **Write Protect Bit**

Bit 7 of the Control register is the Write Protect bit. The lower 7 bits (bits 0 to 6) are forced to zero and always read a zero when read. Before any Write operation to the clock or RAM, bit 7 must be zero. When high, the Write Protect bit prevents a Write operation to any other register.

#### AM-PM/12Hr-24Hr Mode

Bit 7 of the Hours register is defined as the 12hr or 24hr Mode Select bit. When high, the 12hr mode is selected. In the 12hr mode, bit 5 is the AM/PM bit with logic high being PM. In the 24hr mode, bit 5 is the second 10hr bit (20hr to 23hr).

#### **Clock Burst Mode**

Addressing the Clock Burst register (BEh for write, or BFh for read) specifies burst mode operation. In this mode, the first eight clock/calendar registers can be consecutively read or written starting with bit 7 of Address/Command 81h (Read) or 80h (Write). If the Write Protect bit is set high when a write clock/calendar burst mode is specified, no data transfer occurs to any of the eight clock/calendar registers or the Control register. When writing to the clock registers in the burst mode, the first eight registers must be written in order for the data to be transferred.

#### RAM

The static RAM is 31 bytes addressed consecutively in the RAM address space. Even Address/Commands (C0h–FCh) are used for Writes, and odd Address/Commands (C1h–FDh) are used for Reads. The contents of the RAM are static and remain valid for VCC down to 2V.

#### **RAM Burst Mode**

Addressing the RAM Burst register (FEh for Write, or FFh for Read) specifies burst mode operation. In this mode, the 31 RAM locations can be consecutively read or written starting with bit 7 of Address/Command C1h (Read) or C0h (Write). When writing to RAM in burst mode, it is not necessary to write all 31 bytes for the data to transfer. Each byte that is written to is transferred to RAM. If the Write Protect bit is set high when a

RAM burst mode is specified, no data transfer occurs to any of the RAM locations. Burst writes of data greater than 31 bytes could cause erroneous data in the MAX6900.

#### **Power-On Reset (POR)**

The MAX6900 contains an integral POR circuit that ensures all registers are reset to a known state on power-up. Once VCC rises above 1.6V (typ), the POR circuit releases the registers for normal operation. When VCC drops to less than 1.6V (typ), the MAX6900 resets all register contents to the POR defaults.

#### **Oscillator Startup**

The MAX6900 oscillator typically takes 5s to 10s to begin oscillating. To ensure the oscillator is operating correctly, the software should validate proper time-keeping. This is accomplished by reading the Seconds register. Any reading of 1s or more from the POR is a validation of proper startup.

#### Reserved Register

This is reserved for factory testing ONLY. Do not write to this register. If inadvertent Writes are done to this register, cycle power on the MAX6900.

#### **Crystal Selection**

Connect a 32.768kHz watch crystal directly to the MAX6900 through pin 2 and pin 3 (X1, X2). Use a crys-



Figure 9. Oscillator Functional Schematic

tal with a specified load capacitance (C<sub>L</sub>) of 12.5pF. See Table 4 for a list of crystal parameters.

Table 5 lists some crystal manufacturers and part numbers for their surface-mount 32.768kHz watch crystals that require 12.5pF. In addition, these manufacturers offer other package options depending upon the specific application considerations.

#### Frequency Stability Overtemperature

Timekeeping accuracy of the MAX6900 is dependent on the frequency stability of the external crystal. To

**Table 4. Quartz Crystal Parameters** 

| PARAMETER                          | SYMBOL | MIN    | TYP    | MAX    | UNITS |
|------------------------------------|--------|--------|--------|--------|-------|
| Frequency                          | f      |        | 32.768 |        | kHz   |
| Equivalent Series Resistance (ESR) | Rs     | 40     |        | 60     | kΩ    |
| Parallel Load Capacitance          | CL     | 11.2   | 12.5   | 13.7   | pF    |
| Q Factor                           | Q      | 40,000 |        | 60,000 |       |

**Table 5. Crystal Manufacturers** 

| MANUFACTURER          | MANUFACTURER PART NO. | TEMP.<br>RANGE | C <sub>L</sub> (pF) | +25°C FREQUENCY<br>TOLERANCE (ppm) |
|-----------------------|-----------------------|----------------|---------------------|------------------------------------|
| Abracon Corporation   | ABS25-32.768-12.5-B-  | -40°C to +85°C | 12.5                | ±20                                |
| Caliber Electronics   | AWS2A-32.768KHz       | -20°C to +70°C | 12.5                | ±20                                |
| ECS INC International | ECS327-12.5-17        | -10°C to +60°C | 12.5                | ±20                                |
| Fox Electronics       | FSM327                | -40°C to +85°C | 12.5                | ±20                                |
| M-tron                | SX2010/SX2020         | -20°C to +75°C | 12.5                | ±20                                |
| Raltron               | RSE-32.768-12.5-C-T   | -10°C to +60°C | 12.5                | ±20                                |
| SaRonix               | 32S12A                | -40°C to +85°C | 12.5                | ±20                                |



Figure 10. Typical Temperature Curve for 32.768kHz Watch Crystal

determine frequency stability, use the parabolic curve in Figure 10 and the following equations:

$$\Delta f = f \times k \times (T_0 - T)^2$$

where:

 $\Delta_f$  = change in frequency from +20°C.

f = nominal crystal frequency.

 $k = \text{parabolic curvature constant (-0.035} \pm 0.005 \text{ppm/}^{\circ}\text{C}^{2} \text{ for } 32.768 \text{kHz watch crystals)}.$ 

T<sub>0</sub> = turnover temperature

(+25°C ±5°C for 32.768kHz watch crystals).

T = temperature of interest (°C).

For example: What is the worst-case change in oscillator frequency from +25°C to +45°C ambient?

$$\Delta_f$$
 (worst case) = 32,768 × (-0.04 / 1 × 10e6) × (20 -45)<sup>2</sup> = -0.8192Hz

After 1 month, that translates to:

$$\Delta_{t} = (31 \, \text{days}) \times \left(24 \frac{\text{hr}}{\text{day}}\right) \times \left(60 \frac{\text{min}}{\text{hr}}\right)$$
$$\times \left(60 \frac{\text{s}}{\text{min}}\right) \times \left(\frac{-0.8192 \text{Hz}}{32768 \text{Hz}}\right) = 66.96 \text{s}$$

Assuming ±20ppm initial crystal tolerance (±53s initial accuracy); total worst-case timekeeping error at the end of 1 month = 66.96s - 53s = -119.96s or about 2 minutes (assumes negligible parasitic layout capacitance).

### **Power-Supply Considerations**

For most applications, a  $0.1\mu\text{F}$  capacitor from V<sub>CC</sub> to GND provides adequate bypassing for the MAX6900. Because the MAX6900's supply current is well under  $1\mu\text{A}$ , a series resistor can be added to the supply to reject extremely harsh noise.

#### **PC Board Layout Considerations**

When designing the PC board, keep the crystal as close to the X1 and X2 pins of the MAX6900 as possible (Figure 11). Keep the trace lengths short and small to avoid introducing excessive capacitive loading and preventing unwanted noise pickup. Place a guard ring around the crystal and tie the ring to ground to help isolate the crystal from unwanted noise pickup. Keep all signals away from the crystal and the X1 and X2 pins to prevent noise coupling. Finally, an additional local ground plane on an adjacent PC board layer can be added under the crystal to shield it from unwanted pickup from traces on other layers of the board. This plane should be isolated from the regular PC board ground plane and tied to the GND pin of the MAX6900. This plane needs to be no larger than the perimeter of the guard ring. Ensure that this ground plane does not contribute to significant capacitance between ground and the traces that run from X1 and X2 to the crystal.

### Chip Information

TRANSISTOR COUNT: 19,307

PROCESS: CMOS



Figure 11. Recommended Board Layout

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |              |      |  |  |  |  |  |
|-------------------|--------------|------|--|--|--|--|--|
| SYMBOL            | MIN.         | MAX. |  |  |  |  |  |
| Α                 | 0.70         | 0.80 |  |  |  |  |  |
| D                 | 2.90         | 3.10 |  |  |  |  |  |
| E                 | 2.90         | 3.10 |  |  |  |  |  |
| A1                | 0.00         | 0.05 |  |  |  |  |  |
| L                 | 0.20         | 0.40 |  |  |  |  |  |
| k                 | 0.25 MIN.    |      |  |  |  |  |  |
| A2                | A2 0.20 REF. |      |  |  |  |  |  |

| PACKAGE VARIATIONS |    |           |           |          |                |           |               |  |  |
|--------------------|----|-----------|-----------|----------|----------------|-----------|---------------|--|--|
| PKG. CODE          | N  | D2        | E2        | е        | JEDEC SPEC     | b         | [(N/2)-1] x e |  |  |
| T633-1             | 6  | 1.50-0.10 | 2.30-0.10 | 0.95 BSC | MO229 / WEEA   | 0.40-0.05 | 1.90 REF      |  |  |
| T833-1             | 8  | 1.50-0.10 | 2.30-0.10 | 0.65 BSC | MO229 / WEEC   | 0.30-0.05 | 1.95 REF      |  |  |
| T1033-1            | 10 | 1.50-0.10 | 2.30-0.10 | 0.50 BSC | MO229 / WEED-3 | 0.25-0.05 | 2.00 REF      |  |  |

- NOTES: 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES. 2. COPLANARITY SHALL NOT EXCEED 0.08 mm. 3. WARPAGE SHALL NOT EXCEED 0.10 mm.

- PACKAGE LENGTH/PACKAGE WIDTH ARE CONSIDERED AS SPECIAL CHARACTERISTIC(S).
   DRAWING CONFORMS TO JEDEC MO229, EXCEPT DIMENSIONS "D2" AND "E2".
- "N" IS THE TOTAL NUMBER OF LEADS.



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.