



*Allegro MicroSystems reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



### **Features and Benefits**

- Drives 6 N-channel MOSFETs
- Synchronous rectification for low power dissipation
- Internal UVLO and thermal shutdown circuitry
- Hall element inputs
- PWM current limiting
- Dead time protection
- FG outputs
- Standby mode
- Lock detect protection
- Overvoltage protection

# **Package: 32-contact QFN (suffix ET)**



*Not to scale*

## **Description**

The A4936 is a complete 3-phase brushless DC motor pre-driver, supplying up to 28 V output for direct, high-current gate drive of an all N-channel power MOSFET 3-phase bridge. The device has three Hall-element inputs, a sequencer for commutation control, fixed off-time pulse width modulation (PWM) current control, and locked-rotor detection.

Output current is scaled by the capability of the external MOSFETs. Locked rotor detection delay is set by an external capacitor on the CLD terminal. The PWM, DIR, and BRAKE and STOP inputs can be used to control motor speed, position, and torque. Motor speed can be determined using the FG output from an FG coil amplifier and comparator.

The external MOSFETS can be PWMed using an external signal on the PWM input, or using the internal PWM current regulator. In either case, the A4936 synchronous rectification feature reduces power dissipation by turning-on the appropriate MOSFETs during current decay.

The Hall elements can be inexpensive types, when used with noise filtering to prevent false commutation signals. The A4936 provides a regulated 7.5 V supply to power the three Hall elements.

*Continued on the next page…*



# **Typical Application Diagram**

### **Description (continued)**

Internal circuit protection includes thermal shutdown with hysteresis, undervoltage lockout, and dead time protection. Special power-up sequencing is not required. Operating temperature range is –20°C to 105°C.

The device package is a 32-contact, 5 mm  $\times$  5 mm, 0.90 mm nominal overall height QFN, with exposed pad for enhanced thermal dissipation. This small-footprint package is lead (Pb) free, with 100% matte tin leadframe plating.

#### **Selection Guide**



\*Contact Allegro™ for additional packing options

#### **Absolute Maximum Ratings**



**Thermal Characteristics** may require derating at maximum conditions, see application information



\*Additional thermal information available on the Allegro website



## **Functional Block Diagram**



#### **Terminal List Table**





Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

### **ELECTRICAL CHARACTERISTICS<sup>1,2</sup>** Valid at  $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 24 \text{ V}$ ; unless otherwise noted



*Continued on the next page…*



### **ELECTRICAL CHARACTERISTICS<sup>1,2</sup>** (continued) Valid at  $T_A = 25^\circ$ C, V<sub>IN</sub> = 24 V; unless otherwise noted



1For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin.

2Specifications throughout the allowed operating temperature range are guaranteed by design and characterization.

3Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

#### **Logic States Table\*** (See timing charts, below)



 $*X$  = Don't care (can be 1 or 0),  $Z$  = High impedance









### **Power-Up and Standby Mode Timing Diagram**



Outputs Enabled **Outputs Enabled Outputs Disabled** 

# **Functional Description**

**Current Regulation** Load current is regulated by an internal fixed off-time PWM control circuit. When the outputs of the full bridge are turned on, current increases in the motor winding until it reaches a value,  $I_{TRIP}$ , given by:

$$
I_{\text{TRIP}} = 200 \text{ mV} / R_{\text{SENSE}}
$$

When  $I_{TRIP}$  is reached, the sense comparator resets the source enable latch, turning off the source driver. At this point, load inductance causes the current to recirculate for the fixed off-time period.

**PWM Logic** The PWM input terminal allows external PWM. PWM high turns on the selected sink-source pair. PWM low switches off the appropriate drivers and the load current decays. If PWM is held high, the current will rise until it reaches the level set by the internal current control circuit. Typically PWM frequency is in the 20 to 30 kHz range. The PWM logic is summarized in the following table:



**Fixed Off-Time** The A4936 fixed off-time is set to 25 µs, nominal.

**PWM Blank Timer** When a source driver turns on, a current spike occurs due to the reverse recovery currents of the clamp diodes as well as switching transients related to distributed capacitance in the load. To prevent this current spike from erroneously resetting the source enable latch, the sense comparator is blanked. The blanking timer runs after the off-time counter completes, in order to provide the blanking function. The blanking timer is reset when PWM is low or DIR is changed. With external PWM control, a DIR change or a PWM-on triggers the blanking function. The duration is fixed at 1.5 µs.

**Synchronous Rectification** When a PWM-off cycle is triggered, either by a low input on PWM or by an internal fixed off-time cycle, load current recirculates. The A4936 synchronous rectification feature turns-on the appropriate MOSFETs during the current decay, and effectively shorts-out the body diodes with the low  $R_{DS(on)}$  driver. This lowers power dissipation significantly and can eliminate the need for external Schottky diodes.

**Run Mode** The motor phases are only energized when the STOP input is low. When the STOP input is high, all MOSFETs are held in the off state and the phase connections to the motor are high impedance. In this state a running motor will coast to stop. The STOP input overrides the PWM input. When STOP is high and BRAKE is high, the A4936 enters Standby mode.

**Brake Mode** A logic high on the BRAKE pin activates Brake mode. A logic low allows normal operation. Braking turns on all three sink drivers, effectively shorting out the motor-generated BEMF. The BRAKE input overrides the PWM input and also the Lock Detect function. The STOP input must be low for Brake mode to operate.

It is important to note that the internal PWM current control circuit does not limit the current when braking, because the current does not flow through the sense resistor. The maximum current can be approximated by  $V_{\text{BEMF}}/R_{\text{LOAD}}$ . Care should be taken to insure that the maximum ratings of the A4396 are not exceeded in the worse case braking situation of high speed and high inertial load.

**Standby Mode** The reduced power Standby mode is provided to reduce current consumption when the motor is not required to be driven. The Hall bias supply and the charge pump are disabled and all MOSFETs are turned-off. The A4936 enters Standby mode when STOP and BRAKE are held high together. All other control inputs are ignored when in Standby mode.

**HBIAS Function** This provides a power supply of 7.5 V, current-limited to 30 mA. This reference voltage is used to power the logic sections of the A4936 and also to power the external Hall elements.

**Charge Pump** The internal charge pump is used to generate a supply above VBB to drive the high-side MOSFETs. The voltage on the VCP pin is internally monitored, and in case of a fault condition, the outputs of the device are disabled.

**Fault Shutdown** In the event of a fault due to excessive junction temperature or due to low voltage on VCP or VBB, the outputs of the device are disabled until the fault condition is removed. At power-up the UVLO circuit disables the drivers.



**Overvoltage Protection** VBB is monitored to determine if a hazardous voltage is present due to the motor generator pumping up the supply bus. When the voltage exceeds  $V_{\text{BBOV}}$ , the synchronous rectification feature is disabled.

**Overtemperature Protection** If die temperature exceeds approximately 165°C, the Thermal Shutdown function will disable the outputs until the internal temperature falls below the threshold, by the hysteresis.

**Lock Detect Function** The A4936 monitors the Hall inputs and the control inputs to determine if a locked rotor condition is present. A locked rotor is determined to be present under either of these two different conditions:

- The Hall inputs are not consistently changing.
- The proper commutation sequence is not being followed. The motor can be locked in a condition in which it toggles between two specific Hall device states.

If there are no Hall input changes within the lock time,  $t_{\rm lock}$ , or the Hall inputs toggle between two adjacent states for longer then t lock , then the outputs are disabled, and the fault is latched.

The fault remains latched until cleared by any one of the following actions:

- Rising or falling edge on the DIR pin.
- VBB UVLO threshold exceeded (during power-up cycle).
- PWM pin held low for  $> t_{\text{lock}}$  / 2.

The lock time,  $t_{lock}$ , is set by a capacitor connected to the CLD

pin. C<sub>LD</sub> produces a triangle waveform (1.67 V peak-to-peak) with frequency linearly related to the capacitor value.  $t_{lock}$  is defined as 127 cycles of this triangle waveform, or:

$$
t_{\text{lock}} = C_{\text{LD}} \times 20
$$

where:

t lock is the lock time in seconds, and

 $C_{LD}$  is the value of the capacitor in  $\mu F$ .

The Lock Detect function is disabled by connecting CLD to GND.

When BRAKE is high, lock detection is disabled. It also is disabled if the PWM input remains low for the duration of the Hall input lock detection.

**FG Amplifier and Comparator** A differential amplifier and a comparator are integrated into the A4936 to amplify and shape the FG signal from the FG coil underneath the motor. This coil is typically created with a copper PCB trace, and as the motor spins, the coil creates a low amplitude sinusoidal voltage with a frequency proportional to the motor speed.

The FG input differential amplifier is biased at 2.5 V, and the gain is set by the impedance between the FGFB pin and the FG– input. This amplified signal is then compared to 2.5 V to create the FGS output signal. The recommended value for the gain setting feedback resistor is 50 to 500 k $\Omega$ . The recommended value for the capacitor between  $FB+$  and GND is 10 nF to 10  $\mu$ F.



## **Package ET 32-Contact QFN**





Concept Drawing For Reference Only; not for tooling use (reference JEDEC MO-220VHHD-6) Dimensions in millimeters

Exact case and lead configuration at supplier discretion within limits shown

 $A$  Terminal #1 mark area

 $\overline{\mathbb{B}}$  Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

 $\underline{\mathcal{A}}$  Reference land pattern layout (reference IPC7351 QFN50P500X500X100-33V6M);

All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

 $\sqrt{D}$  Coplanarity includes exposed thermal pad and terminals



**Revision History**



Copyright 2019, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

**[www.allegromicro.com](http://www.allegromicro.com)**

