

# SCAN90CP02 1.5 Gbps 2x2 LVDS Crosspoint Switch with Pre-Emphasis and IEEE 1149.6

Check for Samples: SCAN90CP02

## **FEATURES**

- 1.5 Gbps per Channel
- Low Power: 70 mA in Dual Repeater Mode @1.5 Gbps
- Low Output Jitter
- Configurable 0/25/50/100% Pre-Emphasis Drives Lossy Backplanes and Cables
- Non-Blocking Architecture Allows 1:2 Splitter,
   2:1 Mux, Crossover, and Dual Buffer
   Configurations
- Flow-Through Pinout
- LVDS/BLVDS/CML/LVPECL Inputs, LVDS Outputs
- IEEE 1149.1 and 1149.6 Compliant
- Single 3.3V Supply
- Separate Control of Inputs and Outputs Allows for Power Savings
- Industrial -40 to +85°C Temperature Range
- 28-Lead UQFN Package, or 32-Lead LQFP Package

## **DESCRIPTION**

The SCAN90CP02 is a 1.5 Gbps 2 x 2 LVDS crosspoint switch. High speed data paths and flow-through pinout minimize internal device jitter, while configurable 0/25/50/100% pre-emphasis overcomes external ISI jitter effects of lossy backplanes and cables. The differential inputs interface to LVDS and Bus LVDS signals such as those on Tl's 10-, 16-, and 18- bit Bus LVDS SerDes, as well as CML and LVPECL. The SCAN90CP02 can also be used with ASICs and FPGAs. The non-blocking crosspoint architecture is pin-configurable as a 1:2 clock or data splitter, 2:1 redundancy mux, crossover function, or dual buffer for signal booster and stub hider applications.

Integrated IEEE 1149.1 (JTAG) and 1149.6 circuitry supports testability of both single-ended LVTTL/CMOS and differential LVDS PCB interconnect. The 3.3V supply, CMOS process, and LVDS I/O ensure high performance at low power over the entire industrial -40 to +85°C temperature range.

## **Block Diagram**



Figure 1. SCAN90CP02 Block Diagram

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



### **PIN DESCRIPTIONS**

| Pin<br>Name     | UQFN<br>Pin<br>Number    | LQFP<br>Pin<br>Number       | I/O, Type     | Description                                                                                                                                                                                                                                                                                                        |
|-----------------|--------------------------|-----------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIFFEREN        | TIAL INPUT               | гѕ соммо                    | N TO ALL MUXE | S                                                                                                                                                                                                                                                                                                                  |
| IN0+<br>IN0-    | 9<br>10                  | 9<br>10                     | I, LVDS       | Inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible.                                                                                                                                                                                                                        |
| IN1+<br>IN1-    | 12<br>13                 | 13<br>14                    | I, LVDS       | Inverting and non-inverting differential inputs. LVDS, Bus LVDS, CML, or LVPECL compatible.                                                                                                                                                                                                                        |
| SWITCHED        | DIFFERE                  | NTIAL OUT                   | PUTS          |                                                                                                                                                                                                                                                                                                                    |
| OUT0+<br>OUT0-  | 27<br>26                 | 32<br>31                    | O, LVDS       | Inverting and non-inverting differential outputs. OUT0± can be connected to any one pair IN0±, or IN1±. LVDS compatible (1).                                                                                                                                                                                       |
| OUT1+<br>OUT1-  | 24<br>23                 | 28<br>27                    | O, LVDS       | Inverting and non-inverting differential outputs. OUT1± can be connected to any one pair IN0±, or IN1±. LVDS compatible <sup>(1)</sup> .                                                                                                                                                                           |
| DIGITAL C       | ONTROL IN                | NTERFACE                    |               |                                                                                                                                                                                                                                                                                                                    |
| SEL0,<br>SEL1   | 6<br>5                   | 7<br>6                      | I, LVTTL      | Select Control Inputs                                                                                                                                                                                                                                                                                              |
| ENO, EN1        | 7<br>15                  | 8<br>17                     | I, LVTTL      | Output Enable Inputs                                                                                                                                                                                                                                                                                               |
| PEM00,<br>PEM01 | 4<br>3                   | 4<br>3                      | I, LVTTL      | Channel 0 Output Pre-emphasis Control Inputs                                                                                                                                                                                                                                                                       |
| PEM10,<br>PEM11 | 2<br>1                   | 2<br>1                      | I, LVTTL      | Channel 1 Output Pre-emphasis Control Inputs                                                                                                                                                                                                                                                                       |
| TDI             | 19                       | 22                          | I, LVTTL      | Test Data Input to support IEEE 1149.1 features                                                                                                                                                                                                                                                                    |
| TDO             | 20                       | 23                          | O, LVTTL      | Test Data Output to support IEEE 1149.1 features                                                                                                                                                                                                                                                                   |
| TMS             | 18                       | 21                          | I, LVTTL      | Test Mode Select to support IEEE 1149.1 features                                                                                                                                                                                                                                                                   |
| TCK             | 17                       | 19                          | I, LVTTL      | Test Clock to support IEEE 1149.1 features                                                                                                                                                                                                                                                                         |
| TRST            | 21                       | 24                          | I, LVTTL      | Test Reset to support IEEE 1149.1 features                                                                                                                                                                                                                                                                         |
| N/C             | 8, 28                    |                             |               | Not Connected                                                                                                                                                                                                                                                                                                      |
| POWER           |                          |                             |               |                                                                                                                                                                                                                                                                                                                    |
| $V_{DD}$        | 11, 14,<br>16, 22,<br>25 | 12, 16,<br>18, 25,<br>29    | I, Power      | $V_{DD}$ = 3.3V ±0.3V. At least 4 low ESR 0.01 $\mu F$ bypass capacitors should be connected from $V_{DD}$ to GND plane.                                                                                                                                                                                           |
| GND             | See <sup>(2)</sup>       | 5, 11, 15,<br>20, 26,<br>30 |               | Ground reference to LVDS and CMOS circuitry. For the UQFN package, the DAP is used as the primary GND connection to the device. The DAP is the exposed metal contact at the bottom of the UQFN-28 package. It should be connected to the ground plane with at least 4 vias for optimal AC and thermal performance. |

<sup>(1)</sup> The LVDS outputs do not support a multidrop (BLVDS) environment. The LVDS output characteristics of the SCAN90CP02 device have been optimized for point-to-point backplane and cable applications.

Note that for the UQFN package GND is not an actual pin on the package, the GND is connected thru the DAP on the back side of the

UQFN package.



## **Connection Diagrams**





Figure 2. UQFN Top View DAP = GND

Figure 3. LQFP Top View

# **CONFIGURATION SELECT TRUTH TABLE<sup>(1)</sup>**

| SEL0 | SEL1 | EN0 | EN1 | OUT0 | OUT1 | Mode                                              |
|------|------|-----|-----|------|------|---------------------------------------------------|
| 0    | 0    | 0   | 0   | IN0  | IN0  | 1:2 Splitter (IN1 powered down)                   |
| 0    | 1    | 0   | 0   | IN0  | IN1  | Dual Channel Repeater                             |
| 1    | 0    | 0   | 0   | IN1  | IN0  | Dual Channel Switch                               |
| 1    | 1    | 0   | 0   | IN1  | IN1  | 1:2 Splitter (IN0 powered down)                   |
| 0    | 1    | 0   | 1   | IN0  | PD   | Single Channel Repeater (Channel 1 powered down)  |
| 1    | 1    | 0   | 1   | IN1  | PD   | Single Channel Switch (IN0 and OUT1 powered down) |
| 0    | 0    | 1   | 0   | PD   | IN0  | Single Channel Switch (IN1 and OUT0 powered down) |
| 0    | 1    | 1   | 0   | PD   | IN1  | Single Channel Repeater (Channel 0 powered down)  |
| Х    | Х    | 1   | 1   | PD   | PD   | Both Channels in Power Down Mode                  |
| 0    | 0    | 0   | 1   |      |      | Invalid State <sup>(2)</sup>                      |
| 1    | 0    | 0   | 1   |      |      | Invalid State <sup>(2)</sup>                      |
| 1    | 0    | 1   | 0   |      |      | Invalid State <sup>(2)</sup>                      |
| 1    | 1    | 1   | 0   |      |      | Invalid State (2)                                 |

<sup>(1)</sup> PD = Power Down mode to minimize power consumption X = Don't Care

### **PRE-EMPHASIS**

The pre-emphasis is used to compensate for long or lossy transmission media. Separate pins are provided for each output to minimize power consumption. Pre-emphasis is programmable to be off or to preset values per Table 1.

## **Output Characteristics**

The output characteristics of the SCAN90CP02 device have been optimized for point-to-point backplane and cable applications.

Copyright © 2004–2013, Texas Instruments Incorporated

<sup>(2)</sup> Entering these states is not forbidden, however device operation is not defined in these states.



**Table 1. Pre-emphasis Control Selection Table** 

| Cha   | nnel 0      | Chan | Pre-emphasis           |      |       |  |
|-------|-------------|------|------------------------|------|-------|--|
| PEM01 | PEM01 PEM00 |      | EM01 PEM00 PEM11 PEM10 |      | PEM10 |  |
| 0     | 0           | 0    | 0                      | 0%   |       |  |
| 0     | 1           | 0    | 1                      | 25%  |       |  |
| 1     | 0           | 1    | 0                      | 50%  |       |  |
| 1     | 1           | 1    | 1                      | 100% |       |  |

## **Applications Information**



Figure 4. SCAN90CP02 Configuration Select Decode





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| ABOOLOTE MAXIMOM NATINGO                  |                                  |                 |  |
|-------------------------------------------|----------------------------------|-----------------|--|
| Supply Voltage (V <sub>DD</sub> )         |                                  | -0.3V to +4.0V  |  |
| CMOS Input Voltage                        | -0.3V to (V <sub>DD</sub> +0.3V) |                 |  |
| LVDS Receiver Input Voltage               |                                  | -0.3V to +3.6V  |  |
| LVDS Driver Output Voltage                |                                  | -0.3V to +3.6V  |  |
| LVDS Output Short Circuit Current         |                                  | 40mA            |  |
| Junction Temperature                      |                                  | +150°C          |  |
| Storage Temperature                       |                                  | −65°C to +150°C |  |
| Lead Temperature (Soldering, 4sec.)       |                                  | +260°C          |  |
| Maximum Package Power Dissipation at 25°C | UQFN-28                          | 4.31 W          |  |
|                                           | LQFP-32                          | 1.47 W          |  |
| Derating above 25°C                       | UQFN-28                          | 34.5 mW/°C      |  |
|                                           | LQFP-32                          | 11.8 mW/°C      |  |
| Thermal Resistance, $\theta_{JA}$         | UQFN-28                          | 29°C/W          |  |
|                                           | LQFP-32                          | 85°C/W          |  |
| ESD Rating                                | HBM, 1.5 kΩ, 100 pF              | 6.5 kV          |  |
|                                           | EIAJ, 0Ω, 200 pF                 | >250V           |  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are the ratings beyond which the safety of the device cannot be specified. They are not meant to imply that the device should be operated at these limits.

#### RECOMMENDED OPERATING CONDITIONS

|                                        |     | T   |     |      |
|----------------------------------------|-----|-----|-----|------|
|                                        | Min | Тур | Max | Unit |
| Supply Voltage (V <sub>DD</sub> – GND) | 3.0 | 3.3 | 3.6 | V    |
| Receiver Input Voltage                 | 0   |     | 3.6 | V    |
| Operating Free Air Temperature         | -40 | 25  | 85  | °C   |
| Junction Temperature                   |     |     | 150 | °C   |

## **ELECTRICAL CHARACTERISTICS**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol            | Parameter                       | Conditions                                        | Min                  | Typ <sup>(1)</sup> | Max      | Units |
|-------------------|---------------------------------|---------------------------------------------------|----------------------|--------------------|----------|-------|
| LVTTL DO          | SPECIFICATIONS (SEL0, SEL1, EN1 | , EN2, PEM00, PEM01, PEM10, PEM11, T              | DI, TCK, TM          | S, TRST)           |          |       |
| $V_{IH}$          | High Level Input Voltage        |                                                   | 2.0                  |                    | $V_{DD}$ | V     |
| $V_{IL}$          | Low Level Input Voltage         |                                                   | GND                  |                    | 0.8      | V     |
| I <sub>IH</sub>   | High Level Input Current        | $V_{IN} = V_{DD} = V_{DDMAX}$                     | -10                  |                    | +10      | μA    |
| I <sub>IL</sub>   | Low Level Input Current         | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$             | -10                  |                    | +10      | μA    |
| $I_{ILR}$         | Low Level Input Current         | TDI, TMS, TRST                                    | -40                  |                    | -200     | μΑ    |
| C <sub>IN1</sub>  | Input Capacitance               | Any Digital Input Pin to V <sub>SS</sub>          |                      | 3.5                |          | pF    |
| C <sub>OUT1</sub> | Output Capacitance              | Any Digital Output Pin to V <sub>SS</sub>         |                      | 5.5                |          | pF    |
| $V_{CL}$          | Input Clamp Voltage             | I <sub>CL</sub> = −18 mA                          | -1.5                 | -0.8               |          | V     |
| $V_{OH}$          | High Level Output Voltage       | $I_{OH} = -12 \text{ mA}, V_{DD} = 3.0 \text{ V}$ | 2.4                  |                    |          | V     |
|                   | (TDO)                           | $I_{OH} = -100 \mu A, V_{DD} = 3.0 V$             | V <sub>DD</sub> -0.2 |                    |          | V     |
| $V_{OL}$          | Low Level Output Voltage        | $I_{OL} = 12 \text{ mA}, V_{DD} = 3.0 \text{ V}$  |                      |                    | 0.5      | V     |
|                   | (TDO)                           | I <sub>OL</sub> = 100 μA, V <sub>DD</sub> = 3.0 V |                      |                    | 0.2      | V     |
| I <sub>OS</sub>   | Output Short Circuit Current    | TDO                                               | -15                  |                    | -125     | mA    |

<sup>(1)</sup> Typical parameters are measured at V<sub>DD</sub> = 3.3V, T<sub>A</sub> = 25°C. They are for reference purposes, and are not production-tested.

Product Folder Links: SCAN90CP02

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.



## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol            | Parameter                                                 | Conditions                                                                                                                                           | Min  | Typ <sup>(1)</sup> | Max   | Units |
|-------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-------|-------|
| LVDS INP          | PUT DC SPECIFICATIONS (IN0±, IN1±                         | )                                                                                                                                                    |      | *                  | •     | •     |
| $V_{TH}$          | Differential Input High Threshold (2)                     | V <sub>CM</sub> = 0.8V or 1.2V or 3.55V, V <sub>DD</sub> = 3.6V                                                                                      |      | 0                  | 100   | mV    |
| $V_{TL}$          | Differential Input Low Threshold                          | V <sub>CM</sub> = 0.8V or 1.2V or 3.55V, V <sub>DD</sub> = 3.6V                                                                                      | -100 | 0                  |       | mV    |
| V <sub>ID</sub>   | Differential Input Voltage                                | $V_{CM} = 0.8V$ to 3.55V, $V_{DD} = 3.6V$                                                                                                            | 100  |                    |       | mV    |
| $V_{CMR}$         | Common Mode Voltage Range                                 | V <sub>ID</sub> = 150 mV, V <sub>DD</sub> = 3.6V                                                                                                     | 0.05 |                    | 3.55  | V     |
| C <sub>IN2</sub>  | Input Capacitance                                         | IN+ or IN- to V <sub>SS</sub>                                                                                                                        |      | 3.5                |       | pF    |
| I <sub>IN</sub>   | Input Current                                             | $V_{IN} = 3.6V$ , $V_{DD} = V_{DDMAX}$ or $0V$                                                                                                       | -10  |                    | +10   | μA    |
|                   |                                                           | $V_{IN} = 0V$ , $V_{DD} = V_{DDMAX}$ or $0V$                                                                                                         | -10  |                    | +10   | μA    |
| LVDS OU           | TPUT DC SPECIFICATIONS (OUT0±,                            | OUT1±)                                                                                                                                               |      |                    | •     |       |
| V <sub>OD</sub>   | Differential Output Voltage, 0% Pre-emphasis (2)          | $R_L = 100\Omega$ between OUT+ and OUT-                                                                                                              | 250  | 400                | 575   | mV    |
| $\Delta V_{OD}$   | Change in V <sub>OD</sub> between Complementary States    |                                                                                                                                                      | -35  |                    | 35    | mV    |
| Vos               | Offset Voltage (3)                                        |                                                                                                                                                      | 1.09 | 1.25               | 1.475 | V     |
| $\Delta V_{OS}$   | Change in V <sub>OS</sub> between Complementary States    |                                                                                                                                                      | -35  |                    | 35    | mV    |
| I <sub>OS</sub>   | Output Short Circuit Current, One<br>Complementary Output | OUT+ or OUT- Short to GND                                                                                                                            |      | -60                | -90   | mA    |
| C <sub>OUT2</sub> | Output Capacitance                                        | OUT+ or OUT- to GND when TRI-<br>STATE                                                                                                               |      | 5.5                |       | pF    |
| SUPPLY            | CURRENT (Static)                                          |                                                                                                                                                      |      |                    | •     |       |
| I <sub>CC0</sub>  | Supply Current                                            | All inputs and outputs enabled and active, terminated with differential load of $100\Omega$ between OUT+ and OUT                                     |      | 42                 | 60    | mA    |
| I <sub>CC1</sub>  | Supply Current - one channel powered down                 | Single channel crossover switch or single channel repeater modes (1 channel active, one channel in power down mode)                                  |      | 22                 | 30    | mA    |
| I <sub>CC2</sub>  | Supply Current - one input powered down                   | Splitter mode (One input powered down, both outputs active)                                                                                          |      | 30                 | 40    | mA    |
| I <sub>CCZ</sub>  | TRI-STATE Supply Current                                  | Both input/output Channels in Power Down Mode                                                                                                        |      | 1.4                | 2.5   | mA    |
| SWITCHII          | NG CHARACTERISTICS—LVDS OUT                               | PUTS (Figure 5, Figure 6)                                                                                                                            |      |                    |       |       |
| t <sub>LHT</sub>  | Differential Low to High Transition Time                  | Use an alternating 1 and 0 pattern at 200 Mb/s, measure between 20% and 80% of                                                                       | 70   | 150                | 215   | ps    |
| t <sub>HLT</sub>  | Differential High to Low Transition Time                  | V <sub>OD</sub> .                                                                                                                                    | 50   | 135                | 180   | ps    |
| t <sub>PLHD</sub> | Differential Low to High Propagation Delay                | Use an alternating 1 and 0 pattern at 200 Mb/s, measure at 50% V <sub>OD</sub> between                                                               | 0.5  | 2.4                | 3.5   | ns    |
| t <sub>PHLD</sub> | Differential High to Low Propagation Delay                | input to output.                                                                                                                                     | 0.5  | 2.4                | 3.5   | ns    |
| t <sub>SKD1</sub> | Pulse Skew                                                | tplhd=tphld                                                                                                                                          |      | 55                 | 120   | ps    |
| t <sub>SKCC</sub> | Output Channel to Channel Skew                            | Difference in propagation delay (t <sub>PLHD</sub> or t <sub>PHLD</sub> ) among all output channels in Splitter mode (any one input to all outputs). | 0    | 130                | 315   | ps    |

 <sup>(2)</sup> Differential output voltage V<sub>OD</sub> is defined as ABS(OUT+-OUT-). Differential input voltage V<sub>ID</sub> is defined as ABS(IN+-IN-).
 (3) Output offset voltage V<sub>OS</sub> is defined as the average of the LVDS single-ended output voltages at logic high and logic low states.



## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol           | Parameter                           | Conditions                                       |                                                                                       | Min | Typ <sup>(1)</sup> | Max | Units |
|------------------|-------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|-----|--------------------|-----|-------|
| t <sub>JIT</sub> | Jitter (0% Pre-emphasis) (4)        | RJ - Alternating 1/0 @ 750 MH                    | RJ - Alternating 1/0 @ 750 MHz <sup>(5)</sup>                                         |     |                    | 2.5 | psrms |
|                  |                                     | DJ - K28.5 Pattern                               | LQFP                                                                                  |     | 110                | 140 | psp-p |
|                  |                                     | 1.5 Gbps <sup>(6)</sup>                          | UQFN                                                                                  |     | 42                 | 75  | psp-p |
|                  |                                     | TJ - PRBS 2 <sup>23</sup> -1 Pattern             | LQFP                                                                                  |     | 113                | 148 | psp-p |
|                  |                                     | 1.5 Gbps <sup>(7)</sup>                          | UQFN                                                                                  |     | 93                 | 126 | psp-p |
| t <sub>ON</sub>  | LVDS Output Enable Time             | Time from ENx to OUT± chang TRI-STATE to active. | ge from                                                                               | 50  | 110                | 150 | ns    |
| t <sub>OFF</sub> | LVDS Output Disable Time            | Time from ENx to OUT± chang active to TRI-STATE. | ge from                                                                               |     | 5                  | 12  | ns    |
| t <sub>SW</sub>  | LVDS Switching Time<br>SELx to OUT± |                                                  | Time from configuration select (SELx) to new switch configuration effective for OUT±. |     |                    |     | ns    |

- Jitter is not production tested, but specified through characterization on a sample basis.
- Random Jitter, or RJ, is measured RMS with a histogram including 1500 histogram window hits. The input voltage =  $V_{ID}$  = 500mV, 50% duty cycle at 750MHz,  $t_r$  =  $t_f$  = 50ps (20% to 80%).
- Deterministic Jitter, or DJ, is measured to a histogram mean with a sample size of 350 hits. The input voltage =  $V_{ID} = 500$ mV, K28.5 pattern at 1.5 Gbps,  $t_r = t_f = 50$ ps (20% to 80%). The K28.5 pattern is repeating bit streams of (0011111010 1100000101). Total Jitter, or TJ, is measured peak to peak with a histogram including 3500 window hits. Stimulus and fixture jitter has been subtracted. The input voltage =  $V_{ID} = 500$ mV,  $2^{23}$ -1 PRBS pattern at 1.5 Gbps,  $t_r = t_f = 50$ ps (20% to 80%).

## SCAN CIRCUITRY TIMING REQUIREMENTS

| Symbol           | Parameter                   | Conditions                                   | Min  | Тур | Max | Units |
|------------------|-----------------------------|----------------------------------------------|------|-----|-----|-------|
| f <sub>MAX</sub> | Maximum TCK Clock Frequency | $R_{L} = 500\Omega,$ $C_{L} = 35 \text{ pF}$ | 25.0 |     |     | MHz   |
| t <sub>S</sub>   | TDI to TCK, H or L          | $C_L = 35 \text{ pF}$                        | 1.0  |     |     | ns    |
| t <sub>H</sub>   | TDI to TCK, H or L          |                                              | 2.0  |     |     | ns    |
| t <sub>S</sub>   | TMS to TCK, H or L          |                                              | 2.0  |     |     | ns    |
| t <sub>H</sub>   | TMS to TCK, H or L          |                                              | 1.5  |     |     | ns    |
| t <sub>W</sub>   | TCK Pulse Width, H or L     |                                              | 10.0 |     |     | ns    |
| t <sub>W</sub>   | TRST Pulse Width, L         |                                              | 2.5  |     |     | ns    |
| t <sub>REC</sub> | Recovery Time, TRST to TCK  |                                              | 2.0  |     |     | ns    |

### **TIMING DIAGRAMS**



Figure 5. LVDS Signals





Figure 6. LVDS Output Transition Time



Figure 7. LVDS Output Propagation Delay



Figure 8. Configuration and Output Enable/Disable Timing



### Input Interfacing

The SCAN90CP02 accepts differential signals and allow simple AC or DC coupling. With a wide common mode range, the SCAN90CP02 can be DC-coupled with all common differential drivers (i.e. LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers.



Figure 9. Typical LVDS Driver DC-Coupled Interface to SCAN90CP02 Input



Figure 10. Typical CML Driver DC-Coupled Interface to SCAN90CP02 Input



Figure 11. Typical LVPECL Driver DC-Coupled Interface to SCAN90CP02 Input



## **Output Interfacing**

The SCAN90CP02 outputs signals that are compliant to the LVDS standard. Their outputs can be DC-coupled to most common differential receivers. Figure 12 illustrates typical DC-coupled interface to common differential receivers and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accommodate LVDS compliant signals, it is recommended to check respective receiver's data sheet prior to implementing the suggested interface implementation.



Figure 12. Typical SCAN90CP02 Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver



## TYPICAL PERFORMANCE CHARACTERISTICS FOR UQFN PACKAGE





Dynamic power supply current was measured while running a PRBS Total Jitter measured at 0V differential while running a PRBS 2<sup>23</sup>-1  $2^{23}$ -1 pattern in dual channel repeater mode.  $V_{CC} = 3.3V$ ,  $T_A = +25^{\circ}C$ , pattern in single channel repeater mode.  $V_{CC} = 3.3V$ ,  $T_A = +25^{\circ}C$ ,  $V_{ID} = 1.00$  $V_{ID} = 0.5V, V_{CM} = 1.2V$ 

= 0.5V, 0% Pre-emphasis

Figure 13.



Total Jitter measured at 0V differential while running a PRBS 223-1 pattern in dual channel repeater mode.  $V_{CC} = 3.3V$ ,  $V_{ID} = 0.5V$ ,  $V_{CM} =$ 1.2V, 1.5 Gbps data rate, 0% Pre-emphasis Figure 15.

#### Positive Edge Transition vs. Pre-emphasis Level

Figure 14.



Figure 16.



## **DESIGN-FOR-TEST (DFT) FEATURES**

#### **IEEE 1149.1 SUPPORT**

The SCAN90CP02 supports a fully compliant IEEE 1149.1 interface. The Test Access Port (TAP) provides access to boundary scan cells at each LVTTL I/O on the device for interconnect testing. Differential pins are included in the same boundary scan chain but instead contain IEEE1149.6 cells. IEEE1149.6 is the improved IEEE standard for testing high-speed differential signals.

Refer to the BSDL file located on TI's website for the details of the SCAN90CP02 IEEE 1149.1 implementation.

### **IEEE 1149.6 SUPPORT**

AC-coupled differential interconnections on very high speed (1+ Gbps) data paths are not testable using traditional IEEE 1149.1 techniques. The IEEE 1149.1 structures and methods are intended to test static (DC-coupled), single ended networks. IEEE1149.6 is specifically designed for testing high-speed differential, including AC coupled networks.

The SCAN90CP02 is intended for high-speed signaling up to 1.5 Gbps and includes IEEE1149.6 on all differential inputs and outputs.

### **FAULT INSERTION**

Fault Insertion is a technique used to assist in the verification and debug of diagnostic software. During system testing faults are "injected" to simulate hardware failure and thus help verify the monitoring software can detect and diagnose these faults. In the SCAN90004 an IEEE1149.1 "stuck-at" instruction can create a stuck-at condition, either high or low, on any pin or combination of pins.

A more detailed description of the stuck-at feature can be found in Texas Instruments Applications note AN-1313(SNLA060).





## **REVISION HISTORY**

| CI | Changes from Revision L (April 2013) to Revision M |   |   |  |  |  |  |  |
|----|----------------------------------------------------|---|---|--|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format | 1 | 2 |  |  |  |  |  |

Product Folder Links: SCAN90CP02



## PACKAGE OPTION ADDENDUM



10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| SCAN90CP02SP/NOPB | ACTIVE | UQFN         | NJD                | 28   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | SCP02SP                 | Samples |
| SCAN90CP02VY/NOPB | ACTIVE | LQFP         | NEY                | 32   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | SCAN90<br>CP02VY        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SCAN90CP02SP/NOPB | UQFN            | NJD                | 28 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 23-Jun-2023



## \*All dimensions are nominal

| Devi      | ce       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------|----------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SCAN90CP0 | 2SP/NOPB | UQFN         | NJD             | 28   | 1000 | 208.0       | 191.0      | 35.0        |  |



www.ti.com 23-Jun-2023

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device            | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SCAN90CP02VY/NOPB | NEY             | LQFP            | 32   | 250 | 9 X 24               | 150                        | 322.6  | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |



PLASTIC QUAD FLATPACK



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC registration MS-026.



PLASTIC QUAD FLATPACK



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.7. Board assembly site may have different recommendations for stencil design.





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated