## **Analog Multiplexer/ Demultiplexer** # Triple 2:1 Analog Switch-Multiplexer Improved Process, Sub-Micron Silicon Gate CMOS The NLAS4053 is an improved version of the MC14053 and MC74HC4053 fabricated in sub-micron Silicon Gate CMOS technology for lower $R_{DS(on)}$ resistance and improved linearity with low current. This device may be operated either with a single supply or dual supply up to $\pm 3.0~V$ to pass a 6 $V_{PP}$ signal without coupling capacitors. When operating in single supply mode, it is only necessary to tie $V_{\rm EE}$ , pin 7 to ground. For dual supply operation, $V_{\rm EE}$ is tied to a negative voltage, not to exceed maximum ratings. Pin for pin compatible with all industry standard versions of '4053.' ### **Features** - Improved R<sub>DS(on)</sub> Specifications - Pin for Pin Replacement for MAX4053 and MAX4053A - One Half the Resistance Operating at 5.0 Volts - Single or Dual Supply Operation - Single 3-5 Volt Operation, or Dual ±3.0 Volt Operation - With $V_{CC}$ of 3.0 to 3.3 V, Device Can Interface with 1.8 V Logic, No Translators Needed - Address and Inhibit Pins are Over–Voltage Tolerant and May Be Driven Up +6.0 V Regardless of $V_{\rm CC}$ - Greatly Improved Noise Margin Over MAX4053 and MAX4053A - Improved Linearity Over Standard HC4053 Devices - Popular SOIC and the Space Saving TSSOP Packages - Pb-Free Packages are Available\* ### ON Semiconductor® http://onsemi.com ### MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location L, WL = Wafer Lot Y = Year W, WW = Work Week G = Pb-Free Package ■ Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Figure 1. Pin Connection (Top View) Figure 2. Logic Diagram ### **TRUTH TABLE** | | | Address | | | |---------|-----------------|-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------| | Inhibit | С | В | Α | ON SWITCHES* | | 1 | X<br>don't care | X<br>don't care | X<br>don't care | All switches open | | 0 | 0 | 0 | 0 | $\begin{array}{c} COM_A-NC_A, \\ COM_B-NC_B, \\ COM_C-NC_C \end{array}$ | | 0 | 0 | 0 | 1 | $\begin{array}{c} COM_A-NO_A, \\ COM_B-NC_B, \\ COM_C-NC_C \end{array}$ | | 0 | 0 | 1 | 0 | $\begin{array}{c} COM_A-NC_A, \\ COM_B-NO_B, \\ COM_C-NC_C \end{array}$ | | 0 | 0 | 1 | 1 | ${\rm COM_A-NO_A}, \ {\rm COM_B-NO_B}, \ {\rm COM_C-NC_C}$ | | 0 | 1 | 0 | 0 | $\begin{array}{c} COM_A-NC_A, \\ COM_B-NC_B, \\ COM_C-NO_C \end{array}$ | | 0 | 1 | 0 | 1 | $\begin{array}{c} COM_A-NO_A, \\ COM_B-NC_B, \\ COM_C-NO_C \end{array}$ | | 0 | 1 | 1 | 0 | COM <sub>A</sub> -NC <sub>A</sub> ,<br>COM <sub>B</sub> -NO <sub>B</sub> ,<br>COM <sub>C</sub> -NO <sub>C</sub> | | 0 | 1 | 1 | 1 | COM <sub>A</sub> -NO <sub>A</sub> ,<br>COM <sub>B</sub> -NO <sub>B</sub> ,<br>COM <sub>C</sub> -NO <sub>C</sub> | <sup>\*</sup>NO, NC, and COM pins are identical and interchangeable. Either may be considered an input or output; signals pass equally well in either direction. #### **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>EE</sub> | Negative DC Supply Voltage | (Referenced to GND) | -7.0 to +0.5 | V | | V <sub>CC</sub> | Positive DC Supply Voltage (Note 1) | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> ) | -0.5 to +7.0<br>-0.5 to +7.0 | V | | V <sub>IS</sub> | Analog Input Voltage | | $V_{EE}$ –0.5 to $V_{CC}$ +0.5 | V | | V <sub>IN</sub> | Digital Input Voltage | (Referenced to GND) | -0.5 to 7.0 | V | | I | DC Current, Into or Out of Any Pin | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Secon | ds | 260 | °C | | TJ | Junction Temperature under Bias | | + 150 | °C | | $\theta_{JA}$ | Thermal Resistance | SOIC<br>TSSOP | 143<br>164 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air, | SOIC<br>TSSOP | 500<br>450 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% - 35% | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | > 2000<br>> 200<br>> 1000 | V | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>C</sub> | C and Below GND at 125°C (Note 5) | ±300 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. The absolute value of $V_{CC}$ $\pm$ $|V_{EE}| \le 7.0$ . 2. Tested to EIA/JESD22-A114-A. - 3. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------|-----------------|------| | V <sub>EE</sub> | Negative DC Supply Voltage | (Referenced to GND) | -5.5 | GND | V | | V <sub>CC</sub> | Positive DC Supply Voltage | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> ) | 2.5<br>2.5 | 5.5<br>6.6 | V | | V <sub>IS</sub> | Analog Input Voltage | | V <sub>EE</sub> | V <sub>CC</sub> | V | | V <sub>IN</sub> | Digital Input Voltage | (Note 6) (Referenced to GND) | 0 | 5.5 | V | | T <sub>A</sub> | Operating Temperature Range, All Package Types | | -55 | 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $V_{CC} = 3.0 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0<br>0 | 100<br>20 | ns/V | <sup>6.</sup> Unused digital inputs may not be left open. All digital inputs must be tied to a high-logic voltage level or a low-logic input voltage level. ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | NLAS4053DG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | NLAS4053DR2 | SOIC-16 | 2500 Tape & Reel | | NLAS4053DR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | NLAS4053DT | TSSOP-16* | 96 Units / Rail | | NLAS4053DTG | TSSOP-16* | 96 Units / Rail | | NLAS4053DTR2 | TSSOP-16* | 2500 Tape & Reel | | NLAS4053DTR2G | TSSOP-16* | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. ### DC CHARACTERISTICS - Digital Section (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Guara | nit | | | |-----------------|-------------------------------------------------------------|---------------------------------------------------------------------|-----------------|-------------|-------|--------|------| | Symbol | Parameter | Condition | v | –55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input | | 2.0 | 1.5 | 1.5 | 1.5 | V | | | Voltage, Address and Inhibit Inputs | | 3.0 | 2.1 | 2.1 | 2.1 | | | | | | 4.5 | 3.15 | 3.15 | 3.15 | | | | | | 5.5 | 3.85 | 3.85 | 3.85 | | | $V_{IL}$ | Maximum Low-Level Input | | 2.0 | 0.5 | 0.5 | 0.5 | V | | | Voltage, Address and Inhibit Inputs | | 3.0 | 0.9 | 0.9 | 0.9 | | | | | | 4.5 | 1.35 | 1.35 | 1.35 | | | | | | 5.5 | 1.65 | 1.65 | 1.65 | | | I <sub>IN</sub> | Maximum Input Leakage Current,<br>Address or Inhibit Inputs | V <sub>IN</sub> = 6.0 or GND | 0 V to 6.0 V | ± 0.1 | ±1.0 | ± 1.0 | μА | | Icc | Maximum Quiescent Supply<br>Current (per Package) | Channel Select, Enable and V <sub>IS</sub> = V <sub>CC</sub> or GND | 6.0 | 4.0 | 40 | 80 | μА | ### DC ELECTRICAL CHARACTERISTICS - Analog Section | | | | | V <sub>EE</sub> | Guara | nteed Lin | nit | | |----------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------|-----------------|-----------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub> | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | R <sub>ON</sub> | Maximum "ON" Resistance | $V_{IN} = V_{IL}$ or $V_{IH}$<br>$V_{IS} = V_{EE}$ to $V_{CC}$<br>$ I_S = 10$ mA<br>(Figures 4 thru 9) | 3.0<br>4.5<br>3.0 | 0<br>0<br>-3.0 | 86<br>37<br>26 | 108<br>46<br>33 | 120<br>55<br>37 | Ω | | ΔR <sub>ON</sub> | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $ \begin{aligned} V_{IN} &= V_{IL} \text{ or } V_{IH}, & V_{IS} &= 2.0 \text{ V} \\ V_{IS} &= 3.5 \text{ V} \\ I_S &= 10 \text{ mA}, & V_{IS} &= 2.0 \text{ V} \end{aligned} $ | 3.0<br>4.5<br>3.0 | 0<br>0<br>-3.0 | 15<br>13<br>10 | 20<br>18<br>15 | 20<br>18<br>15 | Ω | | R <sub>flat(ON)</sub> | COM-NO<br>On-Resistance Flatness | $V_{com}$ 1, 2, 3.5 V $V_{com}$ -2, 0, 2 V $ I_{S} $ = 10 mA | 4.5<br>3.0 | 0<br>-3.0 | 4<br>2 | 4<br>2 | 5 3 | Ω | | I <sub>NC(OFF)</sub><br>I <sub>NO(OFF)</sub> | Maximum Off-Channel Leakage<br>Current | Switch Off $V_{IN} = V_{IL}$ or $V_{IH}$ $V_{IO} = V_{CC}$ –1.0 V or $V_{EE}$ +1.0 V (Figure 17) | 6.0<br>3.0 | 0<br>-3.0 | 0.1<br>0.1 | 5.0<br>5.0 | 100<br>100 | nA | | I <sub>COM(ON)</sub> | Maximum On-Channel Leakage<br>Current, Channel- to-Channel | Switch On $V_{IO} = V_{CC}$ –1.0 V or $V_{EE}$ +1.0 V (Figure 17) | 6.0<br>3.0 | 0<br>-3.0 | 0.1<br>0.1 | 5.0<br>5.0 | 100<br>100 | nA | ### $\textbf{AC CHARACTERISTICS} \text{ (Input } t_{\text{r}} = t_{\text{f}} = 3 \text{ ns)}$ | | | Guaranteed | | | eed Limit | | | | | |------------------|---------------------------|------------------------------------------------|-----------------|------|-------------|------|----------------|--------|------| | | | | V <sub>CC</sub> | VEE | −55 to 25°C | | | | | | Symbol | Parameter | Test Conditions | V | V | Min | Тур* | ≤ <b>85</b> °C | ≤125°C | Unit | | t <sub>BBM</sub> | Minimum Break-Before-Make | $V_{IN} = V_{IL}$ or $V_{IH}$ | 3.0 | 0.0 | 1.0 | 6.5 | - | - | ns | | | Time | $V_{IS} = V_{CC}$ | 4.5 | 0.0 | 1.0 | 5.0 | - | _ | | | | | $R_L = 300 \Omega$ , $C_L = 35 pF$ (Figure 19) | 3.0 | -3.0 | 1.0 | 3.5 | - | ı | | <sup>\*</sup>Typical Characteristics are at 25 $^{\circ}\text{C}.$ ### $\label{eq:characteristics} \textbf{AC CHARACTERISTICS} \ (C_L = 50 \ \text{pF, Input } t_r = t_f = 3 \ \text{ns})$ | | | | | Guaranteed Limit | | | | | | | | |--------------------|--------------------------------------------|-----------------|-----------------|------------------|-----|-----|-------|-----|--------|-----|------| | | | v <sub>cc</sub> | V <sub>EE</sub> | -55 to 25°C | | | ≤85°C | | ≤125°C | | | | Symbol | Parameter | V | V | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>TRANS</sub> | Transition Time | 2.5 | 0 | | | 40 | | 45 | | 50 | ns | | | (Address Selection Time) | 3.0 | 0 | | | 28 | | 30 | | 35 | | | | (Figure 18) | 4.5 | 0 | | | 23 | | 25 | | 30 | | | | | 3.0 | -3.0 | | | 23 | | 25 | | 28 | | | t <sub>ON</sub> | Turn-on Time | 2.5 | 0 | | | 40 | | 45 | | 50 | ns | | | (Figures 14, 15, 20, and 21) | 3.0 | 0 | | | 28 | | 30 | | 35 | | | | Enable to N <sub>O</sub> or N <sub>C</sub> | 4.5 | 0 | | | 23 | | 25 | | 30 | | | | | 3.0 | -3.0 | | | 23 | | 25 | | 28 | | | t <sub>OFF</sub> | Turn-off Time | 2.5 | 0 | | | 40 | | 45 | | 50 | ns | | | (Figures 14, 15, 20, and 21) | 3.0 | 0 | | | 28 | | 30 | | 35 | | | | Enable to N <sub>O</sub> or N <sub>C</sub> | 4.5 | 0 | | | 23 | | 25 | | 30 | | | | | 3.0 | -3.0 | | | 23 | | 25 | | 28 | | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |---------------------------------------|------------------------------------------|-----------------------------------------|----| | C <sub>IN</sub> | Maximum Input Capacitance, Select Inputs | 8 | pF | | C <sub>NO</sub> or<br>C <sub>NC</sub> | Analog I/O | 10 | | | C <sub>COM</sub> | Common I/O | 10 | | | C <sub>(ON)</sub> | Feedthrough | 1.0 | | ### ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V) | | | | V <sub>CC</sub> | V <sub>EE</sub> | Тур | | |------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|--------------------------|------| | Symbol | Parameter | Condition | v | v | 25°C | Unit | | BW | Maximum On-Channel<br>Bandwidth or Minimum<br>Frequency Response | V <sub>IS</sub> = ½ (V <sub>CC</sub> - V <sub>EE</sub> )<br>Source Amplitude = 0 dBm<br>(Figures 10 and 22) | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | 145<br>165<br>180<br>180 | MHz | | V <sub>ISO</sub> | Off-Channel Feedthrough Isolation | f = 100 kHz; V <sub>IS</sub> = ½ (V <sub>CC</sub> - V <sub>EE</sub> )<br>Source = 0 dBm<br>(Figures 12 and 22) | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | -93<br>-93<br>-93<br>-93 | dB | | V <sub>ONL</sub> | Maximum Feedthrough<br>On Loss | V <sub>IS</sub> = ½ (V <sub>CC</sub> - V <sub>EE</sub> )<br>Source = 0 dBm<br>(Figures 10 and 22) | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | -2<br>-2<br>-2<br>-2 | dB | | Q | Charge Injection | $\begin{array}{l} V_{IN}=V_{CC} \text{ to } V_{EE,} f_{IS}=1 \text{ kHz, } t_r=t_f=3 \text{ ns} \\ R_{IS}=0 \; \Omega, C_L=1000 \text{ pF, } Q=C_L * \Delta V_{OUT} \\ \text{(Figures 16 and 23)} \end{array}$ | 5.0<br>3.0 | 0.0<br>-3.0 | 9.0<br>12 | pC | | THD | Total Harmonic Distortion<br>THD + Noise | $\begin{aligned} &f_{IS} = 1 \text{ MHz, R}_L = 10 \text{ K}\Omega, C_L = 50 \text{ pF,} \\ &V_{IS} = 5.0 \text{ V}_{PP} \text{ sine wave} \\ &V_{IS} = 6.0 \text{ V}_{PP} \text{ sine wave} \\ &(\text{Figure 13}) \end{aligned}$ | 6.0<br>3.0 | 0.0<br>-3.0 | 0.10<br>0.05 | % | 100 80 2.0 V 60 R<sub>ON</sub> (Ω) 40 3.0 V 4.5 V 5.5 V $\pm 3.3 V$ 20 0 -2.0 0 2.0 6.0 -4.0 4.0 V<sub>IS</sub> (VDC) Figure 3. $I_{CC}$ versus Temp, $V_{CC}$ = 3 V and 5 V Figure 4. R<sub>ON</sub> versus V<sub>CC</sub>, Temp = 25°C Figure 5. Typical On Resistance $V_{CC}$ = 2.0 V, $V_{EE}$ = 0 V Figure 6. Typical On Resistance $V_{CC}$ = 3.0 V, $V_{EE}$ = 0 V Figure 7. Typical On Resistance $V_{CC}$ = 4.5 V, $V_{EE}$ = 0 V Figure 8. Typical On Resistance $V_{CC}$ = 5.5 V, $V_{EE}$ = 0 V Figure 9. Typical On Resistance $V_{CC}$ = 3.3 V, $V_{EE}$ = -3.3 V Figure 10. Bandwidth Figure 11. Phase Shift Figure 12. Off Isolation Figure 13. Total Harmonic Distortion Figure 14. $t_{ON}$ and $t_{OFF}$ versus $V_{CC}$ Figure 15. $t_{ON}$ and $t_{OFF}$ versus Temp Figure 16. Charge Injection versus COM Voltage Figure 17. Switch Leakage versus Temperature Figure 18. Channel Selection Propagation Delay Figure 19. t<sub>BBM</sub> (Time Break-Before-Make) Figure 20. t<sub>ON</sub>/t<sub>OFF</sub> Figure 21. t<sub>ON</sub>/t<sub>OFF</sub> Channel switch control/s test socket is normalized. Off isolation is measured across an off channel. On loss is the bandwidth of an On switch. $V_{\rm ISO}$ , Bandwidth and $V_{\rm ONL}$ are independent of the input signal direction. $$\begin{split} &V_{ISO} = \text{Off Channel Isolation} = 20 \text{ Log } \left( \frac{V_{OUT}}{V_{IN}} \right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz} \\ &V_{ONL} = \text{On Channel Loss} = 20 \text{ Log } \left( \frac{V_{OUT}}{V_{IN}} \right) \text{ for } V_{IN} \text{ at } 100 \text{ kHz to } 50 \text{ MHz} \end{split}$$ Bandwidth (BW) = the frequency 3 dB below V<sub>ONL</sub> Figure 22. Off Channel Isolation/On Channel Loss (BW)/Crosstalk (On Channel to Off Channel)/V<sub>ONL</sub> Figure 23. Charge Injection: (Q) ### **TYPICAL OPERATION** Figure 24. 5.0 Volts Single Supply $V_{CC}$ = 5.0 V, $V_{EE}$ = 0 Figure 25. Dual Supply V<sub>CC</sub> = 3.0 V, V<sub>EE</sub> = -3.0 V ### **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS INCHES | | | HES | | | |-----|--------------------|-------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | C | 1.35 | 1.75 | 0.054 | 0.068 | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | | G | 1.27 | BSC | 0.050 BSC | | | | | 7 | 0.19 | 0.25 | 0.008 | 0.009 | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | M | 0° | 7° | 0° | 7° | | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE BASE BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12. | CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3 COLLECTOR, #3 COLLECTOR, #4 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | EMITTER, #3<br>BASE, #2 | SOLDERING FOOTPRINT | | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|------------------------|-------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | | | | 15. | EMITTER<br>COLLECTOR | | ANODE<br>CATHODE | 15.<br>16. | EMITTER, #4<br>COLLECTOR, #4 | 15.<br>16. | BASE, #1<br>EMITTER, #1 | 8X | | | 16. | COLLECTOR | 16. | CATHODE | 10. | COLLECTOR, #4 | 10. | EMITTER, #1 | <b>←</b> 6.40 <b>→</b> | | | STYLE 5: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 SOURCE, #1 | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | SOURCE N-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' GATE P-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' GATE N-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' SOURCE N-CH | n<br>n<br>n<br>n<br>n<br>n | | 16X 1.12 | –1.27<br><u>,</u> PITCH | | | | | | | | | | DIMENSIONS: MIL | LIMETERS | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 0.10 (0.004) D -T- SEATING PLANE TSSOP-16 CASE 948F-01 ISSUE B **DATE 19 OCT 2006** #### NOTES - JIES: DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD EL ROLL OF GATE BURDS SUAL NO. - MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8 ° | ### **SOLDERING FOOTPRINT** G ## 7.06 0.65 **PITCH** 16X 16X 0.36 1.26 **DIMENSIONS: MILLIMETERS** ### **GENERIC MARKING DIAGRAM\*** 168888888 XXXX XXXX **ALYW** 1<del>88888888</del> XXXX = Specific Device Code Α = Assembly Location = Wafer Lot L Υ = Year W = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | | **DETAIL E** ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "sa-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales