

# LMH0044 SMPTE 292M / 259M Adaptive Cable Equalizer

Check for Samples: LMH0044

# **FEATURES**

- SMPTE 292M, SMPTE 344M and SMPTE 259M Compliant
- Supports DVB-ASI at 270 Mbps
- Data rates: 125 Mbps to 1.485 Gbps
- Equalizes up to 200 Meters of Belden 1694A at 1.485 Gbps or up to 400 meters of Belden 1694A at 270 Mbps
- Manual Bypass and Output Mute with a Programmable Threshold
- Single-Ended or Differential Input
- 50Ω Differential Outputs
- Single 3.3V Supply Operation
- 208 mW Typical Power Consumption with 3.3V Supply
- Replaces the GS1574 and GS1574A

# **APPLICATIONS**

- SMPTE 292M, SMPTE 344M, and SMPTE 259M Serial Digital Interfaces
- Serial Digital Data Equalization and Reception
- Data Recovery Equalization

# **Typical Application**

# DESCRIPTION

The LMH0044 SMPTE 292M / 259M adaptive cable equalizer is a monolithic integrated circuit for equalizing data transmitted over cable (or any media with similar dispersive loss characteristics). The equalizer operates over a wide range of data rates from 125 Mbps to 1.485 Gbps and supports SMPTE 292M, SMPTE 344M and SMPTE 259M.

The LMH0044 implements DC restoration to correctly handle pathological data conditions (DC restoration may be bypassed for low data rate applications). The equalizer may be driven in either a single ended or differential configuration.

Additional features include separate carrier detect and output mute pins which may be tied together to mute the output when no signal is present. A programmable mute reference is provided to mute the output at a selectable level of signal degradation.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# LMH0044

#### SNLS216E - APRIL 2006-REVISED APRIL 2013

TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage                     |                             | -0.5V to 3.6V                  |  |  |
|------------------------------------|-----------------------------|--------------------------------|--|--|
| Input Voltage (all inputs)         |                             | -0.3V to V <sub>CC</sub> +0.3V |  |  |
| Storage Temperature Range          |                             | −65°C to +150°C                |  |  |
| Junction Temperature               |                             | +150°C                         |  |  |
| Lead Temperature (Soldering 4 Sec) | +260°C                      |                                |  |  |
| Package Thermal Resistance         | θ <sub>JA</sub> 16-pin WQFN | +43°C/W                        |  |  |
|                                    | θ <sub>JC</sub> 16-pin WQFN | +9°C/W                         |  |  |
| ESD Rating (HBM)                   |                             | 8kV                            |  |  |
| ESD Rating (MM)                    |                             | 250V                           |  |  |

(1) "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be ensured. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

### **Recommended Operating Conditions**

| Supply Voltage ( $V_{CC} - V_{EE}$ )             | 3.3V ±5%     |
|--------------------------------------------------|--------------|
| Input Coupling Capacitance                       | 1.0 µF       |
| AEC Capacitor (Connected between AEC+ and AEC-)  | 1.0 µF       |
| Operating Free Air Temperature (T <sub>A</sub> ) | 0°C to +85°C |

# **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified<sup>(1)(2)</sup>.

|                    | Parameter                                 | Test Conditions                    | Reference           | Min | Тур                                      | Мах | Units             |
|--------------------|-------------------------------------------|------------------------------------|---------------------|-----|------------------------------------------|-----|-------------------|
| V <sub>CMIN</sub>  | Input Common Mode Voltage                 |                                    | SDI, SDI            |     | 1.9                                      |     | V                 |
| V <sub>SDI</sub>   | Input Voltage Swing                       | At LMH0044 input <sup>(3)(4)</sup> |                     | 720 | 800                                      | 950 | mV <sub>P-P</sub> |
| V <sub>CMOUT</sub> | Output Common Mode Voltage                |                                    | SDO, SDO            |     | V <sub>CC</sub> –<br>V <sub>SDO</sub> /2 |     | V                 |
| $V_{SDO}$          | Output Voltage Swing                      | $50\Omega$ load, differential      |                     |     | 750                                      |     | mV <sub>P-P</sub> |
|                    | MUTE <sub>REF</sub> DC Voltage (floating) |                                    | MUTE <sub>REF</sub> |     | 1.3                                      |     | V                 |
|                    | MUTE <sub>REF</sub> Range                 |                                    |                     |     | 0.7                                      |     | V                 |
|                    | CD Output Voltage                         | Carrier not present                | CD                  | 2.6 |                                          |     | V                 |
|                    |                                           | Carrier present                    |                     |     |                                          | 0.4 | V                 |
|                    | MUTE Input Voltage                        | Min to mute outputs                | MUTE                | 3.0 |                                          |     | V                 |
|                    |                                           | Max to force outputs active        |                     |     |                                          | 0.8 | V                 |
| I <sub>CC</sub>    | Supply Current                            | See <sup>(5)</sup>                 |                     |     | 63                                       | 77  | mA                |

 Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to V<sub>EE</sub> = 0 Volts.

(2) Typical values are stated for  $V_{CC} = +3.3V$  and  $T_A = +25^{\circ}C$ .

(3) Specification is ensured by characterization.

(4) The maximum input voltage swing assumes a nonstressing, DC-balance signal; specifically, the SMPTE-recommended color bar test signal. Pathological or other stressing signals may not be used. This specification is for 0m cable only.

(5) Supply current depends on the amount of cable being equalized. The current is highest for short cable and decreases as the cable length is increased. Refer to Figure 2 and Figure 3.



#### **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified<sup>(1)</sup>.

|                                |                             | Test Conditions                                        | Reference | Min | Тур   | Max                          | Units |
|--------------------------------|-----------------------------|--------------------------------------------------------|-----------|-----|-------|------------------------------|-------|
| BR <sub>MIN</sub>              | Minimum Input Data Rate     |                                                        | SDI, SDI  |     | 125   |                              | Mbps  |
| BR <sub>MAX</sub>              | Maximum Input Data Rate     |                                                        |           |     |       | 25  1485    0.2  1485    0.2 | Mbps  |
|                                |                             | 270 Mbps, Belden 1694A, 400 meters <sup>(2)</sup>      |           |     | 0.2   |                              | UI    |
|                                |                             | 270 Mbps, Belden 8281,<br>280 meters <sup>(2)</sup>    |           |     | 0.2   |                              | UI    |
|                                |                             | 1.485 Gbps, Belden 1694A,<br>140 meters <sup>(2)</sup> |           |     | 0.25  |                              | UI    |
|                                |                             | 1.485 Gbps, Belden 8281,<br>100 meters <sup>(2)</sup>  |           |     | 0.25  |                              | UI    |
|                                |                             | 1.485 Gbps, Belden 1694A, 200 meters <sup>(2)</sup>    |           |     | 0.3   |                              | UI    |
| t <sub>r</sub> ,t <sub>f</sub> | Output Rise Time, Fall Time | 20% - 80% <sup>(2)</sup>                               | SDO, SDO  |     | 100   | 220                          | ps    |
|                                | Mismatch in Rise/Fall Time  | See <sup>(2)</sup>                                     |           |     | 2     | 15                           | ps    |
| t <sub>os</sub>                | Output Overshoot            | See <sup>(2)</sup>                                     |           |     | 1     | 5                            | %     |
| R <sub>OUT</sub>               | Output Resistance           | Single-Ended <sup>(3)</sup>                            |           |     | 50    |                              | Ω     |
| RL <sub>IN</sub>               | Input Return Loss           | See <sup>(4)</sup>                                     | SDI, SDI  | 15  | 18-20 |                              | dB    |
| R <sub>IN</sub>                | Input Resistance            | Single-Ended                                           |           |     | 1.3   |                              | kΩ    |
| C <sub>IN</sub>                | Input Capacitance           | Single-Ended <sup>(3)</sup>                            |           |     | 1     |                              | pF    |

(1) Typical values are stated for V<sub>CC</sub> = +3.3V and T<sub>A</sub> = +25°C.

(2) Specification is ensured by characterization.

(3) Specification is ensured by design.
 (4) Input return loss is dependent on b

 Input return loss is dependent on board design. The LMH0044 meets this specification on the SD044 evaluation board from 5 MHz to 1.5 GHz.

## **Connection Diagram**



The exposed die attach pad is a negative electrical terminal for this device. It should be connected to the negative power supply voltage.

#### Figure 1. 16-Pin WQFN Package See Package Number RUM0016A

SNLS216E - APRIL 2006 - REVISED APRIL 2013

www.ti.com

Texas Instruments

#### **Table 1. Pin Descriptions**

| Pin No. | Name                | Description                                                                                                                                                                                                                                                                                      |
|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>EE</sub>     | Negative power supply (ground).                                                                                                                                                                                                                                                                  |
| 2       | SDI                 | Serial data true input.                                                                                                                                                                                                                                                                          |
| 3       | SDI                 | Serial data complement input.                                                                                                                                                                                                                                                                    |
| 4       | V <sub>EE</sub>     | Negative power supply (ground).                                                                                                                                                                                                                                                                  |
| 5       | AEC+                | AEC loop filter external capacitor (1µF) positive connection.                                                                                                                                                                                                                                    |
| 6       | AEC-                | AEC loop filter external capacitor (1µF) negative connection.                                                                                                                                                                                                                                    |
| 7       | BYPASS              | Bypasses equalization and DC restoration when high. No equalization occurs in this mode.                                                                                                                                                                                                         |
| 8       | MUTE <sub>REF</sub> | Mute reference. Sets the threshold for $\overline{CD}$ and (with $\overline{CD}$ tied to MUTE) determines the maximum cable to be equalized before muting. MUTE <sub>REF</sub> may be unconnected for maximum equalization.                                                                      |
| 9       | V <sub>EE</sub>     | Negative power supply (ground).                                                                                                                                                                                                                                                                  |
| 10      | SDO                 | Serial data complement output.                                                                                                                                                                                                                                                                   |
| 11      | SDO                 | Serial data true output.                                                                                                                                                                                                                                                                         |
| 12      | V <sub>EE</sub>     | Negative power supply (ground).                                                                                                                                                                                                                                                                  |
| 13      | V <sub>CC</sub>     | Positive power supply (+3.3V).                                                                                                                                                                                                                                                                   |
| 14      | MUTE                | Output mute. To disable the mute function and enable the output, MUTE must be tied to GND or a low level signal. To force the outputs to a muted state, tie to $V_{CC}$ . CD may be tied to this pin to inhibit the output when no input signal is present. MUTE has no function in BYPASS mode. |
| 15      | CD                  | Carrier detect. CD is high when no signal is present. CD has no function in BYPASS mode.                                                                                                                                                                                                         |
| 16      | V <sub>CC</sub>     | Positive power supply (+3.3V).                                                                                                                                                                                                                                                                   |
| DAP     | V <sub>EE</sub>     | Connect exposed DAP to negative power supply.                                                                                                                                                                                                                                                    |

# **Block Diagram**





#### **BLOCK DESCRIPTION**

The Equalizer Filter block is a multi-stage adaptive filter. If Bypass is high, the equalizer filter is disabled.

The **DC Restoration** / **Level Control** block receives the differential signals from the equalizer filter block. This block incorporates a self-biasing DC restoration circuit to fully DC restore the signals. If Bypass is high, this function is disabled.

The signals before and after the DC Restoration / Level Control block are used to generate the **Automatic Equalization Control (AEC)** signal. This control signal sets the gain and bandwidth of the equalizer filter. The loop response in the AEC block is controlled by an external 1µF capacitor placed across the AEC+ and AEC- pins.

The **Carrier Detect** / <u>Mute</u> block generates the carrier detect signal and controls the mute function of the output. This block utilizes the <u>CD</u> and <u>MUTE</u> signals along with <u>Mute Reference (MUTE<sub>REF</sub>)</u>.

The **Output Driver** produces SDO and SDO.

#### **MUTE REFERENCE (MUTE**<sub>REF</sub>)

The mute reference sets the threshold for  $\overline{CD}$  and (with  $\overline{CD}$  tied to MUTE) determines the amount of cable to equalize before automatically muting the outputs. This is set by applying a voltage inversely proportional to the length of cable to equalize. As the applied  $MUTE_{REF}$  voltage is increased, the amount of cable that can be equalized before carrier detect is de-asserted and the outputs are muted is decreased.  $MUTE_{REF}$  may be left unconnected for maximum equalization before muting.

#### CARRIER DETECT (CD) AND MUTE

Carrier detect  $\overline{\text{CD}}$  indicates if a valid signal is present at the LMH0044 input. If  $\text{MUTE}_{\text{REF}}$  is used, the carrier detect threshold will be altered accordingly.  $\overline{\text{CD}}$  provides a high voltage when no signal is present at the LMH0044 input.  $\overline{\text{CD}}$  is low when a valid input signal is detected.

MUTE can be used to manually mute or enable SDO and SDO. Applying a high input to MUTE will mute the LMH0044 outputs. Applying a low input will force the outputs to be active.

CD and MUTE may be tied together to automatically mute the output when no input signal is present.

#### INPUT INTERFACING

The LMH0044 accepts either differential or single-ended input. The input must be AC coupled. Transformer coupling is not supported.

The LMH0044 correctly handles equalizer pathological signals for standard definition and high definition serial digital video, as described in SMPTE RP 178 and RP 198, respectively.

#### OUTPUT INTERFACING

The SDO and  $\overline{\text{SDO}}$  outputs are internally loaded with 50 $\Omega$ . They produce a 750 mV<sub>P-P</sub> differential output, or a 375 mV<sub>P-P</sub> single-ended output.



# APPLICATION INFORMATION

### PCB LAYOUT RECOMMENDATIONS

Refer to the following Application Note on TI's website: AN-1372, "LMH0034 PCB Layout Techniques." The PCB layout techniques in the application note apply to the LMH0044 as well.

### **REPLACING THE GENNUM GS1574A**

The LMH0044 is footprint compatible with the Gennum GS1574A.

### SUPPLY CURRENT VS. CABLE LENGTH

The supply current ( $I_{CC}$ ) depends on the amount of cable being equalized. The current is highest for short cable and decreases as the cable length is increased. Figure 2 shows supply current vs. Belden 1694A cable length for 1.485 Gbps data and Figure 3 shows supply current vs. Belden 1694A cable length for 270 Mbps data.



Figure 2. Supply Current vs. Belden 1694A Cable Length, 1.485 Gbps





Figure 3. Supply Current vs. Belden 1694A Cable Length, 270 Mbps

SNLS216E - APRIL 2006-REVISED APRIL 2013

Copyright © 2006–2013, Texas Instruments Incorporated

# **REVISION HISTORY**

| Changes from Revision D (April 2013) to Revision E |                                                    |   |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|---|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 7 |  |  |  |  |

Texas NSTRUMENTS

www.ti.com



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LMH0044SQ/NOPB   | ACTIVE        | WQFN         | RUM                | 16   | 1000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | 0 to 85      | L044                    | Samples |
| LMH0044SQE/NOPB  | ACTIVE        | WQFN         | RUM                | 16   | 250            | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | 0 to 85      | L044                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMH0044SQ/NOPB              | WQFN | RUM                | 16 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMH0044SQE/NOPB             | WQFN | RUM                | 16 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH0044SQ/NOPB  | WQFN         | RUM             | 16   | 1000 | 208.0       | 191.0      | 35.0        |
| LMH0044SQE/NOPB | WQFN         | RUM             | 16   | 250  | 208.0       | 191.0      | 35.0        |

# **RUM0016A**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RUM0016A**

# **EXAMPLE BOARD LAYOUT**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RUM0016A**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated