<span id="page-0-0"></span>

# DEMO MANUAL DC2509A

Gleanergy Multi-Source Energy Harvesting Demo Board with Battery Chargers and Life-Extenders for Use with DC2321A Dust Demo Board – No Transducers

### **DESCRIPTION**

The DC2509A development platform is a versatile energy harvesting demo board that is capable of accepting solar, thermal, and piezoelectric energy sources or any high impedance AC or DC source. The board contains four independent power circuits consisting of the following EH ICs:

- LTC<sup>®</sup>[3106](http://www.linear.com/LTC3106) 300 mA, Low Voltage Buck-Boost Converter with PowerPath™ and 1.5μA Quiescent Current
- [LTC3107](http://www.linear.com/LTC3107)  Ultralow Voltage Energy Harvester and Primary Battery Life Extender
- [LTC3330](http://www.linear.com/LTC3330)  Nanopower Buck-Boost DC/DC with Energy Harvesting Battery Life Extender
- [LTC3331](http://www.linear.com/LTC3331)  Nanopower Buck-Boost DC/DC with Energy Harvesting Battery Charger
- [LTC2935-2](http://www.linear.com/LTC2935) Ultralow Power Supervisor with Power-Fail Output Selectable Thresholds

The board is designed to connect to the DC2321A, a Dust mote wireless sensor node demo board which monitors the batteries and the status signals of each IC.

Each energy harvesting circuit on DC2509A hosts input turrets for connecting solar panels, thermoelectric generators, piezoelectric devices, or any other high impedance source.

As a backup power supply, the board holds a primary battery and a secondary battery which can be easily routed to any of the applicable ICs.

The board hosts groups of switches, jumpers, and resistors which allow its operation be configured in various ways. As a result, the system is very customizable and can be modified to meet the user's needs. This compatibility makes it a perfect evaluation tool for any low power energy harvesting system.

Please refer to the individual IC data sheets for the operation of each power management circuit. The application section of this demo manual describes the system level functionality of this board and the various ways it can be used in early design prototyping.

#### **Design files for this circuit board are available at <http://www.linear.com/demo/DC2509A>**

 $\overline{\mathcal{L}}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and PowerPath is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# BOARD PHOTO



**Figure 1. DC2509A**



# **TABLE OF CONTENTS**





### <span id="page-2-0"></span>BOARD LAYOUT ORGANIZATION DIAGRAM



**Figure 2. Board Layout Organization Diagram**



### <span id="page-3-0"></span>**SPECIFICATIONS**



The "Typical/Default" column shows data corresponding to the factory configuration of the board where all 0Ω resistors are in their default positions. The min/max columns show the minimum or maximum allowable levels.

**Note 1:** Because the output voltage of the LTC3107 is dependent on the battery voltage,  $V_{\text{OUT LTC3107}}$  will be too low to reach the default 2.85V ground-switching threshold if the primary battery is below 3.08V. Refer to the LTC2935-2 Power Switch Circuit section to modify this threshold, or replace the battery.

**Note 2:** If the secondary battery voltage is below the default 3.03V BAT\_IN connect threshold of the LTC3331, it cannot be connected internally to the IC to be used as a backup source. The battery can still be charged in this state if EH power is available. Alternatively, the connect threshold ( $V_{LBC_BAT~IN}$ ) can be changed according to Table 13 or the battery can be replaced.



### <span id="page-4-0"></span>ASSEMBLY DRAWING



**Figure 3. DC2509A Top Assembly Drawing**



# ASSEMBLY DRAWING



<span id="page-5-0"></span>**Figure 4. DC2509A Bottom Assembly Drawing**



# <span id="page-6-0"></span>QUICK START PROCEDURE

Reference designators for jumpers and default positions for  $0\Omega$  resistors are listed on the assembly drawing. Reference designators for 0Ω resistors are listed in Figure 20.

1) All  $0\Omega$  resistors should be in their default position (see [Figure 4,](#page-5-0) default resistors have dots). Verify that the jumpers and switches are also in their default setting as follows:



#### **Table 1. Default Jumper/Switch Configuration**

- 2) This configuration ensures that the output of the LTC3330 is routed to EHVCC. As shown in [Figure 5](#page-6-1), connect VM1 to measure the EHVCC output voltage and connect PS1 and R1 to simulate a solar power source.
- 3) Output power from PS1 and observe that the voltage on VM1 is rising to, or regulated at, 3.3V.
- 4) Connect VM2 and LOAD1 as shown in [Figure 5.](#page-6-1) Put PS1 into standby mode and observe the voltage on VM1 and VM2 begin to drop. As the voltage on VM1 drops past 2.25V, observe as the voltage on VM2 quickly falls to 0V.
- 5) Output power from PS1 and observe the voltage on VM2 quickly rise to the voltage on VM1 as VM1 rises past 2.85V.
- 6) Put PS1 into standby mode, then set SW7 = "ON" and install JP7 to connect the primary battery to the LTC3330. Observe as the voltage on both voltmeters quickly rises to 3.3V and regulates.
- 7) Output power from PS1 and observe that there is no change in output voltage as the IC switches from using battery power to using power from PS1 through its energy harvesting input.



<span id="page-6-1"></span>

# <span id="page-7-0"></span>QUICK START PROCEDURE

- 8) Reconfigure the board according to [Figure 6](#page-7-1):
	- a) Move the shunt from JP3 to JP2 in order to route the LTC3107's output to the load. Move the shunt from JP7 to JP6 in order to power the LTC3107 from the primary battery.
	- b) Move the positive lead of VM2 to the shunt on JP6 in order to measure the voltage of the primary battery. Move the negative lead to BGND.
	- c) Connect PS2 and R2 to the input of the LTC3107 to simulate a TEG power source.
- 9) Observe the voltage on VM1 and VM2. The voltage on VM1 should be approximately 230mV below the voltage of VM2.
- 10) Output power from PS2. Observe the voltage on VM1 rise to 30mV below the voltage on VM2 as the LTC3107 powers the load through its energy harvesting input.
- 11) Put PS2 into standby mode and observe the voltage on VM1 fall to approximately 230mV below the voltage of VM2 as the LTC3107 powers the load from its backup battery.

#### **Optional Continuation with Any Transducer**

The source routing flowcharts [\(Figure 9](#page-10-1) to [Figure 11\)](#page-12-0) show how to configure the board for use with any energy harvesting transducer. A user can follow these routing guides to evaluate ICs with any transducer connected to the energy harvesting input turrets on the right side of the board.

**Note:** IC configurations such as the UVLO windows of the LTC3330 and LTC3331 may need to be changed for use with custom transducers. Refer to Tables 8-15.

- 1) Reconfigure the board according to [Figure 5](#page-6-1), but do not connect PS1 or R1.
- 2) Decide which transducer type to use and find the appropriate flowchart. Start at the left of the flowchart and choose settings until a box in the "Configure Demo Board" section is reached.
- 3) Configure all jumpers and switches listed in the appropriate box. Any jumpers or switches that are not listed in the box are irrelevant for the chosen configuration.
- 4) Power the energy harvesting transducer and observe the voltage on VM1 and VM2 which should be near 3.3V by default (less for LTC3107).



**Figure 6. Setup for DC2509A Test Procedure with LTC3107**

<span id="page-7-1"></span>

# <span id="page-8-0"></span>OPERATION OVERVIEW

The function of the DC2509A is to provide a low-power wireless application, such as a wireless sensor node, with an uninterrupted power supply which uses as much harvested energy as is available to extend the life of a primary or secondary battery.

The energy harvesting input turrets allow harvested energy to be routed to the input of each IC, and the batteries serve as a backup supply which can be charged or unused if energy from the transducers is sufficient to power the load.

The four energy-harvesting ICs switch between these sources, using all available harvested energy and as much backup energy as is needed to keep a regulated output.

A supercapacitor and a bank of ceramic capacitors are able to be connected to the board's output in order to store energy, smooth the output, and provide large pulses of current to the load. This helps to ensure that power remains

uninterrupted for pulsed loads such as data transmission events on a wireless sensor node.

An LTC2935-2 low-power manager IC monitors the output voltage and switches the ground on the header (HGND) so that it is connected to the ground reference for the rest of the DC2509A (BGND). This completes the circuit and ensures that the load receives a quickly-rising power supply and also that energy storage is able to gather sufficient energy for the required application before the load begins taking power.

For use with the DC2321A demo application, DC2509A additionally passes buffered IC status signals through the output header. Both batteries can also be routed through coulomb counters on DC2321A and back to DC2509A to power the ICs; this allows the voltage, current, and charge of the batteries to be monitored.







# <span id="page-9-0"></span>BLOCK DIAGRAMS



**Figure 8. DC2509A Block Diagram**





<span id="page-10-0"></span>

#### <span id="page-10-1"></span>**Figure 9. Solar Energy Harvesting Selection and Routing Flowchart**



# DEMO MANUAL DC2509A

# SOURCE ROUTING FLOWCHARTS



**Figure 10. Thermal Energy Harvesting Selection and Routing Flowchart**





### SOURCE ROUTING FLOWCHARTS

<span id="page-12-0"></span>**Figure 11. Piezoelectric/High-Impedance AC Energy Harvesting Selection and Routing Flowchart**



13



# <span id="page-13-0"></span>BATTERY ROUTING GUIDE

Table 2 shows how to route any given power source to all applicable ICs. Applying the correct configuration for each case will ensure that the output of the source is routed to the input of the IC but, in order to route the output of the IC to the board output (EHVCC), a shunt must still be installed on the appropriate output-selection jumper (JP1-JP4). In order to monitor the status outputs of the IC using the EH\_ON and PGOOD turrets, the shunts on JP17 and JP18 must also be installed accordingly.

| <b>BATTERY</b>         | <b>DESTINATION</b> | CONFIGURATION                                                 | <b>NOTES</b>                                                                                                                                                                                                                                                                                                                                |  |
|------------------------|--------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>Primary Battery</b> | LTC3106            | $SW7 = "ON"$<br>$SW2 = "PRI"$<br>$JPS = ON$                   | The primary battery can power<br>multiple ICs simultaneously.                                                                                                                                                                                                                                                                               |  |
|                        | LTC3107            | $SW7 = "ON"$<br>$JPG = ON$                                    |                                                                                                                                                                                                                                                                                                                                             |  |
|                        | LTC3330            | $SW7 = "ON"$<br>$JP7 = ON$                                    |                                                                                                                                                                                                                                                                                                                                             |  |
| Secondary Battery      | LTC3106            | $SW7 = "ON"$<br>$SW2 = "SEC"$<br>$JPS = ON$                   | The secondary battery can only<br>power one IC at a time. Using SW2,<br>it can be connected to either the<br>LTC3106 or the LTC3331.<br>*To connect using PB1 or EH, the<br>battery voltage must be above the<br>PB1 or EH threshold, respectively<br>(listed in Table 12). The default<br>thresholds are 3.7V for PB1 and<br>3.03V for EH. |  |
|                        | LTC3331            | $SW7 = "ON"$<br>$SW2 = "PRI"$<br>$JP8 = ON$<br>$JP19 = "RUN"$ |                                                                                                                                                                                                                                                                                                                                             |  |
|                        |                    | Push PB1<br><sub>0r</sub><br>Apply EH <sup>*</sup>            |                                                                                                                                                                                                                                                                                                                                             |  |

**Table 2. Battery Routing Guide**





#### <span id="page-14-0"></span>**Jumper Functions**

**JP1:** Power selection jumper used to route the LTC3106 output to the load.

**JP2:** Power selection jumper used to route the LTC3107 output to the load.

**JP3:** Power selection jumper used to route the LTC3330 output to the load.

**JP4:** Power selection jumper used to route the LTC3331 output to the load.

**JP5:** Battery selection jumper used to route the selected battery to VSTORE on the LTC3106. The LTC3106 is compatible with both primary and secondary batteries. SW2 is used to choose which battery is active. If the secondary battery is chosen to power the LTC3106, the LTC3331 cannot be powered by any battery. However, if the primary battery is chosen to power the LTC3106, the LTC3331 can be powered by the secondary battery.

**JP6:** Battery selection jumper used to route the primary battery to VBAT on the LTC3107.

**JP7:** Battery selection jumper used to route the primary battery to BAT on the LTC3330.

**JP8:** Battery selection jumper used to route the secondary battery to BAT\_IN on the LTC3331. Note that if SW2 is set to connect the secondary battery to the LTC3106, the secondary battery cannot be connected to the LTC3331.

**JP17A:** Routes the LTC3107BAT\_OFF signal to the EH\_ON turret and the Dust Header EH\_ON output.

**JP17B:** Routes the LTC3330 EH\_ON signal to the EH\_ON turret and the Dust Header EH\_ON output.

**JP17C:** Routes the LTC3331 EH\_ON signal to the EH\_ON turret and the Dust Header EH\_ON output.

**JP18A:** Routes the LTC3106 PGOOD signal to the PGOOD turret and the dust header.

**JP18B:** Routes the LTC2935-2 PGOOD signal to the PGOOD turret and the dust header. The LTC3017 does not inherently generate its own PGOOD signal, so an LTC2935-2 monitors its output to create a PGOOD signal.

**JP18C:** Routes the LTC3330 PGOOD signal to the PGOOD turret and the dust header.

**JP18D:** Routes the LTC3331 PGOOD signal to the PGOOD turret and the dust header.

**JP19:** Selects the battery storage mode for the secondary battery connected to the LTC3331. In SHIP mode, the battery disconnect switch is forced off to ensure there is no drain on the battery. For operation with the secondary battery, RUN mode must be enabled.

**JP20:** Selects the charging mode for the secondary battery connected to the LTC3331. The charger can be set to OFF (battery life-extension only), CHRG for a slow charge, or FAST CHRG for a faster charge using the LTC3331's external charging circuitry.

**JP21A-JP21B:** Storage for unused jumpers.

#### **Table 3. Jumper Functions**





#### <span id="page-16-0"></span>**Switch Functions**

**SW1:** Connects the ten Optional Energy Storage ceramic capacitors directly to EHVCC or VSTORE on the LTC3107. These capacitors can provide short-term power to the system in the event the load has intermittent energy requirements. These capacitors can also be disconnected entirely.

**SW2:** Selects between the primary and secondary batteries for the LTC3106 and connects the same battery to VBAT on the dust header (J2). Due to charging capabilities, only one IC can use the secondary battery at any time. Therefore, while the LTC3106 is connected to the secondary battery,

the LTC3331 cannot receive battery power. With the switch in its default position, all of the energy-harvesting ICs have the potential to be powered by a battery.

**SW4:** Connects the supercapacitor storage to either the LTC3330 or the LTC3331.

**SW7:** Connects/disconnects both the primary and secondary batteries from the board. In the CCTR position, batteries are routed through the coulomb counters on DC2321A for monitoring. Connected batteries must be routed to ICs using JP5-JP8.



#### **Table 4. Switch Functions**



#### **Turret Functions**

**EHVCC (E1, E2):** Regulated Output of all the active Energy Harvester power management circuits, referenced to BGND. When EHVCC is referenced to HGND it is a switched output that is passed through header J1 to power the load.

**BGND (E3, E4, E10, E12):** This is the Board Ground: the ground reference for the DC2509A. BGND is the reference for all of the parts on the board except the headers. BGND and HGND (the header ground) are connected through Q3 when the EHVCC voltage with respect to BGND reaches the rising reset threshold of the LTC2935-2 and disconnected when EHVCC falls to the falling reset threshold.

**HGND (E5, E6):** This is the Header Ground: the ground reference for any load that is connected to the DC2509A through one of its output headers. HGND is the switched ground that ensures the load is presented with a quickly rising voltage. BGND and HGND are connected through Q3 when the EHVCC voltage with respect to BGND reaches the rising reset threshold of the LTC2935-2 and disconnected when EHVCC falls to the falling reset threshold (thresholds configurable with R78-R86). The board is configured from the factory to connect BGND and HGND when EHVCC reaches a rising threshold of 2.85V and disconnect them when EHVCC drops below 2.25V.

**EH\_ON (E7):** Energy Harvesting On output signal of the IC selected using JP17. A high EH\_ON signal is generally an indication that the IC is relying on harvested energy rather than battery energy. The LTC3107's equivalent signal (BAT\_OFF) goes high when the battery is not in use. For the LTC3330 and LTC3331, EH\_ON is high when the buck switching regulator is in use (EH input) and it is low when the buck-boost switching regulator is in use (battery input). The LTC3106 does not output an EH\_ON signal.

**PGOOD (E8):** Power Good output of the IC selected using JP18. PGOOD transitioning high indicates that regulation has been reached on  $V_{\text{OUT}}$ . Specific operation depends on which IC is generating the signal. For the universal PGOOD signal that is generated by the LTC2935-2, the rising threshold is 2.85V and the falling threshold is 2.25V. The universal PGOOD signal will switch for any of the EH ICs and can be routed to the turret by installing JP18B.

**VIN\_LTC3106 [330mV to 5.0V] (E9):** External energy harvester input to the LTC3106.

**VIN\_LTC3107 [30mV to 500mV] (E11):** External energy harvester input to the LTC3107.

**AC1\_LTC3330 [4V to 19V] (E13):** External energy harvester input to AC1 on the LTC3330.

**AC2\_LTC3330 [4V to 19V] (E14):** External energy harvester input to AC2 on the LTC3330.

**AC1\_LTC3331 [4V to 19V] (E15):** External energy harvester input to AC1 on the LTC3331.

**AC2\_LTC3331 [4V to 19V] (E16):** External energy harvester input to AC2 on the LTC3331.

**LDO\_IN (E17):** Input voltage for the LDO regulator of the LTC3330. Populating R99 will connect LDO\_IN to VOUT LTC3330.

**LDO\_EN (E18):** Active-high LDO enable input. The high logic level for this input is referenced to LDO\_IN.

**LDO\_OUT (E19):** Regulated LDO output for the LTC3330. The output voltage can be configured using R26-R31.



#### <span id="page-18-0"></span>**LTC3106: Solar Energy Harvester with Primary or Secondary Batteries**

The LTC3106 solar powered energy harvester's output (VOUT\_LTC3106) can be routed to EHVCC by installing the power selection jumper JP1. The PGOOD\_LTC3106 signal can be routed to the PGOOD turret by installing JP18A. The LTC3106 does not output an EH\_ON indication.

SW2 toggles between the primary or secondary batteries as the backup power source for the LTC3106, and JP5 connects the selected battery to the IC's VSTORE input. Because the LTC3106 requires a logic signal to its PRI pin in order to determine which battery is attached and enable/disable charging, SW2 also routes the appropriate signal to the IC.

The operation of the LTC3106 is configurable using  $0\Omega$ resistors as jumpers. These resistors are located in tables on the back of the board. Table 16 is a guide for these resistors and describes each of their functions.

The LTC3106 has the option to enable an undervoltage threshold for LDO regulation. This threshold can be set using the voltage divider formed by R1 and R2 on the bottom of the board. In order to optimize the power drawn from a solar cell, this voltage divider should be configured so that the voltage on the RUN pin is near the maximum power point of the cell. Because the voltage feeding the resistor divider,  $V_{IN}$ , is subject to fluctuate with light levels, the voltage on the RUN pin will not be the same for all intensities of light. This feature can be enabled/disabled by installing R3 or R4 respectively.

As another option to optimize the LTC3106's operation with a specific solar cell, the board allows programming of the MPPC comparator's activation point using R18. This feature can be disabled/enabled by installing R16 or R17 respectively; when MPPC is enabled, the RUN pin's UVLO function should be disabled using R3/R4 (see Table 16). The MPP pin sources a nominal current of 1.5μA, so the resistor value can be calculated for a specific solar cell's V<sub>MP</sub> using:



 $R18 = \frac{V_{MP}}{1.5}$ 

1.5µA

**Figure 12. Schematic of LTC3106 Solar Energy Harvesting Power Supply**



#### <span id="page-19-0"></span>**LTC3107: TEG Energy Harvester with Primary Battery**

The LTC3107 TEG powered energy harvester's output (VOUT\_LTC3107) can be routed to EHVCC by installing the power selection jumper JP2. Because the LTC3107 does not output its own PGOOD signal, an additional LTC2935-2 generates a PGOOD signal based on the output voltage of the IC. This PGOOD\_LTC3107 signal can be routed to the PGOOD turret by installing Jumper JP18B. The LTC3107's BAT OFF signal can be routed to the EH ON turret by installing JP17A.

Unlike the other ICs, the LTC3107 requires a battery to start up and adapts its output to match the voltage of its battery. With no harvested energy available,  $V_{OUT}$  will be regulated to a voltage about 230mV below the battery. While harvesting energy, the LTC3107 preserves the life of its battery and regulates its output to about 30mV below the battery voltage.

When SW1 is in the VSTORE\_LTC3107 position, the optional energy storage capacitors (CO1-CO10) are connected to the LTC3107's VSTORE input to store excess harvested energy and further extend the primary battery's life.

When SW7 is ON and JP6 is installed, the primary battery is routed to the LTC3107's  $V_{BAT}$  input. As a result of the output's dependence on the battery voltage, the primary battery needs to operate at a minimum voltage in order for HGND switching to occur. For correct operation, the primary battery must have a voltage of at least:

 $V_{\text{PRI}} > V_{\text{RISING}} + 230$ mV

For the LTC2935-2's default rising threshold of 2.85V,

 $V_{\text{PRI}} > 2.85V + 230mV = 3.08V$ 

If the primary battery's voltage drops below 3.08V, it should be replaced or used exclusively with other ICs. Alternatively, a backup source with a higher voltage can be used or the rising threshold of the LTC2935-2 can be lowered to accommodate the LTC3107's battery-dependent output voltage level (the resistor configuration for this lower threshold is given in Table 5). The default rising threshold is configured to allow the LTC3107's output to switch HGND but, if the LTC3107 is not being evaluated, a higher rising threshold can be used and will result in a wider hysteresis window for the other EH ICs.



**Figure 13. Schematic of LTC3107 TEG Energy Harvesting Power Supply**



#### <span id="page-20-0"></span>**LTC3330: Hi-Z AC, Piezoelectric, and Solar Energy Harvester with Primary Battery**

The LTC3330 Hi-Z AC/piezoelectric/solar powered energy harvester's output (VOUT\_LTC3330) can be routed to EHVCC by installing the power selection jumper JP3. The PGOOD LTC3330 signal can be routed to the PGOOD turret by installing JP18C. EH\_ON\_LTC3330 can be routed to the EH\_ON turret by installing JP17B.

An external piezoelectric or other high-impedance AC source can be routed to the LTC3330's input turrets. If one terminal of the source is connected to BGND and the other is connected to either AC1 or AC2, this creates a voltage-doubler configuration. Alternatively, if one terminal of the source is connected to AC1 and the other terminal is connected to AC2, the device is full-wave rectified. See [Figure 21](#page-31-1) for a visual of these configurations.

When SW7 is ON and JP7 is installed, the primary battery is routed to the LTC3330.

The LTC3330 has a configurable LDO regulator which can be set to different output voltages by moving R26-R31. Three turrets (LDO\_IN, LDO\_EN, and LDO\_OUT) are available to access the inputs and outputs of the LDO. LDO\_IN can be pulled to the LTC3330's output, VOUT\_LTC3330, by installing R99. The regulator is enabled by pulling LDO\_EN high with reference to LDO\_IN.

If the application would benefit from a wider PGOOD hysteresis window than the LTC3330 provides, the PGOOD LTC2935-2 signal can be used in place of any of the PGOOD signals generated by the harvester circuits.



**Figure 14. Schematic of LTC3330 Hi-Z AC, Piezoelectric, and Solar Energy Harvesting Power Supply**

#### <span id="page-21-0"></span>**LTC3331: Hi-Z AC, Piezoelectric, and Solar Energy Harvester with Secondary Battery**

The LTC3331 Hi-Z AC/piezoelectric/solar powered energy harvester's output (VOUT\_LTC3331) can be routed to EHVCC by installing the power selection jumper JP4. The PGOOD LTC3331 signal can be routed to the PGOOD turret by installing Jumper JP18D. EH\_ON\_LTC3331 can be routed to the EH\_ON turret by installing JP17C.

An external piezoelectric or other high-impedance AC source can be routed to the LTC3331's input turrets. If one terminal of the source is connected to BGND and the other is connected to either AC1 or AC2, this creates a voltage-doubler configuration. Alternatively, if one terminal of the source is connected to AC1 and the other terminal is connected to AC2, the device is full-wave rectified. See [Figure 21](#page-31-1) for a visual of these configurations.

The operation of the LTC3331 is configurable using JP19 and JP20. Charging of the secondary battery is configurable using JP20. In its OFF position, there will be no current sourced to the battery. In the CHARGE position, the battery is charged through resistor R76. For higher charging currents up to 10mA, JP20 should be placed in the FAST CHG position. In this mode, the battery is charged using external circuitry connected to the LTC3331 and the battery charge current can be set based on the value of R72.

A SHIP mode is provided which manually disconnects the battery. This may be helpful for preventing discharge of the battery when no harvestable energy is available for long periods of time such as during shipping. To disengage SHIP mode, JP19 should be installed in the RUN position.



**Figure 15. Schematic of LTC3331 Hi-Z AC, Piezoelectric, and Solar Energy Harvesting Power Supply**





<span id="page-22-0"></span>When SW7 is ON and JP8 is installed, the secondary battery is routed to the LTC3331's BAT\_IN pin. To connect the battery internally, JP19 must be set to RUN and the BB\_IN pin needs to be brought above the BAT\_OUT connect threshold.

There are two ways this can be achieved:

- 1. The IC has reached regulation using EH power and the battery voltage is greater than the BAT\_IN connect threshold voltage (EH column in Table 12).
- 2. The battery voltage is greater than the BAT\_OUT connect threshold voltage (PB1 column in Table 12) and tactile switch PB1 is pressed momentarily.

By default, the BAT\_IN connect threshold is set to 3.03V and the BAT\_OUT connect threshold is set to 3.70V. These thresholds (along with the battery disconnect and float voltages) can be adjusted using R52-R57. Note that the PB1 function does not work for settings where the BAT\_OUT threshold is greater than the float voltage.

If the application would benefit from a wider PGOOD hysteresis window than the LTC3331 provides, the PGOOD LTC2935-2 signal can be used in place of any of the PGOOD signals generated by the harvester circuits.

#### **LTC2935-2 Power Switch Circuit**

If the application requires a wide hysteresis window for the PGOOD signal, the board has the ability to use an independent PGOOD signal which is generated by the LTC2935-2 and available on JP18B. This signal acts as the PGOOD signal for the LTC3107 circuit because the LTC3107 does not have its own PGOOD output, but the PGOOD LTC2935-2 signal can be used in place of any of the PGOOD signals generated by the harvester circuits.

Some loads do not like to see a slowly rising input voltage. Switch Q3 ensures that EHVCC on the header is off until the energy harvested output voltage is high enough to power the load. By default, the LTC2935-2 is configured to turn on Q3 at 2.85V and turn off Q3 at 2.25V. With this switching, the load will see a fast voltage rise at startup and be able to utilize all of the energy stored in the output capacitors between the 2.85V and 2.25V levels.

The DNP and 0Ω resistors (R78-R86) near the LTC2935-2 allow for customization of the PGOOD thresholds and hysteresis window. By modifying R84-R86, the digital inputs (S0, S1, S2) can be toggled when the rising or falling threshold is reached.



**Figure 16. Schematic of LTC2935-2 Low-Power Supervisor and HGND Switching Circuit**



<span id="page-23-0"></span>A hysteresis ('H') resistor acts as a '0' until the rising threshold is met, then becomes a '1'. Once the voltage drops below the falling threshold again, it becomes a '0'. In this way, the inputs of the LTC2935-2 can be reconfigured during operation to create a wider hysteresis window.

Table 5 shows a few recommended  $0\Omega$  resistor configurations that will result in the widest possible hysteresis windows for different rising threshold voltages. The best value for this threshold depends on which IC is being evaluated. The default setting allows the output voltage of any IC to switch the header ground, but the hysteresis window can be optimized to suit a particular IC output or application.





The recommendations in this table are based on the default output voltage configuration where  $EHVCC = 3.3V$ .

### **Signal Buffering**

Because DC2509A switches the ground on the output header once a target voltage threshold is reached, it is necessary to buffer any output signal that will come directly in contact with the mote. Without buffering, a signal that is outputting a logic low will give the load an unintended ground reference, causing it to draw power before the ground switching occurs. This happens as the result of a sneak path within the processor.

To prevent this, a simple FET buffer circuit is employed on all IC status signals which cross the output header, J1. With a high input signal, the N-channel FET is enhanced and pulls the P-channel gate low to connect the output to VREF. With a low input signal, the N-channel FET is off and the gate of the P-channel FET is pulled high through a resistor to keep the FET off; in this state, the output is not connected to ground, but is instead a high-impedance node.



**Figure 17. Simple Signal Buffer/Level Translator Circuit**

On DC2321A, a pull-down resistor on the output of each buffer ensures that the signal is read as a logic low when the node is high-impedance. These resistors are pulled down to GND on DC2321A which is equivalent to HGND on DC2509A.

In addition to preventing sneak paths, the buffers also provide a voltage translation to  $V_{REF}$ . Because the LTC3330 and LTC3331 status output signals are at voltages referenced to internal rails, this voltage translation is necessary to prevent damage to the mote.

#### **Status Signal Selection**

The LTC3107, LTC3330, and LTC3331 ICs each output a logic signal indicating when they are powering the load using harvested energy rather than a backup source. Using JP17, one of these signals can be routed to the EH\_ON turret.





Similarly, the LTC3106, LTC3330, and LTC3331 ICs each output a logic signal indicating when the output  $(V_{\Omega\setminus\Gamma})$ has reached regulation. Because the LTC3107 does not inherently generate this signal, an additional LTC2935-2





<span id="page-24-0"></span>

**Figure 18. EH\_ON and PGOOD Selection Jumpers and Turrets**



**Figure 19. Signal Selection Layout**

monitors its output to create its PGOOD signal. Using JP18, one of these signals can be routed to the PGOOD turret.

The name of each relevant IC is located between its appropriate EH\_ON jumper and PGOOD jumper (see [Figure 19](#page-24-1)). Jumper reference designators are listed on the assembly drawing.

#### **DC9003A-B Integration**

Header J2 is intended for use with the DC9003A-A/B Dust manager/mote evaluation board. The EH\_ON and PGOOD signals selected by JP17 and JP18 are routed through buffers to the applicable inputs on the Dust board. When the selected PGOOD signal is low, the Dust board will use power from its own on-board battery. When PGOOD is high, power is drawn from EHVCC on DC2509A.

In order to properly interface with DC2509A, R3 on DC9003A must be changed to 750kΩ.

### **Ceramic Capacitor Storage**

The DC2509A hosts a bank of ten optional energy storage capacitors which can be configured using SW1. In the OFF position, the capacitors are disconnected from the rest of the circuit. If SW1 is set to EHVCC, the capacitors are connected to the output voltage, EHVCC. If SW1 is set to VSTORE\_LTC3107, the capacitors are connected to VSTORE on the LTC3107 and are used in the IC's own storage function.

<span id="page-24-1"></span>At the default EHVCC voltage of 3.3V, the actual capacitance of each capacitor is about 80μF. This gives the storage bank a combined capacitance of about 800μF. Therefore, with the default voltage and switching threshold configurations, the ceramic capacitor bank is able to store about:

Stored Energy|<sub>V1</sub> – <sub>V2</sub> = ½ C V<sub>1</sub><sup>2</sup> – ½ C V<sub>2</sub><sup>2</sup>  $=$  1/2 C (V<sub>1</sub><sup>2</sup> – V<sub>2</sub><sup>2</sup>)  $=$  1/2 (0.0008)  $\bullet$  (3.3<sup>2</sup>  $-$  2.25<sup>2</sup>)  $= 2.331 \text{ mJ}$ 

between 3.3V and the 2.25V LTC2935-2 falling threshold.

#### **Supercap Storage and Active Balancer**

The supercapacitor supplied with the board allows the storage of much more energy than can be stored by the bank of ceramic capacitors. At the default EHVCC voltage of 3.3V, the actual capacitance of the supercapacitor is about 13mF. Based on the above calculations, the supercapacitor is able to store 37.88mJ between 3.3V and the 2.25 default LTC2935-2 falling threshold.



<span id="page-25-0"></span>SW4 allows the supercapacitor to be disconnected or tied to the output of either the LTC3330 or the LTC3331. The supercapacitor that is populated by default does not have a balance pin and therefore does not need the active balancing feature of the LTC3330 or the LTC3331.

However, the board does allow the use of active balancing with alternate supercapacitors. In the case that the user wishes to use a supercapacitor with active balancing, C31 can be populated. This footprint is designed to fit CAP-XX supercapacitors in A-Type packages. See Table 7 for recommended parts that will fit the pads on the board.



**Table 7. Recommended Supercapacitors**

Before installing C31, be sure to place insulating tape over the specified contacts of C30; the note for doing so can be seen on the bottom assembly drawing as well as underneath C30 on the back of the board.

The active balancing feature is disabled/enabled through the installation of the  $0\Omega$  resistors R93-R98. By default, balancing is disabled and R93-R95 are installed. To enable balancing, these three resistors should be moved to R96-R98. Only one group of three resistors should be populated at a time.

#### **Power Selection Diodes**

Diodes D4-D7 are optional components used to "Diode-OR" multiple energy harvesting sources together. When the OR-ing diodes are installed, all of the power routing jumpers (JP1-JP4) should be off. The diode drop will be subtracted from the output voltage setpoint, so it is recommended to select a higher output voltage to compensate for the diode drop. When more than one of these diodes is installed and the associated energy harvester inputs are powered, the board will switch between energy harvester power circuits as needed to maintain the output voltage.

At some level of current dependent on the components used, an ideal diode IC becomes more efficient than regular diodes. At low load currents, regular diodes are more efficient because their power consumption is dependent upon the current being passed through. At higher currents, and ideal diode IC becomes more efficient because it requires only a quiescent current and power dissipation is not directly dependent on the current.



The following tables show how to configure some settings for the LTC2935-2, LTC3106, LTC3330, and LTC3331. Moving the supplied  $0\Omega$  jumper resistor into the appropriate '1' or '0' row will pull the appropriate pin high or low and change some functionality according to the relevant table.

All of the necessary jumper resistors for these functions are supplied with the board, so no additional parts should be needed. Do not populate both the '1' and '0' resistor in the same column for any table as this will result in a short circuit.

|                             | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> |  |  |
|-----------------------------|----------------|----------------|----------------|--|--|
|                             | <b>R78</b>     | <b>R80</b>     | <b>R82</b>     |  |  |
| 0                           | <b>R79</b>     | R81            | <b>R83</b>     |  |  |
| H*                          | R84            | R85            | <b>R86</b>     |  |  |
| *HYSTERESIS<br>DC2509A F20a |                |                |                |  |  |



**Figure 20a. Front 0Ω Resistor Jumpers for Table 8 Figure 20b. Back 0Ω Resistor Jumpers for Tables 9-15**



### <span id="page-27-0"></span>CONFIGURATION TABLES

**LTC2935-2**

#### **Table 8. PGOOD Threshold Selection**



#### **LTC3106**

**Table 9. V<sub>OUT</sub>** Selection

| OS <sub>1</sub> | OS <sub>2</sub> | <b>VOUT</b> |
|-----------------|-----------------|-------------|
|                 | 0               | 1.8V        |
|                 |                 | 3.0V        |
|                 |                 | 3.3V        |
|                 |                 | 5.0V        |

#### **Table 10. VSTORE Selection**



<u> 1980 - Johann Barbara, martxa alemaniar a</u>

#### **LTC3330 LTC3331**

#### **Table 11. LDO Voltage Selection**



#### **Table 12. Float Selection**



#### NOTE: Shaded Rows Represent Default Configuration Settings





### CONFIGURATION TABLES

#### **LTC3330 & LTC3331**

#### **Table 13. Output Voltage Selection**



#### **Table 14. I**<sub>PEAK\_BB</sub> Selection



#### **Table 15. VIN UVLO Threshold Selection**







#### <span id="page-29-0"></span>**0Ω Resistor Jumper Functions**

#### **Table 16. 0Ω Resistor Jumper Functions**





### <span id="page-30-0"></span>TRANSDUCERS

#### **Solar Cells**

The DC2509A allows solar cells to be connected using the energy harvesting transducer input turrets. Some options for solar cells are listed in Table 17.

The LTC3106 operates near the maximum power point of the cells in parallel using the undervoltage threshold function on its RUN pin. This function is enabled/disabled using R3/R4 and configured using R1/R2. See Table 16 for details.

LTC3330 and LTC3331 are able to regulate their input near the max power point of a solar panel using a UVLO function. The UVLO rising and falling thresholds can be configured to straddle the VMPP of solar cells in order to extract max power. See Table 15 for details.

#### **TEG**

Power from a TEG is generated based on a temperature differential across its surfaces. However, without proper thermal management, a temperature applied to one side will eventually permeate through the device and even out the thermal gradient across the junction, reducing power output.

As a result, proper heat sinking is necessary in applications where the thermal gradient is created by the differential between the ambient temperature and one other temperature source. In these applications, the heat sink helps to keep one side of the device near room temperature.

In applications where two temperature sources are present (excluding ambient temperature), heat sinking may not be necessary. For example, if one hot and one cold source are near each other and a TEG is placed between them, the sources will hold each side of the TEG near their temperature, and a heat sink is not needed.

#### **Table 17. Recommended Solar Cells**





dc2509a<sup>-</sup>

### <span id="page-31-0"></span>TRANSDUCERS

#### **Piezoelectric or High-Z AC Input**

The energy harvesting input turrets allow users to connect a piezoelectric, or any other high-impedance AC or DC energy harvesting device, to the rectified AC1 and AC2 inputs of the LTC3330 and LTC3331. Sources routed to these inputs have the option to be configured in voltage doubler or full-wave rectifier mode.

For voltage doubler configuration, one side of the device is grounded while the other is routed to an IC's AC1 or AC2 input. This general configuration is shown in [Figure 21](#page-31-1)a. In voltage doubler mode, the UVLO window should be set to the open circuit voltage of the piezo device.

For full-wave rectifier configuration, the device is routed across an IC's AC1 and AC2 inputs. This general configuration is shown in [Figure 21c](#page-31-1). In full-wave rectifier mode, the UVLO window should be set to approximately half the open circuit voltage of the piezo device.

[Figure 21b](#page-31-1) shows the internal rectifier circuit that is common to both the LTC3330 and the LTC3331. This input is capable of accepting power from a wide range of AC or DC sources.



**LTC3331 Internal Rectifier**

Figure 21a. Voltage Doubler Mode **Figure 21b. LTC3330 and Figure 21c. Full-Wave Rectifier Mode** 

<span id="page-31-1"></span>**Figure 21.** 



### <span id="page-32-0"></span>PARTS LIST





# DEMO MANUAL DC2509A

## PARTS LIST







### PARTS LIST





# <span id="page-35-0"></span>SCHEMATIC DIAGRAM





### SCHEMATIC DIAGRAM





Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. DEMO MANUAL DC2509A

#### DEMONSTRATION BOARD IMPORTANT NOTICE

Linear Technology Corporation (LTC) provides the enclosed product(s) under the following **AS IS** conditions:

This demonstration board (DEMO BOARD) kit being sold or provided by Linear Technology is intended for use for **ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY** and is not provided by LTC for commercial use. As such, the DEMO BOARD herein may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including but not limited to product safety measures typically found in finished commercial goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may or may not meet the technical requirements of the directive, or other regulations.

If this evaluation kit does not meet the specifications recited in the DEMO BOARD manual the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY THE SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. EXCEPT TO THE EXTENT OF THIS INDEMNITY, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user releases LTC from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge. Also be aware that the products herein may not be regulatory compliant or agency certified (FCC, UL, CE, etc.).

No License is granted under any patent right or other intellectual property whatsoever. **LTC assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or any other intellectual property rights of any kind.**

LTC currently services a variety of customers for products around the world, and therefore this transaction **is not exclusive**.

**Please read the DEMO BOARD manual prior to handling the product**. Persons handling this product must have electronics training and observe good laboratory practice standards. **Common sense is encouraged**.

This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact a LTC application engineer.

Mailing Address:

Linear Technology 1630 McCarthy Blvd. Milpitas, CA 95035

Copyright © 2004, Linear Technology Corporation

