<span id="page-0-0"></span>

# 50 MHz to 1000 MHz Quadrature Demodulator

# AD8348

#### **FEATURES**

**Integrated I/Q demodulator with IF VGA amplifier Operating IF frequency 50 MHz to 1000 MHz**  (3 dB IF BW of 500 MHz driven from  $R_5 = 200 \Omega$ ) **Demodulation bandwidth 75 MHz Linear-in-decibel AGC range 44 dB Third-order intercept IIP3 +28 dBm @ minimum gain (FIF = 380 MHz) IIP3 −8 dBm @ maximum gain (FIF = 380 MHz) Quadrature demodulation accuracy Phase accuracy 0.5° Amplitude balance 0.25 dB Noise figure 11 dB @ maximum gain (FIF = 380 MHz) LO input −10 dBm Single supply 2.7 V to 5.5 V Power-down mode Compact, 28-lead TSSOP package** 

#### **APPLICATIONS**

**QAM/QPSK demodulator W-CDMA/CDMA/GSM/NADC Wireless local loop LMDS** 

#### **GENERAL DESCRIPTION**

The AD8348 is a broadband quadrature demodulator with an integrated intermediate frequency (IF), variable gain amplifier (VGA), and integrated baseband amplifiers. It is suitable for use in communications receivers, performing quadrature demodulation from IF directly to baseband frequencies. The baseband amplifiers are designed to interface directly with dual-channel ADCs, such as the [AD9201](http://www.analog.com/en/prod/0%2C2877%2CAD9201%2C00.html), [AD9283,](http://www.analog.com/en/prod/0%2C2877%2CAD9283%2C00.html) and [AD9218,](http://www.analog.com/en/prod/0%2C2877%2CAD9218%2C00.html) for digitizing and postprocessing.

The IF input signal is fed into two Gilbert cell mixers through an X-AMP® VGA. The IF VGA provides 44 dB of gain control. A precision gain control circuit sets a linear-in-decibel gain characteristic for the VGA and provides temperature compensation. The LO quadrature phase splitter employs a divide-by-2 frequency divider to achieve high quadrature accuracy and amplitude balance over the entire operating frequency range.

Optionally, the IF VGA can be disabled and bypassed. In this mode, the IF signal is applied directly to the quadrature mixer inputs via the MXIP and MXIN pins.

#### **Rev. A**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

#### **FUNCTIONAL BLOCK DIAGRAM**



Separate I- and Q-channel baseband amplifiers follow the baseband outputs of the mixers. The voltage applied to the VCMO pin sets the dc common-mode voltage level at the baseband outputs. Typically, VCMO is connected to the internal VREF voltage, but it can also be connected to an external voltage. This flexibility allows the user to maximize the input dynamic range to the ADC. Connecting a bypass capacitor at each offset compensation input (IOFS and QOFS) nulls dc offsets produced in the mixer. Offset compensation can be overridden by applying an external voltage at the offset compensation inputs.

The mixers' outputs are brought off-chip for optional filtering before final amplification. Inserting a channel selection filter before each baseband amplifier increases the baseband amplifiers' signal handling range by reducing the amplitude of high level, out-of-channel interferers before the baseband signal is fed into the I/Q baseband amplifiers. The single-ended mixer output is amplified and converted to a differential signal for driving ADCs.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2006 Analog Devices, Inc. All rights reserved.** 

## <span id="page-1-0"></span>**TABLE OF CONTENTS**





### **REVISION HISTORY**

#### $4/06$ —Rev.  $0$  to Rev.  ${\bf A}$



#### 8/03-Revision 0: Initial Version

## <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_s = 5$  V,  $T_A = 25$ °C,  $F_{LO} = 380$  MHz,  $F_{IF} = 381$  MHz,  $P_{LO} = -10$  dBm,  $R_s$  (LO) = 50  $\Omega$ ,  $R_s$  (IFIP and MXIP/MXIN) = 200  $\Omega$ , unless otherwise noted.

**Table 1.** 

| <b>Parameter</b>                      | <b>Conditions</b>                              | Min    | <b>Typ</b> | <b>Max</b> | Unit                      |
|---------------------------------------|------------------------------------------------|--------|------------|------------|---------------------------|
| OPERATING CONDITIONS                  |                                                |        |            |            |                           |
| LO Frequency Range                    | External input = $2 \times$ LO frequency       | 100    |            | 2000       | MHz                       |
| IF Frequency Range                    |                                                | 50     |            | 1000       | <b>MHz</b>                |
| <b>Baseband Bandwidth</b>             |                                                |        | 75         |            | <b>MHz</b>                |
| LO Input Level                        | 50 $\Omega$ source                             | $-12$  | $-10$      | 0          | dBm                       |
| V <sub>SUPPLY</sub> (V <sub>S</sub> ) |                                                | 2.7    |            | 5.5        | $\mathsf{V}$              |
| Temperature Range                     |                                                | $-40$  |            | $+85$      | $^{\circ}{\sf C}$         |
| IF FRONT END WITH VGA                 | IFIP to IMXO (QMXO),                           |        |            |            |                           |
|                                       | $ENVG = 5 V$ , IMXO/QMXO load = 1.5 k $\Omega$ |        |            |            |                           |
| Input Impedance                       | Measured differentially across MXIP/MXIN       |        | 200   1.1  |            | $\Omega$   pF             |
| <b>Gain Control Range</b>             |                                                |        | 44         |            | dB                        |
| Maximum Conversion Voltage Gain       | VGIN = 0.2 V (maximum voltage gain)            |        | 25.5       |            | dB                        |
| Minimum Conversion Voltage Gain       | VGIN = 1.2 V (minimum voltage gain)            |        | $-18.5$    |            | dB                        |
| 3 dB Bandwidth                        |                                                |        | 500        |            | <b>MHz</b>                |
| <b>Gain Control Linearity</b>         | $VGIN = 0.4 V (+21 dB)$ to 1.1 V (-14 dB)      |        | ±0.5       |            | dB                        |
| IF Gain Flatness                      | $F_{IF}$ = 380 MHz $\pm$ 5% (VGIN = 1.2 V)     |        | 0.1        |            | dB p-p                    |
|                                       | $F_{IF}$ = 900 MHz $\pm$ 5% (VGIN = 1.2 V)     |        | 1.3        |            | dB p-p                    |
| Input 1 dB Compression Point (P1dB)   | $VGIN = 0.2 V$ (maximum gain)                  |        | $-22$      |            | dBm                       |
|                                       | $VGIN = 1.2 V$ (maximum gain)                  |        | $+13$      |            | dBm                       |
| Second-Order Input Intercept (IIP2)   | $IF1 = 385 MHz$ , $IF2 = 386 MHz$              |        |            |            |                           |
|                                       | +3 dBm each tone from 200 $\Omega$ source,     |        | 65         |            | dBm                       |
|                                       | $VGIN = 1.2 V$ (minimum gain)                  |        |            |            |                           |
|                                       | -42 dBm each tone from 200 $\Omega$ source,    |        | 18         |            | dBm                       |
|                                       | $VGIN = 0.2 V$ (maximum gain)                  |        |            |            |                           |
| Third-Order Input Intercept (IIP3)    | $IF1 = 381 MHz$ , $IF2 = 381.02 MHz$           |        |            |            |                           |
|                                       | Each tone 10 dB below P1dB from                |        | 28         |            | dBm                       |
|                                       | 200 $\Omega$ source,                           |        |            |            |                           |
|                                       | $VGIN = 1.2 V$ (minimum gain)                  |        |            |            |                           |
|                                       | Each tone 10 dB below P1dB from                |        | -8         |            | dBm                       |
|                                       | 200 $\Omega$ source,                           |        |            |            |                           |
|                                       | $VGIN = 0.2 V$ (maximum gain)                  |        |            |            |                           |
| LO Leakage                            | Measured at IFIP, IFIN                         |        | $-80$      |            | dBm                       |
|                                       | Measured at IMXO/QMXO (LO = 50 MHz)            |        | $-60$      |            | dBm                       |
| <b>Demodulation Bandwidth</b>         | Small signal 3 dB bandwidth                    |        | 75         |            | MHz                       |
| Quadrature Phase Error <sup>1</sup>   | $LO = 380$ MHz (LOIP/LOIN 760 MHz)             | $-0.7$ | ±0.1       | $+0.7$     | Degrees                   |
|                                       | vs. temperature                                |        | $-0.0032$  |            | $^{\circ}$ / $^{\circ}$ C |
|                                       | vs. baseband frequency (dc to 30 MHz)          |        | $+0.01$    |            | $^{\circ}$ /MHz           |
| I/Q Amplitude Imbalance <sup>1</sup>  |                                                | $-0.3$ | ±0.05      | $+0.3$     | dB                        |
|                                       | vs. temperature                                |        | 0          |            | dB/°C                     |
|                                       | vs. baseband frequency (dc to 30 MHz)          |        | ±0.0125    |            | dB                        |
| Noise Figure (Double Sideband)        | Maximum gain, from 200 $\Omega$ source,        |        | 10.75      |            | dB                        |
|                                       | $F_{IF} = 380 \text{ MHz}$                     |        |            |            |                           |
| Mixer Output Impedance                |                                                |        | 40         |            | Ω                         |
| Capacitive Load                       | Shunt from IMXO, QMXO to VCMO                  | 0      |            | 10         | pF                        |
| Resistive Load                        | Shunt from IMXO, QMXO to VCMO                  | 200    | 1.5        |            | kΩ                        |
| Mixer Peak Output Current             |                                                |        | $2.5\,$    |            | mA                        |



<span id="page-4-0"></span>

1 These parameters are guaranteed but not tested in production. Limits are ±6 Σ from the mean.

## <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. 28-Lead TSSOP Pin Configuration

#### **Table 3. Pin Function Descriptions—28-Lead TSSOP**





## <span id="page-8-0"></span>EQUIVALENT CIRCUITS

















## <span id="page-10-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

#### **VGA AND DEMODULATOR**







Figure 13. Mixer Gain and Linearity Error vs. VGIN,  $V_{POS} = 5 V$ ,  $F_{IF} = 900$  MHz,  $F_{BB}$  = 1 MHz, Temperature = -40°C, +25°C, +85°C







Figure 15. Mixer Gain and Linearity Error vs. VGIN,  $V_{POS} = 2.7 V$ ,  $F_{IF} = 900$  MHz,  $F_{BB} = 1$  MHz, Temperature =  $-40^{\circ}C$ , +25 $^{\circ}C$ , +85 $^{\circ}C$ 



Temperature = −40°C, +25°C, +85°C

















Figure 21. Input 1 dB Compression Point (IP1dB) vs. VGIN,  $F_{IF} = 900$  MHz,  $F_{BB}$  = 1 MHz,  $V_{POS}$  = 2.7 V, 5 V, Temperature = -40°C, +25°C, +85°C



Figure 22. IIP3 vs. F<sub>IF</sub>, VGIN = 1.2 V, F<sub>BB</sub> = 1 MHz, V<sub>POS</sub> = 2.7 V, 5 V, Temperature =  $-40^{\circ}$ C, +25 $^{\circ}$ C, +85 $^{\circ}$ C, Tone Spacing = 20 kHz







Temperature = −40°C, +25°C, +85°C



Figure 26. Noise Figure vs. F<sub>IF</sub>, T = 25°C, VGIN = 0.2 V, F<sub>BB</sub> = 1 MHz









### <span id="page-13-0"></span>**DEMODULATOR USING MXIP AND MXIN**





Figure 32. IIP3 and Noise Figure vs.  $F_{IF}$ ,  $V_{POS} = 2.7$  V, 5 V, Temperature = 25°C



Figure 31. Input 1 dB Compression Point vs.  $F_{IF}$ ,  $F_{BB} = 1$  MHz,  $V_{POS} = 2.7$  V, 5 V, Temperature =  $-40^{\circ}$ C,  $+25^{\circ}$ C,  $+85^{\circ}$ C

<sub>3-03</sub>

03678-035

03678-036

<span id="page-14-0"></span>

#### <span id="page-15-0"></span>**VGA/DEMODULATOR AND BASEBAND AMPLIFIER**



Figure 37. Quadrature Phase Error vs. F<sub>IF</sub>, VGIN = 0.7 V, V<sub>POS</sub> = 2.7 V, 5 V, Temperature = −40°C, +25°C, +85°C



Figure 38. Quadrature Phase Error vs. F<sub>BB</sub>, VGIN = 0.7 V, V<sub>POS</sub> = 2.7 V, 5 V, Temperature =  $-40^{\circ}$ C,  $+25^{\circ}$ C,  $+85^{\circ}$ C,  $F_{IF}$  = 380 MHz



<span id="page-15-1"></span>Figure 39. I/Q Amplitude Imbalance vs. F<sub>BB</sub>, Temperature = 25°C, V<sub>POS</sub> = 5 V



Figure 40. I/Q Amplitude Imbalance vs. F<sub>IF</sub>, Temperature = 25°C, V<sub>POS</sub> = 5 V







Figure 42. S11 of IF Input vs.  $F_{IF}$ ,  $F_{IF}$  = 50 MHz to 1 GHz, VGIN = 0.7 V,  $V_{POS}$  = 5 V (with L Pad, with No Pad, Normalized to 50  $\Omega$ )



Figure 43. Input Impedance of Mixer Input vs. F<sub>IF</sub>, VGIN = 0.7 V, V $_{POS}$  = 5 V



Figure 44. S11 of Mixer Input vs.  $F_{IF}$ ,  $F_{IF}$  = 50 MHz to 1 GHz,  $VGIN = 0.7 V, V<sub>POS</sub> = 5 V (With and Without Balun)$ 



Figure 45. Return Loss of LOIP Input vs. External LO Frequency







### <span id="page-17-0"></span>THEORY OF OPERATION

#### **VGA**

The VGA is implemented using the patented X-AMP architecture. The single-ended IF signal is attenuated in eight discrete 6 dB steps by a passive R-2R ladder. Each discrete attenuated version of the IF signal is applied to the input of a transconductance stage. The current outputs of all transconductance stages are summed together and drive a resistive load at the output of the VGA. Gain control is achieved by smoothly turning on and off the relevant transconductance stages with a temperaturecompensated interpolation circuit. This scheme allows the gain to continuously vary over a 44 dB range with linear-in-decibel gain control. This configuration also keeps the relative dynamic range constant (for example, IIP3 − NF in dB) over the gain setting; however, the absolute intermodulation intercepts and noise figure vary directly with gain. The analog voltage VGIN sets the gain.  $VGIN = 0.2 V$  is the maximum gain setting, and  $VGIN = 1.2 V$  is the minimum voltage gain setting.

#### **DOWNCONVERSION MIXERS**

The output of the VGA drives two (I and Q) double-balanced Gilbert cell downconversion mixers. Alternatively, driving the ENVG pin low can disable the VGA, and the mixers can be externally driven directly via the MXIP and MXIN ports. At the input of the mixer, a degenerated differential pair performs linear voltage-to-current conversions. The differential output current feeds into the mixer core where it is downconverted by the mixing action of the Gilbert cell. The phase splitter provides quadrature LO signals that drive the LO ports of the in-phase and quadrature mixers.

Buffers at the output of each mixer drive the IMXO and QMXO pins. These linear, low output impedance buffers drive 40  $\Omega$ , temperature-stable, passive resistors in series with each output pin (IMXO and QMXO). This 40  $\Omega$  should be considered when calculating the reverse termination if an external filter is inserted between IMXO (QMXO) and IAIN (QAIN). The VCMO pin sets the dc output level of the buffer. This can be set externally or connected to the on-chip 1.0 V reference, VREF.

#### **PHASE SPLITTER**

Quadrature generation is achieved using a divide-by-2 frequency divider. Unlike a polyphase filter that achieves quadrature over a limited frequency range, the divide-by-2 approach maintains quadrature over a broad frequency range and does not attenuate the LO. The user, however, must provide an external signal XLO that is twice the frequency of the desired LO frequency. XLO drives the clock inputs of two flip-flops that divide down the frequency by a factor of 2. The outputs of the two flip-flops are one-half period of XLO out of phase. Equivalently, the outputs are onequarter period (90°) of the desired LO frequency out of phase. Because the transitions on XLO define the phase difference at the outputs, deviation from 50% duty cycle translates directly to quadrature phase errors.

If the user generates XLO from a  $1\times$  frequency ( $f_{REF}$ ) and a frequency-doubling circuit (XLO =  $2 \times$  f<sub>REF</sub>), fundamentally there is a 180° phase uncertainty between fREF and the AD8348 internal quadrature LO. The phase relationship between I and Q LO, however, is always 90°.

#### **I/Q BASEBAND AMPLIFIERS**

Two (I and Q) fixed gain (20 dB), single-ended-to-differential amplifiers are provided to amplify the demodulated signal after off-chip filtering. The amplifiers use voltage feedback to linearize the gain over the demodulation bandwidth. These amplifiers can be used to maximize the dynamic range at the input of an ADC following the AD8348.

The input to the baseband amplifiers, IAIN (QAIN), feeds into the base of a bipolar transistor with an input impedance of roughly 50 kΩ. The baseband amplifiers sense the single-ended difference between IAIN (QAIN) and VCMO. IAIN (QAIN) can be dc biased by terminating it with a shunt resistor to VCMO, such as when an external filter is inserted between IMXO (QMXO) and IAIN (QAIN). Alternatively, any dc connection to IMXO (QXMO) can provide appropriate bias via the offset-nulling loop.

#### **ENABLE**

A master biasing cell that can be disabled using the ENBL pin controls the biasing for the chip. If the ENBL pin is held low, the entire chip powers down to a low power sleep mode, typically consuming 75 μA at 5 V.

#### **BASEBAND OFFSET CANCELLATION**

A low output current integrator senses the output voltage offset at IOPP and IOPN (QOPP and QOPN) and injects a nulling current into the signal path. The integration time constant of the offset-nulling loop is set by Capacitor COFS from IOFS (QOFS) to VCMO. This forms a high-pass response for the baseband signal path with a lower 3 dB frequency of

$$
f_{PASS} = \frac{1}{2\pi \times 2650 \ \Omega \times COFS}
$$

Alternatively, the user can externally adjust the dc offset by driving IOFS (QOFS) with a digital-to-analog converter or other voltage source. In this case, the baseband circuit operates all the way down to dc ( $f_{\text{PASS}}$  = 0 Hz). The integrator output current is only 50 μA and can be easily overridden with an external voltage source. The nominal voltage level applied to IOFS (QOFS) to produce a 0 V differential offset at the baseband outputs is 900 mV.

The IOFS (QOFS) pin must be connected to either a bypass capacitor ( $>0.1 \mu$ F) or an external voltage source to prevent the feedback loop from oscillating.

The feedback loop will be broken at dc if an ac-coupled baseband filter is placed between the mixer outputs and the baseband amplifier inputs. If an ac-coupled filter is implemented, the user must handle the offset compensation via some external means.

## <span id="page-19-0"></span>APPLICATIONS

### **BASIC CONNECTIONS**

[Figure 49](#page-19-1) shows the basic connections schematic for the AD8348.



#### <span id="page-19-2"></span><span id="page-19-1"></span>**POWER SUPPLY**

The voltage supply for the AD8348, between 2.7 V and 5 V, should be provided to the +VPOSx pins, and ground should be connected to the COMx pins. Each supply pin should be decoupled separately using two capacitors whose recommended values are 100 pF and 0.1  $\mu$ F (values close to these can also be used).

#### **DEVICE ENABLE**

To enable the device, the ENBL pin should be driven to Vs. Grounding the ENBL pin disables the device.

#### **VGA ENABLE**

Driving the voltage on the ENVG pin to  $V<sub>S</sub>$  enables the VGA. In this mode, the MX inputs are disabled and the IF inputs are used. Grounding the ENVG pin disables the VGA and the IF inputs. When the VGA is disabled, the MX inputs should be used.

#### **GAIN CONTROL**

When the VGA is enabled, the voltage applied to the VGIN pin sets the gain. The gain control voltage range is between 0.2 V and 1.2 V. This corresponds to a gain range between +25.5 dB and −18.5 dB.

#### **LO INPUTS**

For optimum performance, the local oscillator port should be driven differentially through a balun. The recommended balun is M/A-COM ETC1-1-13. The LO inputs to the device should be ac-coupled, unless an ac-coupled transformer is being used. For a broadband match to a 50  $\Omega$  source, a 60.4  $\Omega$  resistor should be placed between the LOIP and LION pins.



Figure 50. Differential LO Drive with Balun

Alternatively, the LO port can be driven from a single-ended source without a balun ([Figure 51](#page-19-2)). The LO signal is ac-coupled directly into the LOIP pin via an ac-coupling capacitor, and the LOIN pin is ac-coupled to ground. Driving the LO port from a singleended source results in an increase in both quadrature phase error and LO leakage.



The recommended LO drive level is between −12 dBm and 0 dBm. The LO frequency at the input to the device should be twice that of the desired LO frequency at the mixer core. The applied LO frequency range is between 100 MHz and 2 GHz.

#### **IF INPUTS**

The IF inputs have an input impedance of 200  $\Omega$ . A broadband 50  $Ω$  match can be presented to the driving source through the use of a minimum-loss L pad. This minimum-loss pad introduces an 11.46 dB loss in the input path and must be taken into account when calculating metrics such as gain and noise figure. [Figure 42](#page-15-1) shows the S11 of the IF input with and without the L pad.



Figure 52. Minimum-Loss L Pad for 50 Ω IF Input

#### **MX INPUTS**

The mixer inputs, MXIP and MXIN, have a nominal impedance of 200 Ω and should be driven differentially. When driven from a differential source, the input should be ac-coupled to the source via capacitors, as shown in [Figure 53](#page-20-1).

<span id="page-20-0"></span>

Figure 53. Driving the MX Inputs from a Differential Source

<span id="page-20-1"></span>If the MX inputs are to be driven from a single-ended 50  $\Omega$  source, a 4:1 balun can be used to transform the 200  $\Omega$  impedance of the inputs to 50  $\Omega$  while performing the required single-endedto-differential conversion. The recommended transformer is the M/A-COM ETK4-2T.



**BASEBAND OUTPUTS** 

The baseband amplifier outputs, IOPP, IOPN, QOPP, and QOPN, should be presented with loads of at least 2 k $\Omega$  (single-ended to ground). They are not designed to drive 50  $\Omega$  loads directly. The typical swing for these outputs is 2 V p-p differential (1 V p-p single-ended), but larger swings are possible as long as care is taken to ensure that the signals remain within the lower limit of 0.5 V and the upper limit of  $V_s - 1$  V of the output swing. To achieve a larger swing, it is necessary to adjust the common-mode bias of the baseband output signals. Increasing the swing can have the benefit of improving the signal-to-noise ratio of the baseband amplifier output.

When connecting the baseband outputs to other devices, care should be taken to ensure that the outputs are not capacitively loaded by approximately 20 pF or more. Such loads could potentially overload the output or induce oscillations. The effect of capacitive loading on the baseband amplifier outputs can be mitigated by inserting series resistors of approximately 200  $\Omega$ .

#### **OUTPUT DC BIAS LEVEL**

The dc bias of the mixer outputs and the baseband amplifier inputs and outputs is determined by the voltage that is driven onto the VCMO pin. The range of this voltage is typically between 500 mV and 4 V when operating with a 5 V supply.

To achieve maximum voltage swing from the baseband amplifiers, VCMO should be driven at 2.25 V; this allows a swing of up to 7 V p-p differential (3.5 V p-p single-ended).

#### **INTERFACING TO DETECTOR FOR AGC OPERATION**

The AD8348 can be interfaced with a detector such as the AD8362 rms-to-dc converter to provide an automatic signalleveling function for the baseband outputs.



Figure 55. AD8362 Configuration for AGC Operation

Assuming the I and Q channels have the same rms power, the mixer output (or the output of the baseband filter) of one channel can be used as the input of the AD8362. The AD8362 should be operated in a region where its linearity error is small. Also, a voltage divider should be implemented with an external resistor in series with the 200  $\Omega$  input impedance of the AD8362 input. This attenuates the AD8348 mixer output so that the AD8362 input is not overdriven. The size of the resistor between the mixer output and the AD8362 input should be chosen so that the peak signal level at the input of the AD8362 is about 10 dB less than the approximately 10 dBm maximum of the AD8362 dynamic range.

The other side of the AD8348 baseband output should be loaded with a resistance equal to the series resistance of the attenuating resistor in series with the AD8362's 200  $\Omega$  input impedance. This resistor should be tied to the source driving VCMO so that there is no dc drawn from the mixer output.

<span id="page-21-0"></span>The level of the mixer output (or the output of the baseband filter) can then be set by varying the setpoint voltage fed to Pin 11 (VSET) of the AD8362.

Care should be taken to ensure that blockers—unwanted signals in the band of interest that are demodulated along with the desired signal—do not dominate the rms power of the AD8362 input. This can cause an undesired reduction in the level of the mixer output. To overcome this, baseband filtering can be implemented to filter out undesired signals before the signal is presented to the AD8362.

[Figure 56](#page-21-1) shows the effectiveness of the AGC loop in maintaining a baseband amplifier output amplitude with less than 0.5 dB of amplitude error over an IF input range of 40 dB while demodulating a QPSK-modulated signal at 380 MHz. The AD8362 is insensitive to crest factor variations and therefore provides similar performance regardless of the modulation of the incoming signal.

<span id="page-21-3"></span>



#### <span id="page-21-1"></span>**BASEBAND FILTERS**

Baseband low-pass or band-pass filtering can be conveniently performed between the mixer outputs (IMXO and QMXO) and the input to the baseband amplifiers. Consideration should be given to the output impedance of the mixers (40  $\Omega$ ).

<span id="page-21-4"></span>

<span id="page-21-2"></span>Figure 57. Baseband Filter Schematic

[Figure 57](#page-21-2) shows the schematic for a 100  $\Omega$ , fourth-order elliptic low-pass filter with a 3 dB cutoff frequency of 20 MHz. Source and load impedances of approximately 100  $\Omega$  ensure that the filter sees a matched source and load. This also ensures that the mixer output is driving an overall load of 200  $\Omega$ . Note that the shunt termination resistor is tied to the source driving VCMO and not to ground. This ensures that the input to the baseband amplifier is biased to the proper reference level. VCMO is not an output pin and must be biased by a low impedance source.

The frequency response and group delay of this filter are shown in [Figure 58](#page-21-3) and [Figure 59](#page-21-4).



#### <span id="page-22-0"></span>**LO GENERATION**

Analog Devices has a line of PLLs that can be used for generating the LO signal. [Table 4](#page-22-1) lists the PLLs and their maximum frequency and phase noise performance.



<span id="page-22-1"></span>

ADI also offers the ADF4360 fully integrated synthesizer and VCO on a single chip that offers differential outputs for driving the local oscillator input of the AD8348. This means that the user can eliminate the use of a balun for single-ended-to-differential conversions. The ADF4360 comes as a family of chips with six operating frequency ranges. One can be chosen depending on the local oscillator frequency required. [Table 5](#page-22-2) shows the options available.

#### **Table 5. ADF4360 Family Operating Frequencies**

<span id="page-22-2"></span>

#### **EVALUATION BOARD**

[Figure 60](#page-23-0) shows the schematic for the AD8348 evaluation board. Note that uninstalled components are indicated with the OPEN designation. The board is powered by a single supply in the range of 2.7 V to 5.5 V. [Table 6](#page-26-0) details the various configuration options of the evaluation board. [Table 7](#page-26-1) shows the various jumper configurations for operating the evaluation board with different signal paths.

Power to operate the board can be fed to a single  $V<sub>s</sub>$  test point located near the LO input port at the top of the evaluation board. A GND test point is conveniently provided next to the V<sub>s</sub> test point for the return path.

The device is enabled by moving Switch SW11 (at the bottom left of the evaluation board) to the ENBL position. The device is disabled by moving SW11 to the DENBL position. If desired, the device can be enabled and disabled from an external source that can be fed into the ENBL SMA connector or the VENB test point, in which case SW11 should be placed in the DENBL position.

The IF and MX inputs are selected via SW12. The switch should be moved in the direction of the desired input.

#### **Gain Control**

For convenience, a potentiometer, R15, is provided to allow for changes in gain without the need for an additional dc voltage source. To use the potentiometer, the SW13 switch must be set to the POT position. Alternatively, an external voltage applied to either the test point or SMA connector labeled VGIN can set the gain. SW13 must be set to the EXT position when an external gain control voltage is used.

#### **LO Input**

The local oscillator signal should be fed to the SMA Connector J21. This port is terminated in 50  $Ω$ . The acceptable LO power input range is from −12 dBm to 0 dBm and must be at a frequency double that of the IF/MX frequency. Remember that the AD8348 uses a 2:1 frequency divider in the LO path to generate the internally required quadrature-phase-related LO signals.

#### **IF Input**

The IF input should be fed into the SMA connector IFIP. The VGA must be enabled when this port is used (SW12 in the IF position). When this IF input is chosen, the signal path includes a minimum-loss attenuator to transform a 50  $\Omega$  input source to the 200  $Ω$  source impedance level for which the VGA was designed. This pad provides a very broadband input match at the expense of an 11.46 dB power attenuation in the input path. It is very important to take this into account when measuring the noise and distortion performance of the unmodified board using the IFIP input; the apparent noise figure will be degraded by 11.46 dB, and the apparent IIP3 will be 11.46 dB higher than actual. If full weak-signal performance is desired from the evaluation board, the attenuator (comprising R31 and R32) should be removed and replaced with a low-loss RF transformer providing the desired 4:1 impedance ratio. When a transformer is used, IFIN should be ac-coupled to ground and not driven differentially with IFIP.

#### **MX Input**

The evaluation board is by default set for a differential MX drive through a balun (T41) from a single-ended source fed into the MXIP SMA connector. When the MX inputs are used, the internal VGA is bypassed. To change to a differential driving source, T41 should be removed along with Resistor R42. The 0 Ω R43 and R44 resistors should be installed in place of T41 to bridge the gap between the input traces. This presents a nominal

differential impedance of 200  $\Omega$  (100  $\Omega$  per side). The differential inputs should then be fed into SMA connectors MXIP and MXIN.

#### **Mixer Outputs**

The I and Q mixer outputs are available through the IMXO and QMXO SMA connectors. These outputs are biased to VCMO and are not designed to drive loads smaller than 200  $\Omega$ . To prevent damage to test equipment that cannot tolerate dc biases, pads for series dc-blocking capacitors are provided. These pads are populated with 0  $\Omega$  by default.

#### **Baseband Outputs**

The baseband outputs are made available at the IOPP, IOPN, QOPP, and QOPN test points and SMA connectors. These outputs are not designed to be connected directly to 50  $\Omega$  loads and should be presented with loads of approximately 2 k $\Omega$  or greater.

The dc bias level of the baseband amplifier outputs are by default tied to VREF through LK11. If desired, the dc bias level can be changed by removing LK11 and driving a dc voltage onto the VCMO test point.



<span id="page-23-0"></span>Figure 60. Evaluation Board Schematic



Rev. A | Page 25 of 28



Figure 64. Evaluation Board Bottom Silkscreen

### **Table 6. Evaluation Board Configuration Options**

<span id="page-26-0"></span>

### **Table 7. Filter-Jumper Configuration Options**

<span id="page-26-1"></span>

### <span id="page-27-0"></span>OUTLINE DIMENSIONS



Figure 65. 28-Lead Thin Shrink Small Outline Package [TSSOP] (RU-28) Dimensions shown in millimeters

#### **ORDERING GUIDE**

<span id="page-27-2"></span>

 $1 Z = Pb$ -free part.

<span id="page-27-1"></span>**©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C03678-0-4/06(A)** 



www.analog.com

Rev. A | Page 28 of 28