







HD3SS3412A

SLAS974-DECEMBER 2017

## HD3SS3412A 4-Channel High-Performance Differential Switch

#### Features 1

- Compatible With Multiple Interface Standards Operating up to 12 Gbps Including PCI Express Gen III and USB 3.0
- Wide -3-dB Differential BW of Over 8 GHz
- Excellent Dynamic Characteristics (at 4 GHz)
  - Crosstalk = -35 dB
    - Off Isolation = -19 dB
    - Insertion Loss = -1.5 dB
    - Return Loss = -11 dB
- Bidirectional "MUX/De-MUX" Type Differential Switch
- VDD Operating Range 3.3 V ±10%
- Small 3.5-mm × 9.0-mm, 42-Pin WQFN Package
- Common Industry Standard Pinout
- Supports XAUI and SGMII

#### Applications 2

- **Desktop and Notebook PCs**
- Server and Storage Area Networks
- **PCI Express Backplanes**
- Shared I/O Ports

### HD3SS3412A Pinout



## 3 Description

The HD3SS3412A device is a high-speed passive switch capable of switching four differential channels, including applications such as two full PCI Express x1 lanes from one source to one of two target locations in a PC or server application. With its bidirectional capability. the HD3SS3412A also supports applications that allow connections between one target and two source devices, such as a shared peripheral between two platforms. The HD3SS3412A has a single control line (SEL pin) which can be used to control the signal path between Port A and either Port B or Port C.

The HD3SS3412A is offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the full temperature range of 0°C to 70°C.

#### Device Information<sup>(1)</sup>

| Device information |           |                   |  |  |  |
|--------------------|-----------|-------------------|--|--|--|
| PART NUMBER        | PACKAGE   | BODY SIZE (NOM)   |  |  |  |
| HD3SS3412A         | WQFN (42) | 9.00 mm × 3.50 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### HD3SS3412A Switch Flow Through Routing





TEXAS INSTRUMENTS

www.ti.com

## **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 |      | ision History 2                    |
| 5 | Des  | cription (continued)               |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications                        |
|   | 7.1  | Absolute Maximum Ratings 6         |
|   | 7.2  | ESD Ratings 6                      |
|   | 7.3  | Recommended Operating Conditions 6 |
|   | 7.4  | Thermal Information 6              |
|   | 7.5  | Electrical Characteristics7        |
|   | 7.6  | Dissipation Ratings 7              |
|   | 7.7  | Typical Characteristics 9          |
| 8 | Para | ameter Measurement Information 10  |
| 9 | Deta | ailed Description 12               |
|   | 9.1  | Overview                           |
|   |      |                                    |

|    | 9.2   | Functional Block Diagram                        | . 12               |
|----|-------|-------------------------------------------------|--------------------|
|    | 9.3   | Feature Description                             | . 13               |
|    | 9.4   | Device Functional Modes                         | . 13               |
| 10 | Арр   | lication and Implementation                     | 14                 |
|    | 10.1  | Application Information                         | . 14               |
|    | 10.2  | Typical Application                             | . 15               |
| 11 | Pow   | er Supply Recommendations                       | 17                 |
| 12 | Layo  | out                                             | 17                 |
|    | 12.1  | Layout Guidelines                               | . 17               |
|    | 12.2  | Layout Example                                  | . 17               |
| 13 | Devi  | ice and Documentation Support                   | 18                 |
|    | 13.1  | Receiving Notification of Documentation Updates | ; 1 <mark>8</mark> |
|    | 13.2  | Community Resources                             | . 18               |
|    | 13.3  | Trademarks                                      | . 18               |
|    | 13.4  | Electrostatic Discharge Caution                 | . 18               |
|    | 13.5  | Glossary                                        | . 18               |
| 14 |       | hanical, Packaging, and Orderable               |                    |
|    | Infor | mation                                          | 18                 |
|    |       |                                                 |                    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| December 2017 | *        | Initial release. |



### 5 Description (continued)

The HD3SS3412A is a generic 4-CH high-speed MUX/de-MUX type of switch that can be used for routing highspeed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412A will also support several other high-speed data protocols with a differential amplitude of <1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller.

### 6 Pin Configuration and Functions



#### **Pin Functions**

|          | PIN           | 1/0 | DECODIDATION                                   |  |
|----------|---------------|-----|------------------------------------------------|--|
| NAME     | NO.           | I/O | DESCRIPTION                                    |  |
| SWITCH P | PORT A        |     |                                                |  |
| A0+      | 2             | I/O | Port A, Channel 0, High-Speed Positive Signal  |  |
| A0-      | 3             | I/O | Port A, Channel 0, High-Speed Negative Signal  |  |
| A1+      | 6             | I/O | Port A, Channel 1, High-Speed Positive Signal  |  |
| A1–      | 7             | I/O | ort A, Channel 1, High-Speed Negative Signal   |  |
| A2+      | 11            | I/O | rt A, Channel 2, High-Speed Positive Signal    |  |
| A2-      | 12            | I/O | rt A, Channel 2, High-Speed Negative Signal    |  |
| A3+      | 15            | I/O | ort A, Channel 3, High-Speed Positive Signal   |  |
| A3–      | 16            | I/O | Port A, Channel 3, High-Speed Negative Signal  |  |
| SWITCH P | SWITCH PORT B |     |                                                |  |
| B0+      | 38            | I/O | Port B, Channel 0, High-Speed Positive Signal  |  |
| B0-      | 37            | I/O | IPort B, Channel 0, High-Speed Negative Signal |  |

Copyright © 2017, Texas Instruments Incorporated



## Pin Functions (continued)

| PIN  |     | L/O | DECODIDION                                    |
|------|-----|-----|-----------------------------------------------|
| NAME | NO. | I/O | DESCRIPTION                                   |
| B1+  | 36  | I/O | Port B, Channel 1, High-Speed Positive Signal |
| B1–  | 35  | I/O | Port B, Channel 1, High-Speed Negative Signal |
| B2+  | 29  | I/O | Port B, Channel 2, High-Speed Positive Signal |
| B2–  | 28  | I/O | Port B, Channel 2, High-Speed Negative Signal |
| B3+  | 27  | I/O | Port B, Channel 3, High-Speed Positive Signal |
| B3-  | 26  | I/O | Port B, Channel 3, High-Speed Negative Signal |



## Pin Functions (continued)

|          | PIN                       |        |                                                                                             |  |  |
|----------|---------------------------|--------|---------------------------------------------------------------------------------------------|--|--|
| NAME     | NO.                       | I/O    | DESCRIPTION                                                                                 |  |  |
| SWITCH F | PORT C                    |        |                                                                                             |  |  |
| C0+      | 34                        | I/O    | Port C, Channel 0, High-Speed Positive Signal                                               |  |  |
| C0-      | 33                        | I/O    | Port C, Channel 0, High-Speed Negative Signal                                               |  |  |
| C1+      | 32                        | I/O    | Port C, Channel 1, High-Speed Positive Signal                                               |  |  |
| C1–      | 31                        | I/O    | Port C, Channel 1, High-Speed Negative Signal                                               |  |  |
| C2+      | 25                        | I/O    | Port C, Channel 2, High-Speed Positive Signal                                               |  |  |
| C2–      | 24                        | I/O    | t C, Channel 2, High-Speed Negative Signal                                                  |  |  |
| C3+      | 23                        | I/O    | Port C, Channel 3, High-Speed Positive Signal                                               |  |  |
| C3–      | 22                        | I/O    | Port C, Channel 3, High-Speed Negative Signal                                               |  |  |
| CONTROL  | L, SUPPLY, AND NO CONNECT | Г      |                                                                                             |  |  |
|          | 8                         |        |                                                                                             |  |  |
| NC       | 18                        | —      | Electrically not connected. May connect to VDD or GND, or leave unconnected.                |  |  |
|          | 42                        |        |                                                                                             |  |  |
|          | 1                         |        |                                                                                             |  |  |
|          | 4                         |        |                                                                                             |  |  |
|          | 10                        |        |                                                                                             |  |  |
|          | 14                        |        |                                                                                             |  |  |
| GND      | 17                        | Supply | Negative power supply voltage                                                               |  |  |
| GND      | 19                        | Supply | regative power supply voltage                                                               |  |  |
|          | 21                        |        |                                                                                             |  |  |
|          | 39                        |        |                                                                                             |  |  |
|          | 41                        |        |                                                                                             |  |  |
|          | Center Pad                |        |                                                                                             |  |  |
| SEL      | 9                         | I      | Select between port B or port C. Internally tied to GND through a 100-k $\!\Omega$ resistor |  |  |
|          | 5                         |        |                                                                                             |  |  |
|          | 13                        |        |                                                                                             |  |  |
| VDD      | 20                        | Supply | Positive power supply voltage                                                               |  |  |
|          | 30                        |        |                                                                                             |  |  |
|          | 40                        |        |                                                                                             |  |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                       |                                         | MIN  | MAX       | UNIT |  |
|---------------------------------------|-----------------------------------------|------|-----------|------|--|
| Supply voltage (V <sub>DD</sub> )     | Absolute minimum/maximum supply voltage | -0.5 | 4         | V    |  |
|                                       | Differential I/O                        | -0.5 | 4         | V    |  |
| Voltage                               | Control pin (SEL)                       | -0.5 | VDD + 0.5 | v    |  |
| Storage temperature, T <sub>stg</sub> |                                         | -65  | 150       | °C   |  |

Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltage values, except differential voltages, are with respect to network ground terminal.

## 7.2 ESD Ratings

|                   |                            |                                                                                | VALUE | UNIT |
|-------------------|----------------------------|--------------------------------------------------------------------------------|-------|------|
| V                 | Electrostatio discharge    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| V <sub>(ESI</sub> | D) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

Typical values for all parameters are at V<sub>DD</sub> = 3.3 V and T<sub>A</sub> = 25°C. (Temperature limits are specified by design)

|                       |                                          |                                | MIN  | NOM | MAX | UNIT |
|-----------------------|------------------------------------------|--------------------------------|------|-----|-----|------|
| V <sub>DD</sub>       | Supply voltage                           |                                | 3.0  | 3.3 | 3.6 | V    |
| V <sub>IH</sub>       | Input high voltage (SEL pin)             |                                | 2.0  |     | VDD | V    |
| V <sub>IL</sub>       | Input low voltage (SEL pin)              |                                | -0.1 |     | 0.8 | V    |
| V <sub>I/O_Diff</sub> | Differential voltage (differential pins) | Switch I/O diff voltage        | 0    |     | 1.8 | VPP  |
| V <sub>I/O_CM</sub>   | Common voltage (differential pins)       | Switch I/O common-mode voltage | 0    |     | 2.0 | V    |
| T <sub>A</sub>        | Operating free-air temperature           | Ambient temperature            | 0    |     | 70  | °C   |

#### 7.4 Thermal Information

|                       |                                              | HD3SS3412A |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RUA (WQFN) | UNIT |
|                       |                                              | 42 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 53.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 38.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 21.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 27.4       | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 5.6        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 27.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.

## 7.5 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                                                             | TEST CONDITIONS                                                                                        | MIN | ТҮР  | MAX  | UNIT |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|------|------|
| DEVICE PA               | RAMETERS                                                                                                                              |                                                                                                        |     |      |      |      |
| I <sub>IH</sub>         | Input High Voltage (SEL)                                                                                                              | $V_{DD} = 3.6 \text{ V}; \text{ V}_{IN} = \text{VDD}$                                                  |     |      | 95   | μA   |
| IIL                     | Input Low Voltage (SEL)                                                                                                               | $V_{DD} = 3.6 \text{ V}; \text{ V}_{IN} = \text{GND}$                                                  |     |      | 1    | μA   |
|                         | Leakage Current (Differential                                                                                                         | $V_{DD}$ = 3.6 V; $V_{IN}$ = 0 V; $V_{OUT}$ = 2 V<br>(I <sub>LK</sub> On OPEN outputs) [Ports B and C] |     |      | 130  |      |
| I <sub>LK</sub> I/O pir | I/O pins)                                                                                                                             | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V; $V_{OUT}$ = 0 V<br>(I <sub>LK</sub> On OPEN outputs) [Port A]        |     |      | 4    | μA   |
| I <sub>DD</sub>         | Supply Current                                                                                                                        | $V_{DD}$ = 3.6 V; SEL = $V_{DD}$ /GND; Outputs Floating                                                |     | 4.7  | 6    | mA   |
| C <sub>ON</sub>         | Outputs ON Capacitance                                                                                                                | V <sub>IN</sub> = 0 V; Outputs Open; Switch ON                                                         |     | 1.5  |      | pF   |
| C <sub>OFF</sub>        | Outputs OFF Capacitance                                                                                                               | V <sub>IN</sub> = 0 V; Outputs Open, Switch OFF                                                        |     | 1    |      | pF   |
| R <sub>ON</sub>         | Output ON resistance                                                                                                                  | $V_{\text{DD}}$ = 3.3 V; $V_{\text{CM}}$ = 0.5 V to 1.5 V ; $I_{\text{O}}$ = –8 mA                     |     | 5    | 8    | Ω    |
| ∆R <sub>ON</sub>        | ON-resistance match between channels                                                                                                  | $V_{DD} = 3.3 \text{ V}$ ; -0.35 V $\leq V_{IN} \leq 1.2 \text{ V}$ ; I <sub>O</sub> = -8 mA           |     |      | 2    | Ω    |
| AHON                    | ON-resistance match between pairs of the same channel                                                                                 | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V}; I_{O} = -8 \text{ mA}$          |     |      | 0.7  | Ω    |
| R <sub>FLAT_ON</sub>    | $\begin{array}{l} \text{ON-resistance flatness} \\ (\text{R}_{\text{ON}(\text{MAX})} - \text{R}_{\text{ON}(\text{MAIN})} \end{array}$ | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V}$                                 |     |      | 1.15 | Ω    |
| t <sub>PD</sub>         | Switch propagation delay                                                                                                              | Rsc and $R_{LOAD} = 50 \Omega$                                                                         |     |      | 85   | ps   |
|                         | SEL-to-switch T <sub>ON</sub>                                                                                                         | Rsc and $R_{LOAD} = 50 \Omega$                                                                         |     | 70   | 250  | ns   |
|                         | SEL-to-switch T <sub>OFF</sub>                                                                                                        | $h_{\text{LOAD}} = 50.52$                                                                              |     | 70   | 250  | 115  |
| T <sub>SKEW_Inter</sub> | Inter-pair output skew (CH-<br>CH)                                                                                                    | Rsc and R <sub>LOAD</sub> = 50 $\Omega$                                                                |     |      | 20   | ps   |
| T <sub>SKEW_Intra</sub> | Intra-pair output skew (bit-bit)                                                                                                      | Rsc and $R_{LOAD} = 50 \Omega$                                                                         |     |      | 8    | ps   |
|                         | Differential return loss (VCM =                                                                                                       | f = 0.3 MHz                                                                                            |     | -28  |      |      |
| RL                      | 0 V)<br>Also see <i>Typical</i>                                                                                                       | f = 2500 MHz                                                                                           |     | -12  |      | dB   |
|                         | Characteristics                                                                                                                       | f = 4000 MHz                                                                                           |     | -11  |      |      |
|                         | Differential Crosstalk(VCM = 0                                                                                                        | f = 0.3 MHz                                                                                            |     | -90  |      |      |
| X <sub>TALK</sub>       | V)<br>Also see <i>Typical</i>                                                                                                         | f = 2500 MHz                                                                                           |     | -39  |      | dB   |
|                         | Characteristics                                                                                                                       | f = 4000 MHz                                                                                           |     | -35  |      |      |
|                         | Differential Off-Isolation(VCM                                                                                                        | f = 0.3 MHz                                                                                            |     | -75  |      |      |
| O <sub>IRR</sub>        | = 0 V                                                                                                                                 | f = 2500 MHz                                                                                           |     | -22  |      | dB   |
|                         | Also see <i>Typical</i><br>Characteristics                                                                                            | f = 4000 MHz                                                                                           |     | -19  |      |      |
|                         | Differential Insertion Loss                                                                                                           | f = 0.3 MHz                                                                                            |     | -0.5 |      |      |
| IL                      | (VCM = 0 V)                                                                                                                           | f = 2500 MHz                                                                                           |     | -1.1 |      | dB   |
| -                       | Also see <i>Typical</i><br>Characteristics                                                                                            | f = 4000 MHz                                                                                           |     | -1.5 |      |      |
| BW                      | Bandwidth                                                                                                                             | At –3 dB                                                                                               |     | 8    |      | GHz  |

## 7.6 Dissipation Ratings

|                                  | MIN MAX   | UNIT |
|----------------------------------|-----------|------|
| P <sub>D</sub> Power Dissipation | 15.5 21.6 | mW   |











$$\begin{split} T_{SKEWInter} &= \text{Difference between } t_{PD} \text{ for any two pairs of outputs} \\ T_{SKEWIntra} &= \text{Difference between } t_{P1} \text{ and } t_{P2} \text{ of same pair} \end{split}$$





## 7.7 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

## 8 Parameter Measurement Information



Figure 7. Cross Talk Measurement Setup



Figure 8. Off Isolation Measurement Setup







10Gbps PRBS 2<sup>7</sup>-1 Vi=0.8Vpp; Vcm=0V Oscilloscope

Figure 9. Source Eye Diagram Test Setup



Figure 10. Output Eye Diagram Test Setup



### 9 Detailed Description

#### 9.1 Overview

The HD3SS3412A is a high-speed passive switch offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the commercial temperature range of 0°C to 70°C. The HD3SS3412A is a generic 4-CH high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412A will also support several other high-speed data protocols with a differential amplitude of < 1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller.

#### 9.2 Functional Block Diagram





#### 9.3 Feature Description

The HD3SS3412A has a single control line (SEL Pin) which can be used to control the signal path between Port A and either Port B or Port C. The one select input (SEL) pin of the device can easily be controlled by an available GPIO pin within a system or from a microcontroller. The input signal is selected using the SEL pin.

| PORT A CHANNEL |         | RT C CHANNEL<br>PORT A CHANNEL |
|----------------|---------|--------------------------------|
|                | SEL = L | SEL = H                        |
| A0+            | B0+     | C0+                            |
| A0-            | В0-     | C0-                            |
| A1+            | B1+     | C1+                            |
| A1–            | B1–     | C1–                            |
| A2+            | B2+     | C2+                            |
| A2-            | B2–     | C2–                            |
| A3+            | B3+     | C3+                            |
| A3–            | B3–     | C3–                            |

#### Table 1. Mux Pin Connections<sup>(1)</sup>

(1) The HD3SS3412A can tolerate polarity inversions for all differential signals on Ports A, B, and C. Take care to ensure the same polarity is maintained on Port A versus Port B/C.

#### 9.4 Device Functional Modes

Table 2 lists the functional modes for the HD3SS3412A.

#### Table 2. HD3SS3412A Control Logic

| CONTROL PIN (SEL) | PORT A TO PORT B<br>CONNECTION STATUS | PORT A TO PORT C<br>CONNECTION STATUS |
|-------------------|---------------------------------------|---------------------------------------|
| L (Default State) | Connected                             | Disconnected                          |
| Н                 | Disconnected                          | Connected                             |

TEXAS INSTRUMENTS

www.ti.com

### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

#### 10.1.1 AC Coupling Caps

Many interfaces require AC coupling between the transmitter and receiver. The 0402 capacitors are the preferred option to provide AC coupling, and the 0603 size capacitors also work. The 0805 size capacitors and C-packs should be avoided. When placing AC coupling capacitors symmetric placement is best. A capacitor value of 0.1  $\mu$ F is best and the value should be match for the ± signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

There are several placement options for the AC coupling capacitors. Because the switch requires a bias voltage, the capacitors must only be placed on one side of the switch. If they are placed on both sides of the switch, a biasing voltage should be provided. A few placement options are shown below. In Figure 11, the coupling capacitors are placed between the switch and endpoint. In this situation, the switch is biased by the system/host controller.



Figure 11. AC Coupling Capacitors Between Switch Tx and Endpoint Tx

In Figure 12, the coupling capacitors are placed on the host transmit pair and endpoint transmit pair. In this situation, the switch on the top is biased by the endpoint and the lower switch is biased by the host controller.







#### **Application Information (continued)**

If the common-mode voltage in the system is higher than 2 V, the coupling capacitors are placed on both sides of the switch (shown in Figure 13). A biasing voltage of less than 2 V is required in this case.



Figure 13. AC Coupling Capacitors on Both Sides of Switch

### **10.2 Typical Application**



Figure 14. Typical Application Block Diagram



### Typical Application (continued)

#### 10.2.1 Design Requirements

Table 3 lists the design parameters of this example.

| · · · · · · · · · · · · · · · · · · · |                                                                                                                                               |  |  |  |  |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| DESIGN PARAMETERS                     | EXAMPLE VALUE                                                                                                                                 |  |  |  |  |  |  |  |
| Input voltage range                   | 3.3 V                                                                                                                                         |  |  |  |  |  |  |  |
| Decoupling capacitors                 | 0.1 μF                                                                                                                                        |  |  |  |  |  |  |  |
| AC capacitors                         | 75 nF – 200 nF (100 nF shown) USBAA TX p and<br>n lines require AC capacitors. Alternate mode<br>signals may or may not require AC capacitors |  |  |  |  |  |  |  |

#### Table 3. Design Parameters

#### 10.2.2 Detailed Design Procedure

- Connect VDD and GND pins to the power and ground planes of the printed circuit board, with 0.1-uF bypass capacitor
- Use +3.3-V TTL/CMOS logic level at SEL
- Use controlled-impedance transmission media for all the differential signals
- Ensure the received complimentary signals are with a differential amplitude of <1800 mVpp and a commonmode voltage of <2 V</li>

#### 10.2.3 Application Curves





### **11 Power Supply Recommendations**

The HD3SS3412A requires +3.3-V digital power sources. VDD 3.3 supply must have  $0.1-\mu$ F bypass capacitors to VSS (ground) in order for proper operation. The recommendation is one capacitor for each power terminal. Place the capacitor as close as possible to the terminal on the device and keep trace length to a minimum. Smaller value capacitors like  $0.01-\mu$ F are also recommended on the digital supply terminals.

## 12 Layout

#### 12.1 Layout Guidelines

- Decoupling caps should be placed next to each power terminal on the HD3SS3412A. Take care to minimize the stub length of the race connecting the capacitor to the power pin.
- · Avoid sharing vias between multiple decoupling caps
- · Place vias as close as possible to the decoupling cop solder pad
- Widen VDD/GND planes to reduce effect if static and dynamic IR drop
- The VBUS traces/planes must be wide enough to carry maximum of 2-A current

### 12.2 Layout Example



Figure 17. Layout Example

## **13 Device and Documentation Support**

## 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| HD3SS3412ARUAR   | ACTIVE        | WQFN         | RUA                | 42   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | HD3SS3412               | Samples |
| HD3SS3412ARUAT   | ACTIVE        | WQFN         | RUA                | 42   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | HD3SS3412               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| HD3SS3412ARUAR              | WQFN            | RUA                | 42 | 3000 | 330.0                    | 24.4                     | 3.9        | 9.4        | 1.0        | 8.0        | 24.0      | Q1               |
| HD3SS3412ARUAT              | WQFN            | RUA                | 42 | 250  | 180.0                    | 24.4                     | 3.9        | 9.4        | 1.0        | 8.0        | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

29-May-2020



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS3412ARUAR | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 45.0        |
| HD3SS3412ARUAT | WQFN         | RUA             | 42   | 250  | 211.0       | 193.0      | 46.0        |

## **RUA 42**

9 x 3.5, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RUA0042A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RUA0042A**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RUA0042A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated