SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

- $\bullet$  **Fully Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus**
- Ċ **Fully Interoperable with FireWire™ and i.LINK Implementation of IEEE 1394-1995**
- $\bullet$  **Provides Three Fully Compliant Cable Ports at 100/200 Megabits per Second (Mbits/s)**
- $\bullet$  **Cable Ports Monitor Line Conditions for Active Connection to Remote Node**
- $\bullet$  **Device Power-Down Feature to Conserve Energy in Battery-Powered Applications**
- $\bullet$ **Inactive Ports Disabled to Save Power**
- $\bullet$  **Logic Performs System Initialization and Arbitration Functions**
- $\bullet$  **Encode and Decode Functions Included for Data-Strobe Bit-Level Encoding**
- $\bullet$  **Incoming Data Resynchronized to Local Clock**
- $\bullet$ **Single 3.3-V Supply Operation**
- $\bullet$  **Interface to Link-Layer Controller Supports Low Cost TI™ Bus-Holder Isolation**
- $\bullet$  **Data Interface to Link-Layer Controller Provided Through 2/4 Parallel Lines at 49.152 MHz**
- $\bullet$  **Low Cost 24.576-MHz Crystal Oscillator and PLL Provide Transmit/Receive Data at 100/200 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz**
- $\bullet$  **Interoperable with 1394 Link-Layer Controllers Using 5-V Supplies**
- $\bullet$  **Interoperable Across 1394 Cable with 1394 Physical Layers (Phy) Using 5-V Supplies**
- $\bullet$  **Node Power-Class Information Signaling for System Power Management**
- $\bullet$ **Cable Power Presence Monitoring**
- $\bullet$  **Separate Cable Bias and Driver Termination Voltage Supply for Each Port**
- $\bullet$  **High Performance 64-Pin TQFP (PM) Package and 68-Pin CFP (HV) Package**

#### **description**

The TSB21LV03C provides the analog and digital physical layer functions needed to implement a three-port node in a cable-based IEEE 1394-1995 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB21LV03C is designed to interface with a link-layer controller (LLC), such as the TSB12LV21, TSB12LV31, TSB12C01, TSB12LV22, TSB12LV41, or TSB12LV01.

The TSB21LV03C requires either an external 24.576-MHz crystal or crystal oscillator. The internal oscillator drives an internal phase-locked loop (PLL), which generates the required 196.608-MHz reference signal. The 196.608-MHz reference signal is internally divided to provide the 49.152/98.304-MHz clock signals that control transmission of the outbound encoded strobe and data information. The 49.152-MHz clock signal is also supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. For the TSB21LV03C, the 49.152 MHz clock output is active when RESET is asserted low. The power-down function, when enabled by taking the PD terminal high, stops operation of the PLL and disables all circuitry except the cable-not-active signal circuitry.

The TSB21LV03C supports an optional isolation barrier between itself and its LLC. When ISO is tied high, the link interface outputs behave normally. Also, when ISO is tied high, the internal bus hold function is enabled for use with the TI Bus Holder isolation. TI bus holder isolation is implemented when ISO is tied high.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FireWire is a trademark of Apple Computer, Incorporated. i.LINK is a trademark of SONY. TI is a trademark of Texas Instruments Incorporated.

**PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.**



Copyright © 1999, Texas Instruments Incorporated **On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.**

#### **description (continued)**

Data bits to be transmitted through the cable ports are received from the LLC on two or four data lines (D0 – D3), and are latched internally in the TSB21LV03C in synchronization with the 49.152-MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304 or 196.608 Mbits/s as the outbound data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the TPB cable pair(s), and the encoded strobe information is transmitted differentially on the TPA cable pair(s).

During packet reception the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded Strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive clock signal and the serial data bits. The serial data bits are split into two or four parallel streams, resynchronized to the local system clock, and sent to the associated LLC. The received data is also transmitted (repeated) out of the other active (connected) cable ports.

Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during initialization and arbitration. The outputs of these comparators are used by the internal logic to determine the arbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of this common mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage for the presence of the remotely supplied twisted-pair bias voltage. The presence or absence of this common-mode voltage is used as an indication of cable connection status. The cable connection status signal is internally debounced in the TSB21LV03C on a cable disconnect-to-connect. The debounced cable connection status signal initiates a bus reset. On a cable disconnect-to-connect a debounce delay is incorporated. There is no delay on a cable disconnect.

The TSB21LV03C provides a 1.86-V nominal bias voltage for driver load termination. This bias voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. The value of this bias voltage has been chosen to allow interoperability between transceiver chips operating from either 5-V or 3-V nominal supplies. This bias voltage source should be stabilized by using an external filter capacitor of approximately 1.0 µF.

The transmitter circuitry is disabled under the following conditions: power down, cable not active, reset, or transmitter disable. The receiver circuitry is disabled under the following conditions: power down, cable not active, or receiver disable. The twisted-pair bias voltage circuitry is disabled under the following conditions: power down or reset. The power-down condition occurs when the PD input is high. The cable-not-active (CNA) condition occurs when the cable connection status indicates that no cable is connected. The reset condition occurs when the RESET input terminal is low. The transmitter disable and receiver disable conditions are determined from the internal logic.

The line drivers in the TSB21LV03C operate in a high-impedance current mode and are designed to work with external 110-Ω line-termination resistor networks. One network is provided at each end of each twisted-pair cable. Each network is composed of a pair of series-connected 55- $\Omega$  resistors. The midpoint of the pair of resistors that is directly connected to the twisted-pair A (TPA) package terminals is connected to the TPBIAS voltage terminal. The midpoint of the pair of resistors that is directly connected to the twisted-pair B (TPB) package terminals is coupled to ground through a parallel RC network with recommended resistor and capacitor values of 5 kΩ and 220 pF respectively. The values of the external resistors are designed to meet the draft standard specifications when connected in parallel with the internal receiver circuits and are shown in Figure 3.

The driver output current, along with other internal operating currents, is set by an external resistor. This resistor is connected between the R0 and R1 terminals and has a value of 6.3 kΩ,  $\pm$ 0.5%. This might be accomplished by placing a 6.34 kΩ,  $±0,5%$  resistor in parallel with a 1-MΩ resistor.



#### **description (continued)**

Four package terminals are used as inputs to set four configuration status bits in the self-identification (Self-ID) packet. These terminals are hardwired high or low as a function of the equipment design. PC0 – PC2 are the three terminals that indicate either the need for power from the cable or the ability to supply power to the cable. The fourth terminal, C/LKON, indicates whether a node is a contender for bus manager. When the C/LKON terminal is asserted, it means the node can be a contender for bus manager. When the terminal is not asserted, it means that the node is not a contender. The C bit corresponds to bit 20 in the Self-ID packet, PC0 corresponds to bit 21, PC1 corresponds to bit 22, and PC2 corresponds to bit 23 (see Table 4–29 of the IEEE 1394–1995 standard for additional details).

A power-down terminal, PD, is provided to allow a power-down mode where most of the TSB21LV03C circuits are powered down to conserve energy in battery-powered applications. A cable status terminal, CNA, provides a high output when all twisted-pair cable ports are disconnected. This output is not debounced. The CNA output can be used to determine when to power the TSB21LV03C down or up. In the power-down mode all circuitry is disabled except the CNA circuitry. It should be noted that when the device is powered-down it does not act in a repeater mode. When the TSB21LV03C is powered down using the PD terminal, the twisted-pair transmitter and receiver circuitry has been designed to present a high impedance to the cable to prevent loading the TPBias terminal voltage on the other end of the cable.

**NOTE:**

Reference suspend/resume section in the current 1394a specification for interoperability with PD implementation of power down.

If the TSB21LV03C is being used with one or more of the ports not being brought out to a connector, the TPB terminals must be terminated for reliable operation. For each unused port, the TPB+ and TPB– terminals must be connected to GND. This is done in the normal termination network. When a port does not have a cable connected, the normal termination network pulls TPB+ and TPB– to ground through a 5-kΩ resistor, thus disabling the port.

#### **NOTE:**

All gap counts on all nodes of a 1394 bus must be identical. This may only be accomplished by using phy configuration packets (see section 4.3.4.3 of IEEE 1394-1995 Standard) or by using two bus resets, which resets the gap counts to the maximum level (3 Fh).

The link power status (LPS) terminal works with the C/LKON terminal to manage the LLC power usage of the node. The LPS terminal indicates that the LLC of the node is powered down and powers down the phy-LLC interface to save power. If the phy then receives a link-on packet, the C/LKON terminal is activated to output a 6.114 MHz signal, which can be used by the LLC to power itself up. Once the LLC is powered up, the LPS signal communicates this to the TSB21LV03C and the C/LKON signal is turned off and the phy-link interface is enabled.

Two of the package terminals are used to set up various test conditions used in manufacturing. These terminals, TESTM1 and TESTM2, should be connected to  $V_{DD}$  for normal operation.

The TSB21LV03C is characterized for operation from 0°C to 70°C. The TSB21LV03CI is characterized for operation from  $-40^{\circ}$ C to 85 $^{\circ}$ C. The TSB21LV03CM is characterized for operation over the full military temperature range of –55°C to 125°C.



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

#### **functional block diagram**





#### **package outline**

**PLASTIC QUAD FLATPACK (PM) (TOP VIEW)**





SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

28 29 30 31 32 33 34 35 36 37 38 39 2740 41 42 43 TPBIAS3 TPBIAS2 TPBIAS1 TPA1+ TPA1– TPB1+ TPB1– AGND AGND TPA2+ TPA2– TPB2+ TPB2– TPA3+ TPA3– TPB3+ 44 **TPB3–** RESET  $\prod_{10}$ LPS **∏** 11 LREQ **[**] 12 V<sub>DD</sub>–5V <mark>∐</mark> 13  $DV_{DD}$  14  $D\mathrm{V}_{\mathrm{DD}}\prod$  15 PD **[** 16 DGND **[**] 17 DGND <sup>18</sup> SYSCLK<sup>[]</sup>19 DGND 1 20 CTL0 **[**] 21 CTL1 **[**] 22 D0 **∐** 23 D1 **D** 24 D2 **D** 25 D3 **D** 26 **(TOP VIEW)** $\lesssim$ AV FILTER PLLGND PLLGND 9 8 7 6 5 4 3 2 1<br>DGND 4 4 5 6 1 9<br>DGND 4 4 5 6 1 9<br>DGD 9 9<br>9 8 7 6 5 4 3 2 1 a<br>A<br>add<br>av S C/LKON PC<br>PC<br>PC<br>PC<br>PC<br>PC  $\mathbb{Z}_\mathsf{Q}$ TESTM2 TESTM1 CPS DGND DGND DD DD 2 1 68 67 66 65 64 63 62 61 AV AGND AGND DD  $60\Box$  $59$  $58\sqrt{ }$  $57$ 56  $55$  $54$  $53\Box$  $52$  $51$  $50\Box$  $49$  $48\Box$  $47 \Box$ 46 $\Gamma$  $45\Box$ a. a as 8ដ

**CERAMIC QUAD FLATPACK (HV)**



#### **AVAILABLE OPTIONS**



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **Terminal Functions**





SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **Terminal Functions (Continued)**





SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **Terminal Functions (Continued)**



### **absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**



<sup>‡</sup> This is the inverse of the traditional junction-to-ambient thermal resistance (R<sub>θJA</sub>) and uses a board-mounted 67°C/W for PM package and 47.57°C/W for HV package.



### **recommended operating conditions**



§ For a node that does not source power (see Section 4.2.2.2 in IEEE 1394–1995 Standard).

\* These parameters are not production tested for the HV package.

### **electrical characteristics over recommended operating conditions (unless otherwise noted)**

#### **driver**



† Limits are defined as the algebraic sum of TPA+ and TPA– driver currents. Limits also apply to TPB+ and TPB– as the algebraic sum of driver currents.

‡ Limits are defined as the absolute limit of each of TPB+ and TPB– driver currents.



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **electrical characteristics over recommended operating conditions (unless otherwise noted) (continued)**

#### **receiver**



\* These parameters are not production tested for the HV package.

#### **device**



\* These parameters are not production tested for the HV package.

#### **thermal characteristics**





#### **switching characteristics**



\* These parameters are not production tested for the HV package.

### **PARAMETER MEASUREMENT INFORMATION**



#### **Figure 1. Dn, CTLn, LREQ Input Setup and Hold Timing Waveforms**



**Figure 2. Dn and CTLn Output-Delay Timing Waveforms**



### **APPLICATION INFORMATION**

### **internal register configuration**

The accessible internal registers of this device are listed in Table 1.

### **Table 1. Internal Register Configuration**



#### **Table 2. Internal Register Field Descriptions**





### **APPLICATION INFORMATION**

#### **Table 2. Internal Register Field Descriptions (continued)**





SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999



**APPLICATION INFORMATION**





**Figure 4. Nonisolated Connection Variations for LPS**



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

#### **APPLICATION INFORMATION**



#### **Figure 5. Compliant DC Isolated Outer Shield Termination**



**Figure 6. Nonisolated Outer Shield Termination**



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999



NOTE A: For more information see the application note.

**Figure 7. External Component Connections**



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999



NOTE A: For more information see the application note.





### **APPLICATION INFORMATION**

#### **crystal selection**

TI PHYs may use an external 24.576 MHz crystal connected between the XI and XO pins on the PHY to provide the PHY clock. The following are some typical specifications for the crystals used with the Physical Layers from TI. The clock resulting from the input from the crystal must be within the tolerance of  $\pm 100$  parts per million for the PHYs to function correctly. This is required by the 1394 standard. This frequency tolerance for the PHY clocks on each node must be maintained over the variation introduced over production runs of boards and environment the machines operate in. Every board must have an SYSCLK (clock generated by the PHY) within ±100 ppm of 49.152 MHz to be compliant to the 1394 standard. If adjacent nodes are more than 200 ppm away from one another then long packets sent across the 1394 bus may be corrupted, with the final bits of the packet being lost. TI PHYs are designed with a maximum of margin, but the limits imposed by 1394 must still be adhered to.

- 1. Crystal Mode of operation: Fundamental
- 2. Frequency Tolerance at 25°C: Total variation specification for the complete circuit is 100ppm. The crystal is specified at less than 100 ppm.
- 3. Frequency stability (over temperature): Total variation specification for the complete circuit is 100 ppm. The crystal is specified at less than 100 ppm.

#### **NOTE:**

The total variation must be kept below 100 ppm with some allowance for variation introduced by variations in board builds and device tolerances. So the sum of the frequency tolerance and the frequency stability must be less than 100 ppm. This can be traded off between the two, for example the frequency tolerance may be specified at 50 ppm and the temperature may be specified at 30 ppm to give a total of 80 ppm possible variation just due to the crystal.

4. Load capacitance: [Parallel (pF)]

Parallel mode crystal circuits should be used for optimum precision. Load capacitance will be a function of your board layout and circuit. The total load capacitance  $(C_1)$  will affect the frequency of oscillation. Consult with the crystal vendor on design to get an SYSCLK supplied by the PHY to less than 100 ppm from 49.152 MHz. A tolerance of  $\pm 5\%$  is recommend for load capacitors. For TI's TSBKOHCI403 Designer Kit with a crystal specified for 20-pF loading, a value of 33 pF for each load capacitor ( $C9 = C10$  below) is appropriate with the layout used for the board. The load specified for the crystal includes the load capacitors (C9, C10), the loading of the PHY pins (C<sub>PHY</sub>), and the loading of the board itself (C<sub>BD</sub>). To summarize: C<sub>L</sub>  $=[(C9\times C10)/(C9+C10)]+C<sub>PHY</sub>+C<sub>BD</sub>$ . Representative values for  $C<sub>PHY</sub>$  are ~1 pF and for  $C<sub>BD</sub>$  are about 0.8 pF per centimeter of board etch, a typical board can have from 3 pF to 6 pF or more. The capacitance of load capacitors C9 and C10 combine as capacitors in series.



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **APPLICATION INFORMATION**

### **crystal selection (continued)**



#### **Figure 9. Load Capacitance for the TSB21LV03C PHY**

#### **NOTE:**

The layout of the crystal portion of the PHY circuit is important for getting the correct frequency from the crystal, minimizing the noise introduced into the PHY Phase Lock Loop, and minimizing any emissions from the circuit. The crystal and the two load capacitors should be considered a unit during layout. The crystal and the load capacitors should be placed as close as possible to one another while minimizing the loop area created by the combination of the three components. Varying the size of the capacitors may help in this. Minimizing the loop area minimizes the effect of the resonant current (Is) that flows in this resonant circuit. This layout unit (crystal and load capacitors) should then be placed as close as possible to the PHY XI and XO pins to minimize etch lengths.



### **Figure 10. Recommended Crystal and Capacitor Layout for the TSB21LV03C PHY**

Part of the verification process for the design should be to measuring the frequency of the SYSCLK output of the PHY. This should be done with a frequency counter with an accuracy of 6 digits or better. If the SYSCLK is more than the crystal tolerance away from 49.152 MHz, the load capacitance of the crystal may be varied to reduce total variation to below 100 ppm. Changes should be done to both load capacitors (C9 and C10 above) at the same time to the same value. Consult crystal vender for detailed understanding of requirements. In order for a 1394 bus to operate correctly each SYSCLK on each node on the bus must be within 200 ppm of the adjacent SYSCLK on the bus. The 1394 standard requires this by specifying a center frequency of 49.152 MHz and a  $\pm$ 100 ppm tolerance around 49.152 MHz.



### **PRINCIPLES OF OPERATION**

The TSB21LV03C is designed to operate with a LLC such as the TI TSB12LV22, TSB12LV41, TSB12LV01, TSB12LV21, TSB12LV31, and TSB12C01. Details of how the LLC devices operate are described in the LLC data sheets. The following paragraphs describe the operation of the phy-LLC interface.

The TSB21LV03C supports 100-/200-Mbit/s data transfer and has four bidirectional data lines, D0 – D3, crossing the interface. In 100-Mbit/s operation only D0 and D1 terminals are used. In 200 Mbit/s operation, all Dn terminals are used for data transfer. The unused Dn terminals are driven low. In addition, there are two bidirectional control lines CTL0 and CTL1, the 49.152-MHz SYSCLK line from the phy to the LLC, and the LLC request terminal LREQ from the LLC to the phy. The TSB21LV03C has control of all bidirectional terminals. The LLC is allowed to drive these terminals only after it has been given permission by the phy. The dedicated LREQ request terminal is used by the LLC for any activity that it wishes to initiate.

There are four operations that may occur in the phy-LLC interface: request, status, transmit, and receive. With the exception of the request operation, all actions are initiated by the phy.

When the phy has control of the bus the CTL0 and CTL1 lines are encoded as shown in Table 3.



#### **Table 3. CTLn Status When Phy Has Control of the Bus**

When the LLC has control of the bus (phy permission) the CTL0 and CTL1 terminals are encoded as shown in Table 4.



#### **Table 4. CTLn Status When LLC Has Control of the Bus**

#### **request**

When the LLC requests the bus or accesses a register that is located in the TSB21LV03C, a serial stream of information is sent across the LREQ line. The length of the stream varies depending on whether the transfer is a bus request, a read command, or a write command. Regardless of the type of transfer, a start bit of 1 is required at the beginning of the stream, and a stop bit of 0 is required at the end of the stream. Bit 0 is the most significant bit, and is transmitted first. The LREQ terminal is required to idle low (logic level 0).



### **PRINCIPLES OF OPERATION**

#### **Table 5. LLC Bus-Request or Register-Access-Request Bit Length**



For a Bus Request the length of the LREQ data stream is 7 bits as shown in Table 6.

#### **Table 6. LLC Bus Request**



For a Read Register Request the length of the LREQ data stream is 9 bits as shown in Table 7.

#### **Table 7. LLC Read Register Access**



For a Write Register Request the Length of the LREQ data stream is 17 bits as shown in Table 8.

#### **Table 8. LLC Write Register Access**



The 3-bit Request Type field has the values shown in Table 9.

### **Table 9. LLC Bus Request Type**





SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **PRINCIPLES OF OPERATION**

LREQ timing (each cell represents one clock sample time):

LR0 Y LR1 X LR2 X LR3 X <sup>●●●●●●</sup> XLR(n-2)入LR(n-1)

NOTE B: Each cell represents one clock sample time.

#### **Figure 11. LREQ Timing**

For fair or priority access, the LLC requests control of the bus at least one clock after the phy-LLC interface becomes idle. If the LLC senses that the CTLn terminals are in a receive state (CTL0 = 1, CTL1 = 0), this indicates that its request has been lost. This is true anytime during or after the LLC sends the bus request transfer. Additionally, the phy ignores any fair or priority requests if it asserts the receive state while the LLC is requesting the bus. The LLC then reissues the request one clock after the next interface idle.

The cycle master uses a normal priority request to send a cycle-start message. After receiving a cycle-start message, the LLC can issue an isochronous bus request. When arbitration is won, the LLC proceeds with the isochronous transfer of data. The isochronous request register is cleared in the phy once the LLC sends another type of request or when the isochronous transfer has been completed. The isochronous request must be issued during a packet reception. Generally this request would be during reception of a cycle-start packet.

The ImmReq request is issued when the LLC needs to send an acknowledgment after reception of a packet addressed to it. This request must be issued during packet reception. This is done to minimize the delays that a phy would have to wait between the end of a packet and the transmittal of an acknowledgment. As soon as the packet ends, the phy immediately grants access of the bus to the LLC. The LLC sends an acknowledgment to the sender unless the header CRC of the packet turns out to be bad. In this case, the LLC releases the bus immediately; it is not allowed to send another type of packet on this grant. To guarantee this, the LLC is forced to wait 160 ns after the end of the packet is received. The phy then gains control of the bus and the acknowledgement with the CRC error is sent. Then the bus is released and allowed to proceed with another requests.

Although highly improbable, it is conceivable that two separate nodes can believe that an incoming packet is intended for them. The nodes then issue a ImmReq request before checking the CRC of the packet. Since both phys seize control of the bus at the same time, a temporary, localized collision of the bus occurs somewhere between the competing nodes. This collision would be interpreted by the other nodes on the network as being a high-impedance line state, not a bus reset. As soon as the two nodes check the CRC, the mistaken node drops its request and the false line state is removed. The only side effect would be the loss of the intended acknowledgment packet (this is handled by the higher-layer protocol).

#### **read/write requests**

When the LLC requests to read the specified register contents, the phy sends the contents of the register to the LLC through a status transfer. When an incoming packet is received while the phy is transferring status information to the LLC, the phy continues to attempt to transfer the contents of the register until it is successful.

For write requests, the phy loads the data field into the appropriately addressed register as soon as the transfer has been completed. The LLC is allowed to request read or write operations at any time.



SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **PRINCIPLES OF OPERATION**

#### **status**

A status transfer is initiated by the phy when it has status information to transfer to the LLC. The phy waits until the interface is idle before starting the transfer. The transfer is initiated by asserting the following on the control terminals: CTL0 – CTL1 = 01 along with the first two bits of status information on the D0 – D3 terminals. The phy maintains CTL0 – CTL1 = 01 for the duration of status transfer. The phy may prematurely end a status transfer by asserting something else other than CTL0 – CTL1 = 01 on the control terminals. This could be caused by an incoming packet from another node. The phy continues to attempt to complete the transfer until the information has been successfully transmitted. There must be at least one idle cycle in between consecutive status transfers.

The phy normally sends just the first 4 bits of status to the LLC. These bits are status flags that are needed by the LLC state machines. The phy sends an entire status packet to the LLC after a request transfer that contains a read request, or when the phy has pertinent information to send to the LLC or transaction layers. The only defined condition where the phy automatically sends a register to the LLC is after self-ID, when it sends the physical-ID register, which contains the new node address. After a power-on reset, the TSB21LV03C sends two self-ID status transfers. The first transfer is invalid (a status of not connected); later, during the same bus reset, a second, correct root, node number, and connection status self-ID is transferred. During all other bus resets, only one Self-ID status is transmitted.

The definition of the bits in the status transfer are shown in Table 10 and the timing is shown in Figure 7.



#### **Table 10. 16-Bit Stream Status Request**





**Figure 12. Status Transfer Timing**



## **PRINCIPLES OF OPERATION**

#### **transmit**

When the LLC wants to transmit information, it first requests access to the bus through the LREQ terminal. Once the phy receives this request, it arbitrates to gain control of the bus. When the phy wins ownership of the serial bus, it grants the bus to the LLC by asserting the transmit state on the CTLn terminals for at least one SYSCLK cycle, followed by idle for one clock cycle. The LLC takes control of the bus by asserting either hold or transmit on the CTLn terminals. Hold is used by the LLC to keep control of the bus when it needs some time to prepare the data for transmission. The phy keeps control of the bus for the LLC by asserting a data-on state on the bus. It is not necessary for the LLC to use hold when it is ready to transmit as soon as bus ownership is granted.

When the LLC is prepared to send data, it asserts the transmit state on the CTLn terminals as well as sending the first bits of the packet on the D0 – D3 lines (assuming 200 Mbits/s). The transmit state is held on the CTLn terminals until the last bits of data have been sent. The LLC then asserts an idle state on the CTLn terminals for one clock cycle after which it releases control of the interface.

However, there are times when the LLC needs to send another packet without releasing the bus. For example, the LLC may want to send consecutive isochronous packets or it may want to attach a response to an acknowledgment. To do this, the LLC asserts a hold state instead of an idle state when the first packet of data has been completely transmitted. In this case, hold informs the phy that the LLC needs to send another packet without releasing control of the bus. The phy then waits a set amount of time before asserting a transmit state. The LLC can then proceed with the transmittal of the second packet. After all data has been transmitted and the LLC has asserted an idle state on the CTLn terminals, the phy asserts its own idle state on the CTLn terminals. When sending multiple packets in this fashion, it is required that all data be transmitted at the same speed. This is required because the transmission speed is set during arbitration and since the arbitration step is skipped, there is no way of informing the network of a change in speed.







SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

### **PRINCIPLES OF OPERATION**

#### **receive**

When data is received by the phy from the serial bus, the phy transfers the data to the LLC for further processing. The phy asserts a receive state on the CTLn terminals and asserts a 1 on each Dn terminal. The phy indicates the start of the packet by placing the speed code on the data bus. The phy then proceeds with the transmittal of the packet to the LLC on the Dn terminals while still keeping the receive status on the CTLn terminals. Once the packet has been completely transferred, the phy asserts an idle state on the CTLn terminals, which completes the receive operation.

> **NOTE:** The speed is a phy-LLC protocol and not included in the CRC.



**Figure 14. Receive Timing Waveforms**

#### **Table 11. Speed Code for the Receiver**



 $\dagger$  Y = Transmitted as 0, ignored on receive.

#### **power class bits in self-ID packet**

Table 12 describes the meaning of the power-class bits in the pwr field of the Self-ID packet. Bit 21 is transmitted first, followed by bit 22 and then bit 23. This power-field bit description complies with the IEEE 1394-1995 standard.







SLLS331A – FEBRUARY 1999 – REVISED OCTOBER 1999

**MECHANICAL INFORMATION**

#### **PM (S-PQFP-G64) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.



MCFP013A – JANUARY 1995 – REVISED OCTOBER 1996

**MECHANICAL INFORMATION**

**HV (S-GQFP-F68) CERAMIC QUAD FLATPACK SQ 1.500 (38,10) 1.300 (33,02) 60 44 61 43 0.025 (0,635)**  $\circ$ **1 0.013 (0,330) 0.009 (0,229) 9 27** 10 | 26 **0.400 (10,16) TYP 0.500 (12,70) SQ 0.485 (12,32) 0.007 (0,178) 0.152 (3,86) 0.005 (0,127) 0.128 (3,25) 4040072/C 04/96**

NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. This package can be hermetically sealed with a ceramic lid using glass frit.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Ti's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright 1999, Texas Instruments Incorporated



**>>** Semiconductor Home **>** Products **>** Analog & Mixed-Signal **>** Interface Products **>** 1394 Physical Layer Controllers **>** 

Supply Voltage(s) (V)  $3.3$ Speed (max) (Mbps)  $\vert$  200 Ports 3

# **TSB21LV03C, IEEE 1394-1995, 3.3V, 3-Port, 100/200Mbps Physical Layer Controller**

**Parameter Name TSB21LV03C**

**Device Status: Active**



- **>** Features
- **>** Datasheets
- **>** Pricing/Samples/Availability
- **>** Application Notes
- **>** Related Documents
- **>** Applications

# **Description**

The TSB21LV03C provides the analog and digital physical layer functions needed to implement a three-port node in a cable-based IEEE 1394-1995 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB21LV03C is designed to interface with a link-layer controller (LLC), such as the TSB12LV21, TSB12LV31, TSB12C01, TSB12LV22, TSB12LV41, or TSB12LV01.

The TSB21LV03C requires either an external 24.576-MHz crystal or crystal oscillator. The internal oscillator drives an internal phase-locked loop (PLL), which generates the required 196.608-MHz reference signal. The 196.608-MHz reference signal is internally divided to provide the 49.152/98.304-MHz clock signals that control transmission of the outbound encoded strobe and data information. The 49.152-MHz clock signal is also supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. For the TSB21LV03C, the 49.152 MHz clock output is active when RESET\ is asserted low. The power-down function, when enabled by taking the PD terminal high,

stops operation of the PLL and disables all circuitry except the cable-not-active signal circuitry.

The TSB21LV03C supports an optional isolation barrier between itself and its LLC. When ISO\ is tied high, the link interface outputs behave normally. Also, when ISO\ is tied high, the internal bus hold function is enabled for use with the TI Bus Holder isolation. TI bus holder isolation is implemented when ISO\ is tied high.

Data bits to be transmitted through the cable ports are received from the LLC on two or four data lines (D0 - D3), and are latched internally in the TSB21LV03C in synchronization with the 49.152-MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304 or 196.608 Mbits/s as the outbound data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the TPB cable pair(s), and the encoded strobe information is transmitted differentially on the TPA cable pair(s).

During packet reception the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded Strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive clock signal and the serial data bits. The serial data bits are split into two or four parallel streams, resynchronized to the local system clock, and sent to the associated LLC. The received data is also transmitted (repeated) out of the other active (connected) cable ports.

Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during initialization and arbitration. The outputs of these comparators are used by the internal logic to determine the arbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of this common mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage for the presence of the remotely supplied twisted-pair bias voltage. The presence or absence of this common-mode voltage is used as an indication of cable connection status. The cable connection status signal is internally debounced in the TSB21LV03C on a cable disconnect-to-connect. The debounced cable connection status signal initiates a bus reset. On a cable disconnect-toconnect a debounce delay is incorporated. There is no delay on a cable disconnect.

The TSB21LV03C provides a 1.86-V nominal bias voltage for driver load termination. This bias voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. The value of this bias voltage has been chosen to allow interoperability between transceiver chips operating from either 5-V or 3-V nominal supplies. This bias voltage source should be stabilized by using an external filter capacitor of approximately 1.0

The transmitter circuitry is disabled under the following conditions: power down, cable not active, reset, or transmitter disable. The receiver circuitry is disabled under the following conditions: power down, cable not active, or receiver disable. The twisted-pair bias voltage circuitry is disabled under the following conditions: power down or reset. The power-down condition occurs when the PD input is high. The cable-not-active (CNA) condition occurs when the cable connection status indicates that no cable is connected. The reset condition occurs when the RESET\ input terminal is low. The transmitter disable and receiver disable conditions are determined from the internal logic.

The line drivers in the TSB21LV03C operate in a high-impedance current mode and are designed to work with external 110- $\Omega$  line-termination resistor networks. One network is provided at each end of each twisted-pair cable. Each network is composed of a pair of series-connected 55- $\Omega$  resistors. The midpoint of the pair of resistors that is directly connected to the twisted-pair A (TPA) package terminals is connected to the TPBIAS voltage terminal. The midpoint of the pair of resistors that is directly connected to the twisted-pair B (TPB) package terminals is coupled to ground through a parallel RC network with recommended resistor and capacitor values of  $5 \text{ k } \Omega$  and 220 pF respectively. The values of the external resistors are designed to meet the draft standard specifications when connected in parallel with the internal receiver circuits and are shown in Figure 3.

The driver output current, along with other internal operating currents, is set by an external resistor. This resistor is connected between the R0 and R1 terminals and has a value of 6.3 k  $\Omega$ ,  $\pm 0.5\%$ . This might be accomplished by placing a 6.34 k  $\Omega$ ,  $\pm 0.5\%$  resistor in parallel with a 1-M  $\Omega$  resistor.

Four package terminals are used as inputs to set four configuration status bits in the selfidentification (Self-ID) packet. These terminals are hardwired high or low as a function of the equipment design. PC0 - PC2 are the three terminals that indicate either the need for power from the cable or the ability to supply power to the cable. The fourth terminal, C/LKON, indicates whether a node is a contender for bus manager. When the C/LKON terminal is asserted, it means the node can be a contender for bus manager. When the terminal is not asserted, it means that the node is not a contender. The C bit corresponds to bit 20 in the Self-ID packet, PC0 corresponds to bit 21, PC1 corresponds to bit 22, and PC2 corresponds to bit 23 (see Table 4-29 of the IEEE 1394-1995 standard for additional details).

A power-down terminal, PD, is provided to allow a power-down mode where most of the TSB21LV03C circuits are powered down to conserve energy in battery-powered applications. A cable status terminal, CNA, provides a high output when all twisted-pair

uF.

cable ports are disconnected. This output is not debounced. The CNA output can be used to determine when to power the TSB21LV03C down or up. In the power-down mode all circuitry is disabled except the CNA circuitry. It should be noted that when the device is powered-down it does not act in a repeater mode. When the TSB21LV03C is powered down using the PD terminal, the twisted-pair transmitter and receiver circuitry has been designed to present a high impedance to the cable to prevent loading the TPBias terminal voltage on the other end of the cable.

### **NOTE:**

Reference suspend/resume section in the current 1394a specification for interoperability with PD implementation of power down.

If the TSB21LV03C is being used with one or more of the ports not being brought out to a connector, the TPB terminals must be terminated for reliable operation. For each unused port, the TPB+ and TPB- terminals must be connected to GND. This is done in the normal termination network. When a port does not have a cable connected, the normal termination network pulls TPB+ and TPB- to ground through a 5-k  $\Omega$  resistor, thus disabling the port.

### **NOTE:**

All gap counts on all nodes of a 1394 bus must be identical. This may only be accomplished by using phy configuration packets (see section 4.3.4.3 of IEEE 1394-1995 Standard) or by using two bus resets, which resets the gap counts to the maximum level (3 Fh).

The link power status (LPS) terminal works with the C/LKON terminal to manage the LLC power usage of the node. The LPS terminal indicates that the LLC of the node is powered down and powers down the phy-LLC interface to save power. If the phy then receives a linkon packet, the C/LKON terminal is activated to output a 6.114 MHz signal, which can be used by the LLC to power itself up. Once the LLC is powered up, the LPS signal communicates this to the TSB21LV03C and the C/LKON signal is turned off and the phylink interface is enabled.

Two of the package terminals are used to set up various test conditions used in manufacturing. These terminals, TESTM1 and TESTM2, should be connected to  $V_{DD}$  for normal operation.

The TSB21LV03C is characterized for operation from 0°C to 70°C. The TSB21LV03CI is characterized for operation from -40°C to 85°C. The TSB21LV03CM is characterized for operation over the full military temperature range of -55°C to 125°C.

# **Features**

- Fully Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus
- Fully Interoperable with FireWire<sup>TM</sup> and i.LINK<sup>TM</sup> Implementation of IEEE 1394-1995
- Provides Three Fully Compliant Cable Ports at 100/200 Megabits per Second (Mbits/s)
- Cable Ports Monitor Line Conditions for Active Connection to Remote Node
- Device Power-Down Feature to Conserve Energy in Battery-Powered Applications
- Inactive Ports Disabled to Save Power
- Logic Performs System Initialization and Arbitration Functions
- Encode and Decode Functions Included for Data-Strobe Bit-Level Encoding
- Incoming Data Resynchronized to Local Clock
- $\bullet$  Single 3.3-V Supply Operation
- Interface to Link-Layer Controller Supports Low Cost  $TI^{TM}$  Bus-Holder Isolation
- Data Interface to Link-Layer Controller Provided Through 2/4 Parallel Lines at 49.152 MHz
- Low Cost 24.576-MHz Crystal Oscillator and PLL Provide Transmit/Receive Data at 100/200 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz
- Interoperable with 1394 Link-Layer Controllers Using 5-V Supplies
- Interoperable Across 1394 Cable with 1394 Physical Layers (Phy) Using 5-V Supplies
- Node Power-Class Information Signaling for System Power Management
- Cable Power Presence Monitoring
- Separate Cable Bias and Driver Termination Voltage Supply for Each Port
- High Performance 64-Pin TQFP (PM) Package and 68-Pin CFP (HV) Package

FireWire is a trademark of Apple Computer, Incorporated. i.LINK is a trademark of SONY. TI is a trademark of Texas Instruments Incorporated.

To view the following documents, Acrobat Reader 3.x is required.

To download a document to your hard drive, right-click on the link and choose 'Save'.

# **Datasheets**

Full datasheet in Acrobat PDF: slls331a.pdf (393 KB) Full datasheet in Zipped PostScript: slls331a.psz (363 KB)

# **Pricing/Samples/Availability**



# **Application Reports**

- Capturing 1394 Events On The Twisted-Pair Lines (SLLA056 Updated: 09/30/1999)
- Comparing Bus Solutions (SLLA067 Updated: 03/02/2000)
- Galvanic Isolation of the IEEE1394-1995 Serial Bus (SLLA011 Updated: 10/09/1997)
- Jitter Analysis (SLLA075 Updated: 03/30/2000)
- Recommendations For Phy Layout (SLLA020A Updated: 02/05/1999)
- TI IEEE 1394A Cable Transceiver/Arbiter FAQ (SLLA087 Updated: 08/24/2000)

## **Related Documents**

<sup>l</sup> TSB41LV03 to TSB41LV03A Transition Document (SLLA055A, 21 KB - Updated: 03/01/2000)

### **Table Data Updated on: 9/7/2000**

© Copyright 2000 Texas Instruments Incorporated. All rights reserved. Trademarks | Privacy Policy

**EXAS INSTRUMENTS**