# 54LS194A/DM74LS194A 4-Bit **Bidirectional Universal Shift Register** #### General Description This bidirectional shift register is designed to incorporate virtually all of the features a system designer may want in a shift register; they feature parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely: Parallel (broadside) load Shift right (in the direction QA toward QD) Shift left (in the direction QD toward QA) Inhibit clock (do nothing) Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, S0 and S1, high. The data is loaded into the associated flipflops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibit- Shift right is accomplished synchronously with the rising edge of the clock pulse when S0 is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial Clocking of the flip-flop is inhibited when both mode control inputs are low. #### Features - Parallel inputs and outputs - Four operating modes: - Synchronous parallel load Right shift Left shift Do nothing - Positive edge-triggered clocking - Direct overriding clear #### **Connection Diagram** #### **Dual-In-Line Package** TL/F/6407-1 Order Number 54LS194ADMQB, 54LS194AFMQB. 54LS194ALMQB, DM74LS194AM or DM74LS194AN See NS Package Number E20A, J16A, M16A, N16E or W16A #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range 54LS -55°C to +125°C DM74LS 0°C to +70°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ## **Recommended Operating Conditions** | Symbol | Parameter | | | 54LS194A | ١ | | Units | | | |------------------|--------------------------------|---------|-----|----------|------|-----|-------|-------|------| | | | Min | Nom | Max | Min | Nom | Max | Oints | | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | | V <sub>IH</sub> | High Level Input | Voltage | 2 | | | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input | Voltage | | | 0.7 | | | 0.8 | ٧ | | ІОН | High Level Output Current | | | | -0.4 | | | -0.4 | mA | | I <sub>OL</sub> | Low Level Output Current | | | | 4 | | | 8 | mA | | fclk | Clock Frequency (Note 1) | | 30 | | 0 | 0 | | 25 | MHz | | | Clock Frequency | 22 | | | 0 | | 20 | | | | t <sub>W</sub> | Pulse Width<br>(Note 3) | Clock | 17 | | | 20 | | | ns | | | | Clear | 12 | | | 20 | | | | | tsu | Setup Time | Mode | 25 | | | 30 | | | ns | | | (Note 3) | Data | 16 | | | 20 | | | l is | | tн | Hold Time (Note 3) | | 0 | | | 0 | | | ns | | t <sub>REL</sub> | Clear Release Time (Note 3) | | 18 | | | 25 | | | ns | | TA | Free Air Operating Temperature | | -55 | | 125 | 0 | | 70 | °C | Note 1: $C_L = 15 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ and $V_{CC} = 5\text{V}$ . Note 2: $C_L = 50$ pF, $H_L = 2 k\Omega$ , $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . Note 3: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . ## Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 4) | Max | Units | | |------------------------------------|--------------------------------------|---------------------------------------------------|------|-----------------|------|-------|----| | V <sub>I</sub> Input Clamp Voltage | | $V_{CC} = Min, I_j = -18 \text{ mA}$ | | | -1.5 | ٧ | | | V <sub>OH</sub> | High Level Output | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max 54LS | | 2.5 | | | ν | | | Voltage | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min | DM74 | 2.7 | 3.4 | | | | VoL | Low Level Output | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | 54LS | | | 0.4 | V | | | Voltage | $V_{IL} = Max, V_{IH} = Min$ | DM74 | | 0.35 | 0.5 | | | | | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min | | | 0.4 | | | | lı | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_{I} = 7V$ | | | | 0.1 | mA | | Iн | High Level Input Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V | | | | 20 | μΑ | | I <sub>IL</sub> | Low Level Input Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 0.4V | | | | -0.4 | mA | | los | Short Circuit | V <sub>CC</sub> = Max | 54LS | -20 | | -100 | mA | | | Output Current | (Note 5) DM74 | | -20 | | -100 | | | lcc | Supply Current | V <sub>CC</sub> = Max (Note 6) | | 15 | 23 | mA | | Note 4: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 6: With all outputs open, inputs A through D grounded, and 4.5V applied to S0, S1, CLEAR, and the serial inputs, I<sub>CC</sub> is tested with momentary ground, then 4.5V applied to CLOCK. # **Switching Characteristics** at V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C (See Section 1 for Test Waveforms and Output Load) | Symbol | | From (Input) | 54 | ILS | DM | Units | | | |------------------|----------------------------------------------------|-------------------|------------------|-------|---------------------------------|-------|-----|--| | | Parameter | To (Output) | C <sub>L</sub> = | 15 pF | $C_L = 50 pF$ $R_L = 2 k\Omega$ | | | | | | | | Min | Max | Min | Max | | | | fMAX | Maximum Clock<br>Frequency | | 30 | | 20 | | MHz | | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Any Q | | 21 | | 26 | ns | | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Any Q | | 24 | | 35 | ns | | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Output | Clear to<br>Any Q | | 26 | | 38 | ns | | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 3: With all outputs open, inputs A through D grounded, and 4.5V applied to S0, S1, CLEAR, and the serial inputs, I<sub>CC</sub> is tested with momentary ground, then 4.5V applied to CLOCK. ### **Logic Diagram** TL/F/6407~2 #### **Function Table** | Inputs | | | | | | | | Outputs | | | | | | |--------|-----------|----|------------|--------|-------|----------|---|---------|---|-----|-----------------|-----------------|-----| | Clear | Mode | | Clock | Serial | | Parallel | | | | 0. | | | | | | <b>S1</b> | SO | OIOOK | Left | Right | Α | В | С | D | QA | QB | QC | QD | | L | Х | Х | Х | Х | X | Х | Х | Х | Х | L | L | L | L | | Н | X | Х | L | X | X | Х | Х | Х | Х | QAO | Q <sub>B0</sub> | Q <sub>C0</sub> | QDO | | Н | н | Н | <b>1</b> | X | Х | a | b | С | d | a | Ь | C | ď | | Н | L | Н | <b>│</b> ↑ | X | Н | Х | X | Х | X | l н | QAn | QBn | QCr | | Н | L | Н | <b>†</b> | l x | L | Ιx | Х | Х | Х | ΙÜ | QAn | QBn | QCr | | Н | н | L | <b>†</b> | Н | Х | Ιx | X | X | X | QBn | QCn | QDn | H | | Н | н | L | ↑ | L | Х | Ιx | X | X | X | QBn | QCn | QDn | Ĺ | | H | L | L | Χ̈́ | Х | Х | Ιx | X | Х | X | QAO | QBO | Qco | Qnr | H = High Level (steady state), L = Low Level (steady state), X = Don't Care (any input, including transitions) ↑ = Transition from low to high level a, b, c, d = The level of steady state input at inputs A, B, C or D, respectively. QAo, QBo, QCo, QD0 = The level of QA, QB, QC, or QD, respectively, before the indicated steady state input conditions were established. Q<sub>An</sub>, Q<sub>Bn</sub>, Q<sub>Cn</sub>, Q<sub>Dn</sub> = The level of Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub>, respectively, before the most-recent ↑ transition of the clock. ## **Timing Diagram**