



# INSULATED GATE BIPOLAR TRANSISTOR

$$V_{CES} = 1200V$$

$$I_{C(Nominal)} = 5A$$

$$T_{J(max)} = 175^{\circ}C$$

$$V_{CE(on)} typ = 1.7V @ I_{C} = 5A$$

# G L E n-channel

# G C E Gate Collector Emitter

# **Applications**

- Industrial Motor Drives
- UPS
- HEV Inverter
- Welding

| Features                                             | —→ Benefits                                             |
|------------------------------------------------------|---------------------------------------------------------|
| Low V <sub>CE(on)</sub> Trench IGBT Technology       | High Efficiency in a Wide Range of Applications         |
| Low Switching Losses                                 | Suitable for a Wide Range of Switching Frequencies      |
| Very Soft Turn-off Characteristics                   | Reduced EMI and Overvoltage in Motor Drive Applications |
| 10μs Short Circuit SOA                               | D 17 : 18 (                                             |
| Square RBSOA                                         | Rugged Transient Performance for Increased Reliability  |
| Tight Parameter Distribution                         | 5 H 10 10H 1 1 B H 10 H                                 |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Excellent Current Sharing in Parallel Operation         |
| $T_{j(\text{max})} = 175^{\circ}\text{C}$            | Increased Reliability                                   |

| Page part number | Dookogo Typo | Standa        | rd Pack | Ordereble next number |  |
|------------------|--------------|---------------|---------|-----------------------|--|
| Base part number | Package Type | Form Quantity |         | Orderable part number |  |
| IRG8CH10K10F     | Die on Film  | Wafer         | 1       | IRG8CH10K10F          |  |

# **Mechanical Parameter**

| Die Size                         | 3.2 x 3.1                               | mm <sup>2</sup> |  |  |
|----------------------------------|-----------------------------------------|-----------------|--|--|
| Minimum Street Width             | 95                                      | μm              |  |  |
| Emitter Pad Size                 | See Die Drawing                         |                 |  |  |
| Gate Pad Size                    | 0.5 x 0.5                               | mm <sup>2</sup> |  |  |
| Area Total / Active              | 9.79 / 3.33                             |                 |  |  |
| Thickness                        | 140                                     | μm              |  |  |
| Wafer Size                       | 200                                     | mm              |  |  |
| Notch Position                   | 0                                       | Degrees         |  |  |
| Maximum-Possible Chips per Wafer | 2850 pcs.                               |                 |  |  |
| Passivation Front side           | Silicon Nitride, Polyimide              |                 |  |  |
| Front Metal                      | Al, Si (5.6μm)                          |                 |  |  |
| Backside Metal                   | Al, Ti, Ni, Ag                          |                 |  |  |
| Die Bond                         | Electrically conductive epoxy or solder |                 |  |  |
| Reject Ink Dot Size              | 0.25 mm diameter minimum                |                 |  |  |



**Maximum Ratings** 

|                 | Parameter                                       | Max.        | Units |
|-----------------|-------------------------------------------------|-------------|-------|
| $V_{CE}$        | Collector-Emitter Voltage, T <sub>J</sub> =25°C | 1200        | V     |
| I <sub>C</sub>  | DC Collector Current                            | ①           | Α     |
| I <sub>LM</sub> | Clamped Inductive Load Current ②                | 15          | Α     |
| $V_{GE}$        | Gate Emitter Voltage                            | ± 30        | V     |
| $T_J, T_{STG}$  | Operating Junction and Storage Temperature      | -40 to +175 | °C    |

Static Characteristics (Tested on wafers) @ T<sub>J</sub>=25°C

|                      | Parameter                              | Min. | Тур. | Max.  | Units | Conditions                                        |
|----------------------|----------------------------------------|------|------|-------|-------|---------------------------------------------------|
| V <sub>(BR)CES</sub> | Collector-to-Emitter Breakdown Voltage | 1200 |      |       |       | V <sub>GE</sub> = 0V, I <sub>C</sub> = 250μA ③    |
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |      |      | 2.0   | V     | $V_{GE} = 15V, I_{C} = 5A, T_{J} = 25^{\circ}C$ @ |
| $V_{GE(th)}$         | Gate-Emitter Threshold Voltage         | 5.0  |      | 6.5   |       | $I_C = 200\mu A$ , $V_{GE} = V_{CE}$              |
| I <sub>CES</sub>     | Zero Gate Voltage Collector Current    |      | 1.0  | 25    | μΑ    | V <sub>CE</sub> = 1200V, V <sub>GE</sub> = 0V     |
| $I_{GES}$            | Gate Emitter Leakage Current           |      |      | ± 100 | nA    | $V_{CE} = 0V, V_{GE} = \pm 30V$                   |

Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                      | Parameter                              | Min.        | Тур. | Max. | Units                             | Conditions                                                                       |
|----------------------|----------------------------------------|-------------|------|------|-----------------------------------|----------------------------------------------------------------------------------|
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |             | 1.7  |      |                                   | $V_{GE} = 15V, I_{C} = 5A, T_{J} = 25^{\circ}C$ §                                |
|                      |                                        |             | 2.1  |      | V                                 | V <sub>GE</sub> = 15V, I <sub>C</sub> = 5A , T <sub>J</sub> = 175°C <sup>©</sup> |
| SCSOA                | Short Circuit Safe Operating Area      | 10          |      |      | μs                                | V <sub>GE</sub> = 15V, V <sub>CC</sub> = 600V                                    |
|                      |                                        |             |      |      |                                   | $V_P \le 1200V, T_J = 150^{\circ}C$                                              |
|                      |                                        |             |      |      |                                   | $T_J = 175^{\circ}C, I_C = 15A$                                                  |
| RBSOA                | Reverse Bias Safe Operating Area       | FULL SQUARE |      |      | V <sub>CC</sub> = 960V, Vp ≤1200V |                                                                                  |
|                      |                                        |             |      |      |                                   | $V_{GE}$ = +20V to 0V                                                            |
| C <sub>iss</sub>     | Input Capacitance                      |             | 720  |      |                                   | $V_{GE} = 0V$                                                                    |
| Coss                 | Output Capacitance                     |             | 30   |      | pF                                | V <sub>CE</sub> = 30V                                                            |
| C <sub>rss</sub>     | Reverse Transfer Capacitance           |             | 15   |      |                                   | f = 1.0MHz                                                                       |
| $\overline{Q_g}$     | Total Gate Charge (turn-on)            |             | 30   | _    |                                   | I <sub>C</sub> = 5A ⑤                                                            |
| $Q_{ge}$             | Gate-to-Emitter Charge (turn-on)       | _           | 1.1  | _    | nC                                | V <sub>GE</sub> = 15V                                                            |
| $Q_{gc}$             | Gate-to-Collector Charge (turn-on)     |             | 20   | _    |                                   | V <sub>CC</sub> = 600V                                                           |

Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

| OWICOIIII           | g onaraoteristics (maaetive Load Not | andicor to b | to production test-vermed by design/enaracterization) |      |       |                                             |  |
|---------------------|--------------------------------------|--------------|-------------------------------------------------------|------|-------|---------------------------------------------|--|
|                     | Parameter                            | Min.         | Тур.                                                  | Max. | Units | Conditions ®                                |  |
| $t_{d(on)}$         | Turn-On delay time                   |              | 20                                                    | _    |       | $I_{\rm C}$ = 5A, $V_{\rm CC}$ = 600V       |  |
| t <sub>r</sub>      | Rise time                            |              | 20                                                    | _    |       | $R_G = 47\Omega$ , $V_{GE} = 15V$           |  |
| t <sub>d(off)</sub> | Turn-Off delay time                  |              | 160                                                   | _    |       | T <sub>J</sub> = 25°C                       |  |
| t <sub>f</sub>      | Fall time                            |              | 240                                                   | _    |       |                                             |  |
| t <sub>d(on)</sub>  | Turn-On delay time                   |              | 20                                                    | _    | ns    | I <sub>C</sub> = 5A, V <sub>CC</sub> = 600V |  |
| r                   | Rise time                            |              | 20                                                    | _    |       | $R_G = 47\Omega$ , $V_{GE} = 15V$           |  |
| t <sub>d(off)</sub> | Turn-Off delay time                  |              | 300                                                   | _    |       | T <sub>J</sub> = 150°C                      |  |
| t <sub>f</sub>      | Fall time                            | _            | 290                                                   | _    |       |                                             |  |

### Notes:

- $\odot$  The current in the application is limited by  $T_{JMax}$  and the thermal properties of the assembly.
- ②  $V_{CC} = 80\% (V_{CES}), V_{GE} = 20V.$
- 3 Refer to AN-1086 for guidelines for measuring V<sub>(BR)CES</sub> safely.
- Actual test limits take into account additional losses in the measurement setup.
- ⑤ Pulse width  $\leq$  400µs; duty cycle  $\leq$  2%.
- Values influenced by parasitic L and C in measurement.



# Die Drawing



# NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MICRO-METER
- 2. CONTROLLING DIMENSION: MICRO-METER
- 3. DIE WIDTH AND LENGTH TOLERANCE: -50µm
- 4. DIE THICKNESS = 140 MICRO-METER



# **Additional Testing and Screening**

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

# Shipping

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

# Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

# Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the
  assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

#### **Further Information**

For further information please contact your local IR Sales office.

#### **Revision History**

| Date       | Comments                                                                                  |  |  |  |
|------------|-------------------------------------------------------------------------------------------|--|--|--|
| 09/26/2014 | <ul> <li>Updated Front Metal from "Al, Si(4um)" to "Al, Si (5.6um)" on page 1.</li> </ul> |  |  |  |
| 00/20/2011 | Removed reference part number from Die drawing on page 3.                                 |  |  |  |
| 06/03/2015 | Updated Switch time on page 2.                                                            |  |  |  |
| 00/03/2013 | <ul> <li>Updated IFX logo on page1 &amp; 4.</li> </ul>                                    |  |  |  |



IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit http://www.irf.com/whoto-call/