## 120m $\Omega$ , 1.3A Power Switch with Programmable Current Limit

#### **General Description**

The RT9728A is a cost effective, low voltage, single P-MOSFET high-side power switch IC for USB application with a programmable current limit feature. Low switch-on resistance (typ.120m $\Omega$ ) and low supply current (typ. 120µA) are realized in this IC. The RT9728A offers a programmable current limit threshold between 75mA and 1.3A (typ.) via an external resistor. The ±10% current limit accuracy can be realized for all current limit settings. In addition, a flag output is available to indicate fault conditions to the local USB controller. Furthermore, the chip also integrates an embedded delay function to prevent mis-operation from happening due to high inrush current. The RT9728A is an ideal solution for USB power supply and can support flexible applications since it is functional for various current limit requirements. It is available in SOT-23-6 and WDFN-6L 2x2 packages.

#### **Ordering Information**

#### 



L : Chip Enable Low

Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

#### **Features**

- ±10% Current Limit Accuracy @ 1.3A
- Adjustable Current Limit : 75mA to 1.3A (typ.)
- Meet USB Current Limiting Requirements
- Operating Voltage Range : 2.5V to 5.5V
- Reverse Input–Output Voltage Protection
- Built-in Soft-Start
- $120m\Omega$  High-Side MOSFET
- 120µA Supply Current
- 15-kV ESD Protection per IEC 61000-4-2 (With External Capacitance)
- Nemko Approved IEC62368-1
- RoHS Compliant and Halogen Free

#### **Applications**

- USB Bus/Self Powered Hubs
- USB Peripheral Ports
- ACPI Power Distribution
- Battery Power Equipment
- 3G/3.5G Data Card, Set-Top Boxes

### **Pin Configuration**



SOT-23-6



## **RT9728A**





### **Typical Application Circuit**



### **Functional Pin Description**

| F        | Pin No.               |          | Din Exaction                                                                                                                                   |  |  |
|----------|-----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOT-23-6 | WDFN-6L 2x2           | Pin Name | Pin Function                                                                                                                                   |  |  |
| 1        | 6                     | VIN      | Input voltage.                                                                                                                                 |  |  |
| 2        | 5,<br>7 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                    |  |  |
| 3        | 4                     | EN/EN    | Enable control input.                                                                                                                          |  |  |
| 4        | 3                     | FAULT    | Active-low open-drain output. Asserted during over-current, over-temperature, or reverse-voltage conditions.                                   |  |  |
| 5        | 2                     | ILIM     | Current limit set pin. External resistor is used to set current limit threshold, and $19.1k\Omega \le R_{ILIM} \le 232k\Omega$ is recommended. |  |  |
| 6        | 1                     | VOUT     | Power switch output.                                                                                                                           |  |  |

### **Functional Block Diagram**





### Absolute Maximum Ratings (Note 1)

| Supply Input Voltage     Other Pin Voltage                                                   |                             |
|----------------------------------------------------------------------------------------------|-----------------------------|
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> <li>SOT-23-6</li></ul> | -                           |
| <ul> <li>Package Thermal Resistance (Note 2)<br/>SOT-23-6, θ<sub>JA</sub></li></ul>          | - 165°C/W                   |
| <ul> <li>Lead Temperature (Soldering, 10 sec.)</li></ul>                                     | - 150°C<br>- –65°C to 150°C |

### Recommended Operating Conditions (Note 4)

| Supply Input Voltage, VIN  | 2.5V to 5.5V   |
|----------------------------|----------------|
| Junction Temperature Range | –40°C to 125°C |
| Ambient Temperature Range  | –40°C to 85°C  |

### **Electrical Characteristics**

| $(V_{IN} = 3.6V)$ | $19.1 kO < R_{HI}$        | $M < 232 kO T_{A}$       | $= 25^{\circ}$ C unless | otherwise specified) |
|-------------------|---------------------------|--------------------------|-------------------------|----------------------|
| $(v_{IN} - 5.0v)$ | $13.1K_{22} \ge 1K_{ L }$ | $M \ge Z J Z K S Z, T A$ | 4 - 25  C,  umess       | ounerwise specified) |

| Parameter                                                                      |            | Symbol              | Test Cond                                                        | itions                    | Min  | Тур  | Max  | Unit |
|--------------------------------------------------------------------------------|------------|---------------------|------------------------------------------------------------------|---------------------------|------|------|------|------|
|                                                                                | Logic-High | Viн                 |                                                                  |                           | 1.1  |      |      | V    |
| EN Input Voltage                                                               | Logic- Low | VIL                 |                                                                  |                           |      |      | 0.66 |      |
| Current Limit Threshold<br>Resistor Range                                      |            | RILIM               | (nominal 1%) from ILIM to GND                                    |                           | 19.1 |      | 232  | kΩ   |
| Under Voltage Locl                                                             | kout       | Vinna               | V <sub>IN</sub> rising                                           |                           |      | 2.3  | -    | V    |
| Threshold                                                                      |            | Vuvlo               | V <sub>IN</sub> falling                                          |                           |      | 2.1  |      | V    |
| Shutdown Current                                                               |            | I <sub>SHDN</sub>   | $V_{IN}$ = 5.5V, no load on $V_{OUT}$ , $V_{EN}$ = 0V            |                           |      | 1    | 3    | μA   |
| Quiescent Current                                                              |            | IQ                  | V <sub>IN</sub> = 5.5V,<br>no load on V <sub>OUT</sub>           | R <sub>ILIM</sub> = 20kΩ  |      | 120  | 170  | μA   |
|                                                                                |            |                     |                                                                  | R <sub>ILIM</sub> = 210kΩ |      | 120  | 170  |      |
| Reverse Leakage Current                                                        |            | IREV                | V <sub>OUT</sub> = 5.5V, V <sub>IN</sub> = 0V                    |                           |      | 1    | 3    | μA   |
| Static Drain-Source On-State<br>Resistance                                     |            | R <sub>DS(ON)</sub> | I <sub>SW</sub> = 0.2A                                           |                           |      | 120  |      | mΩ   |
|                                                                                |            |                     | R <sub>ILIM</sub> = 20kΩ                                         |                           | 1190 | 1295 | 1400 |      |
| Current Limit                                                                  |            | le se e             | $R_{ILIM} = 49.9kΩ$<br>$R_{ILIM} = 210kΩ$<br>ILIM shorted to VIN |                           | 468  | 520  | 572  | mA   |
|                                                                                |            | ILIM                |                                                                  |                           | 110  | 130  | 150  |      |
|                                                                                |            |                     |                                                                  |                           | 50   | 75   | 100  |      |
| Reverse Voltage Comparator<br>Trip Point (V <sub>OUT</sub> – V <sub>IN</sub> ) |            |                     |                                                                  |                           |      | 135  |      | mV   |

## **RT9728A**

| Parameter                       | Symbol                      | Test Conditions                                                              |   | Тур | Max | Unit |
|---------------------------------|-----------------------------|------------------------------------------------------------------------------|---|-----|-----|------|
| FAULT Output Low Voltage        | Vol                         | IFAULT = 1mA                                                                 |   | 180 |     | mV   |
| FAULT Off State Leakage         |                             | V <sub>FAULT</sub> = 5.5V                                                    |   | 1   |     | μA   |
| FAULT Deglitch                  |                             | FAULT assertion or de-assertion due to over current condition                | 5 | 7.5 | 10  |      |
|                                 |                             | FAULT assertion or de-assertion due to reverse voltage condition             | 2 | 4   | 6   | ms   |
| FAULT Flag Assertion<br>Offset  | $V_{\overline{FAULT}\_OFS}$ | Offset between fault flag assertion level versus ILIM trigger level (Note 5) |   |     | 0   | mA   |
| Thermal Shutdown<br>Temperature | T <sub>SD</sub>             | (Note 5)                                                                     |   | 160 |     | °C   |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

- **Note 2.**  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}$ C on a low effective thermal conductivity single-layer test board per JEDEC 51-3.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precautions are recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5. Guarantee by design.



## **Typical Operating Characteristics**











Under Voltage Lockout vs. Temperature













Copyright©2023 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

8

### **Application Information**

Richtek's component specification does not include the following information in the Application Information section. Thereby no warranty is given regarding its validity and accuracy. Customers should take responsibility to verify their own designs and to ensure the functional suitability of their components and systems.

The RT9728A is a single P-MOSFET high-side power switch with active-high/low enable input, optimized for self-powered and bus-powered Universal Serial Bus (USB) applications. The switch's low  $R_{DS(ON)}$  meets USB voltage drop requirements and a flag output is available to indicate fault conditions to the local USB controller.

#### **Current Limiting and Short-Circuit Protection**

When a heavy load or short circuit situation occurs while the switch is enabled, large transient current may flow through the device. The RT9728A includes a current-limit circuitry to prevent these large currents from damaging the MOSFET switch and the hub downstream ports. The RT9728A provides an adjustable current limit threshold between 120mA and 1.3A (typ) via an external resistor,  $R_{ILIM}$ , between 19.1k $\Omega$  and 232k $\Omega$ . However, if the ILIM pin is connected to VIN, the current limit threshold will be 75mA (typ). The maximum -100mA fault flag assertion offset needs cautions, especially for very low ILIM applications. Taking the application of ILIM = 250mA as an example, the minimum fault flag assertion level might be 150mA (40% error versus its target). For short ILIM to VIN condition (75mA), the fault flag may go low. Once the current limit threshold is exceeded, the device enters constant-current mode until either thermal shutdown occurs or the fault is removed. The table1 shows a recommended current limit value vs. RILIM resistor.



Figure 1. Current Limit Threshold vs RILIM

| Desired Nominal       | Ideal Resistor | Closet 1%              | Actual Limits (Include R Tolerance) |              |              |  |
|-----------------------|----------------|------------------------|-------------------------------------|--------------|--------------|--|
| Current Limit<br>(mA) | ( <b>k</b> Ω)  | Resistor ( $k\Omega$ ) | IOS Min (mA)                        | IOS Nom (mA) | IOS Max (mA) |  |
| 75                    | Short ILI      | M to VIN               | 50.0                                | 75.0         | 100.0        |  |
| 120                   | 226.1          | 226.0                  | 101.3                               | 120.0        | 142.1        |  |
| 200                   | 134.0          | 133.0                  | 173.7                               | 201.5        | 233.9        |  |
| 300                   | 88.5           | 88.7                   | 262.1                               | 299.4        | 342.3        |  |
| 400                   | 65.9           | 66.5                   | 351.1                               | 396.7        | 448.7        |  |
| 500                   | 52.5           | 52.3                   | 443.9                               | 501.6        | 562.4        |  |
| 600                   | 43.5           | 43.2                   | 535.1                               | 604.6        | 674.1        |  |
| 700                   | 37.2           | 37.4                   | 616.0                               | 696.0        | 776.0        |  |
| 800                   | 32.4           | 32.4                   | 708.7                               | 800.8        | 892.9        |  |
| 900                   | 28.7           | 28.7                   | 797.8                               | 901.5        | 1005.2       |  |
| 1000                  | 25.8           | 26.1                   | 875.4                               | 989.1        | 1102.8       |  |
| 1100                  | 23.4           | 23.2                   | 982.1                               | 1109.7       | 1237.3       |  |
| 1200                  | 21.4           | 21.5                   | 1057.9                              | 1195.4       | 1332.9       |  |
| 1300                  | 19.7           | 19.6                   | 1178.0                              | 1308.5       | 1439.0       |  |

#### Fault Flag

The RT9728A provides a FAULT signal pin which is an Nchannel open drain MOSFET output. This open drain output goes low when current exceeds current limit threshold,  $V_{OUT} - V_{IN}$  exceeds reverse voltage trip level, or the die temperature exceeds 160°C approximately. The FAULT output is capable of sinking a 1mA load to typically 180mV above ground. The FAULT pin requires a pull-up resistor; this resistor should be large in value to reduce energy drain. A 100k $\Omega$  pull-up resistor works well for most applications. In case of an over-current condition, FAULT will be asserted only after the flag response delay time, tD, has elapsed. This ensures that FAULT is asserted upon valid over-current conditions and that erroneous error reporting is eliminated. For example, false over-current conditions may occur during hot-plug events when extremely large capacitive loads are connected, which induces a high transient inrush current that exceeds the current limit threshold. The FAULT response delay time, t<sub>D</sub>, is typically 7.5ms.

#### Supply Filter/Bypass Capacitor

A 10 $\mu$ F low ESR ceramic capacitor connected from V<sub>IN</sub> to GND and located close to the device is strongly recommended to prevent input voltage drooping during hotplug events. However, higher capacitor values may be used to further reduce the voltage droop on the input. Without this bypass capacitor, an output short may cause sufficient ringing on the input (from source lead inductance) to destroy the internal control circuitry. Note that the input transient voltage must never exceed 6V as stated in the Absolute Maximum Ratings.

#### **Output Filter Capacitor**

Standard bypass methods should be used to minimize inductance and resistance between the bypass capacitor and the downstream connector to reduce EMI and decouple voltage droop caused by hot-insertion transients in downstream cables. Ferrite beads in series with VBUS, the ground line and the bypass capacitors at the power connector pins are recommended for EMI and ESD protection. The bypass capacitor itself should have a low dissipation factor to allow decoupling at higher frequencies. For commercial applications where the ambient temperature is 0°C to 70°C (such as a PC or USB hub), the RT9728A supports an output capacitor range of up to 120 $\mu$ F. For industrial applications with an ambient temperature of –40°C to 125°C, please limit the output

capacitance to less than 50µF to ensure normal startup.

#### Chip Enable Input

The RT9728AH/L will be disabled when the EN/EN pin is in a logic-low/high condition. During this condition, the internal circuitry and MOSFET are turned off, reducing the supply current to 1 $\mu$ A typical. Floating the input may cause unpredictable operation and the EN/EN should not be allowed to go negative with respect to GND. The EN/ EN signal must be asserted after input voltage ready or higher than UVLO threshold to satisfy the power sequence.

#### **Under-Voltage Lockout**

Under-voltage lockout (UVLO) prevents the MOSFET switch from turning on until input voltage exceeds approximately 2.3V (typ.). If input voltage drops below approximately 2.1V (typ.), UVLO turns off the MOSFET switch.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula :

#### $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For SOT-23-6 packages, the thermal resistance,  $\theta_{JA}$ , is 250°C/ W on a standard JEDEC 51-3 single-layer thermal test board. For WDFN-6L 2x2 packages, the thermal resistance,  $\theta_{JA}$ , is 165°C/W on a standard JEDEC 51-3 single-layer thermal test board. The maximum power

## **RT9728A**

dissipation at  $T_A$  = 25°C can be calculated by the following formula :

 $P_{D(MAX)}$  = (125°C - 25°C) / (250°C/W) = 0.400W for SOT-23-6 package

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})}$  = (125°C - 25°C) / (165°C/W) = 0.606W for WDFN-6L 2x2 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 2 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 2. Derating Curve of Maximum Power Dissipation



### **Outline Dimension**



| Symbol | Dimensions | In Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|------------|----------------|-----------------------------|-------|--|
| Symbol | Min        | Max            | Min                         | Max   |  |
| А      | 0.889      | 1.295          | 0.031                       | 0.051 |  |
| A1     | 0.000      | 0.152          | 0.000                       | 0.006 |  |
| В      | 1.397      | 1.803          | 0.055                       | 0.071 |  |
| b      | 0.250      | 0.560          | 0.010                       | 0.022 |  |
| С      | 2.591      | 2.997          | 0.102                       | 0.118 |  |
| D      | 2.692      | 3.099          | 0.106                       | 0.122 |  |
| е      | 0.838      | 1.041          | 0.033                       | 0.041 |  |
| Н      | 0.080      | 0.254          | 0.003                       | 0.010 |  |
| L      | 0.300      | 0.610          | 0.012                       | 0.024 |  |

SOT-23-6 Surface Mount Package

## **RT9728A**





DETAIL A Pin #1 ID and Tie Bar Mark Options

Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions | In Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|------------|----------------|-----------------------------|-------|--|
| Symbol | Min        | Max            | Min                         | Мах   |  |
| A      | 0.700      | 0.800          | 0.028                       | 0.031 |  |
| A1     | 0.000      | 0.050          | 0.000                       | 0.002 |  |
| A3     | 0.175      | 0.250          | 0.007                       | 0.010 |  |
| b      | 0.200      | 0.350          | 0.008                       | 0.014 |  |
| D      | 1.950      | 2.050          | 0.077                       | 0.081 |  |
| D2     | 1.000      | 1.450          | 0.039                       | 0.057 |  |
| E      | 1.950      | 2.050          | 0.077                       | 0.081 |  |
| E2     | 0.500      | 0.850          | 0.020                       | 0.033 |  |
| е      | 0.650      |                | 0.0                         | 26    |  |
| L      | 0.300      | 0.400          | 0.012                       | 0.016 |  |

W-Type 6L DFN 2x2 Package

#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

14



#### **Datasheet Revision History**

| Version | Date     | Description | Item                                               |
|---------|----------|-------------|----------------------------------------------------|
| 11      | 2023/2/1 | Modify      | Features on P1<br>Functional Pin Description on P2 |