

other input supplies such as 12V input (See NX2113 data sheet for more optimized solution). The NX2114

Internal digital soft start; Vcc undervoltage lock out; Out-

Other features of the device are:

down capability via the enable pin.

**NX2114/2114A**

300kHz & 600kHz SYNCHRONOUS PWM CONTROLLER

**PRELIMINARY DATA SHEET**

**FEATURES Pb Free Product**

## **DESCRIPTION**

- Synchronous Controller in 8 Pin Package The NX2114 controller IC is a synchronous Buck con- ■
- Bus voltage operation from 2V to 25V troller IC designed for step down DC to DC converter ■
- Single 5V Supply Operation applications. Synchronous control operation replaces ■
- Short protection with feedback UVLO the traditional catch diode with an Nch MOSFET result-
- Internal 300kHz for 2114 and 600kHz for 2114A ing in improved converter efficiency. Although the NX2114 ■
- Internal Digital Soft Start Function controller is optimized to convert single 5V bus voltages ■
- Shut Down via pulling comp pin low to supplies as low as 0.8V output voltage, however us- ■
- Pb-free and RoHS compliant ing a few external components it can also be used for  $\blacksquare$

## **APPLICATIONS**

- Graphic Card on board converters operates at 300kHz while 2114A is set at 600kHz operation which together with less than 50 nS of dead
- Memory Vddq Supply in mother board applications On board DC to DC such as band provides an efficient and cost effective solution.
	- 5V to 3.3V, 2.5V or 1.8V
	- **Hard Disk Drive**
- Set Top Box put undervoltage protection with digital filter and shut-

## **TYPICAL APPLICATION**



#### Figure1 - Typical application of 2114

# **ORDERING INFORMATION**





# **ABSOLUTE MAXIMUM RATINGS**(NOTE1)



NOTE1: Stresses above those listed in "ABSOLUTE MAXIMUM RATINGS", may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### **PACKAGE INFORMATION** 8-PIN PLASTIC SOIC (S) 4 3 2 HDrv 1 5 6 7 **BST** LDrv Gnd Vcc Fb Comp 8 SW  $\theta_{JA} \approx 130^{\circ}$ C/W

# **ELECTRICAL SPECIFICATIONS**

Unless otherwise specified, these specifications apply over Vcc = 5V, and  $T_A$  = 0 to 70°C. Typical values refer to  $T_A$  $= 25^{\circ}$ C. Low duty cycle pulse testing is used which keeps junction and case temperatures equal to the ambient temperature.









## **PIN DESCRIPTIONS**





# **BLOCK DIAGRAM**

**06/20/06**



Figure 1 - Simplified block diagram of the NX2114



# **Demoboard design and waveforms**



### Figure 2 - demoboard design on NX2114

#### **Bill of Material**

**06/20/06**



Note: To make sure short circuit protection of device functions correctly, C8 and R5 are necessary for filtering noise in single power supply design.







## **APPLICATION INFORMATION**

### **Symbol Used In Application Information:**

- V<sub>IN</sub> Input voltage
- VOUT Output voltage
- Iout Output current
- $\Delta V_{\text{RIPPLE}}$  Output voltage ripple
- Fs Working frequency
- $\Delta$ IRIPPLE Inductor current ripple

## **Design Example**

 The following is typical application for NX2114, the schematic is figure 2.

 $V_{IN} = 5V$  $V<sub>OUT</sub>=1.6V$  $I<sub>OUT</sub>=6A$  $\Delta V_{\text{BIPPIE}} \leq 20$ mV  $\Delta V_{\text{DROOP}} = 60$ mV @ 6A step

## **Output Inductor Selection**

The selection of inductor value is based on inductor ripple current, power rating, working frequency and efficiency. Larger inductor value normally means smaller ripple current. However if the inductance is chosen too large, it brings slow response and lower efficiency. Usually the ripple current ranges from 20% to 40% of the output current. This is a design freedom which can be decided by design engineer according to various application requirements. The inductor value can be calculated by using the following equations:

$$
L_{\text{OUT}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{\Delta I_{\text{RIPPLE}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{1}{F_{\text{S}}}
$$
  

$$
I_{\text{RIPPLE}} = k \times I_{\text{OUTPUT}}
$$

where k is between 0.2 to 0.4. Select k=0.4, then

$$
L_{\text{OUT}} = \frac{5V \cdot 1.6V}{0.4 \times 6A} \times \frac{1.6V}{5V} \times \frac{1}{300kHz}
$$
  
L\_{\text{OUT}} = 1.51uH

Choose inductor from COILCRAFT DO3316P-152 with L=1.5uH is a good choice.

Current Ripple is recalculated as

$$
\Delta I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{L_{OUT}} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{F_s}
$$
  
= 
$$
\frac{5V - 1.6V}{1.5uH} \times \frac{1.6v}{5v} \times \frac{1}{300kHz} = 2.4A
$$
...(2)

## **Output Capacitor Selection**

Output capacitor is basically decided by the amount of the output voltage ripple allowed during steady state(DC) load condition as well as specification for the load transient. The optimum design may require a couple of iterations to satisfy both condition.

#### **Based on DC Load Condition**

The amount of voltage ripple during the DC load condition is determined by equation(3).

$$
\Delta V_{\text{RIPPLE}} = \text{ESR} \times \Delta I_{\text{RIPPLE}} + \frac{\Delta I_{\text{RIPPLE}}}{8 \times F_s \times C_{\text{OUT}}} \quad ...(3)
$$

Where ESR is the output capacitors' equivalent series resistance,  $C_{\text{out}}$  is the value of output capacitors.

Typically when large value capacitors are selected such as Aluminum Electrolytic,POSCAP and OSCON types are used, the amount of the output voltage ripple is dominated by the first term in equation(3) and the second term can be neglected.

For this example, POSCAP are chosen as output capacitors, the ESR and inductor current typically determines the output voltage ripple.

$$
ESR_{\text{desire}} = \frac{\Delta V_{\text{RIPPLE}}}{\Delta I_{\text{RIPPLE}}} = \frac{20 \text{mV}}{2.3 \text{A}} = 8.6 \text{m}\Omega \qquad ...(4)
$$

If low ESR is required, for most applications, multiple capacitors in parallel are better than a big capacitor. For example, for 20mV output ripple, POSCAP 4TPE220MF with 15mΩ are chosen.

$$
N = \frac{ESR_{E} \times \Delta I_{RIPPLE}}{\Delta V_{RIPPLE}} \qquad ...(5)
$$

Number of Capacitor is calculated as

$$
N = \frac{15m\Omega \times 2.3A}{20mV}
$$

 $N = 1.8$ 

The number of capacitor has to be round up to a integer. Choose N =2.



If ceramic capacitors are chosen as output capacitors, both terms in equation (3) need to be evaluated to determine the overall ripple. Usually when this type of capacitors are selected, the amount of capacitance per single unit is not sufficient to meet the transient specification, which results in parallel configuration of multiple capacitors.

For example, one 100uF, X5R ceramic capacitor with 2mΩ ESR is used. The amount of output ripple is

$$
\Delta V_{\text{RIPPLE}} = 2m\Omega \times 2.3A + \frac{2.3A}{8 \times 300 \text{kHz} \times 100 \text{uF}}
$$

$$
= 4.6mV + 9.6mV = 13.2mV
$$

Although this meets DC ripple spec, however it needs to be studied for transient requirement.

#### **Based On Transient Requirement**

Typically, the output voltage droop during transient is specified as:

 $\Delta\mathsf{V}_{\mathsf{DROOP}}<\!\!\Delta\mathsf{V}_{\mathsf{TRAN}}$  @ step load  $\Delta\mathsf{I}_{\mathsf{STEP}}$ 

During the transient, the voltage droop during the transient is composed of two sections. One Section is dependent on the ESR of capacitor, the other section is a function of the inductor, output capacitance as well as input, output voltage. For example, for the overshoot, when load from high load to light load with a  $\left.\Delta\right|_{\text{STEP}}$  transient load, if assuming the bandwidth of system is high enough, the overshoot can be estimated as the following equation.

$$
\Delta V_{\text{overshoot}} = \text{ESR} \times \Delta I_{\text{step}} + \frac{V_{\text{OUT}}}{2 \times L \times C_{\text{OUT}}} \times \tau^2 \qquad ... (6)
$$

where *τ* is the a function of capacitor, etc.

$$
\tau = \begin{cases} 0 & \text{if} \quad L \leq L_{\text{crit}} \\ \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - \text{ESR} \times C_{\text{OUT}} & \text{if} \quad L \geq L_{\text{crit}} \end{cases} \qquad ...(7)
$$

where

$$
L_{\text{crit}} = \frac{\text{ESR} \times C_{\text{OUT}} \times V_{\text{OUT}}}{\Delta I_{\text{step}}} = \frac{\text{ESR}_{\text{E}} \times C_{\text{E}} \times V_{\text{OUT}}}{\Delta I_{\text{step}}} \quad \dots (8)
$$

where  $\sf{ESR}_\epsilon$  and  $\sf{C}_\epsilon$  represents  $\sf{ESR}\;$  and capacitance of each capacitor if multiple capacitors are used in parallel.

The above equation shows that if the selected output inductor is smaller than the critical inductance, the voltage droop or overshoot is only dependent on the ESR of output capacitor. For low frequency capacitor such as electrolytic capacitor, the product of ESR and capacitance is high and  $L \leq L_{crit}$  is true. In that case, the transient spec is dependent on the ESR of capacitor.

In most cases, the output capacitors are multiple capacitors in parallel. The number of capacitors can be calculated by the following

$$
N = \frac{ESR_{E} \times \Delta I_{\text{step}}}{\Delta V_{\text{tran}}} + \frac{V_{\text{OUT}}}{2 \times L \times C_{E} \times \Delta V_{\text{tran}}} \times \tau^{2} \qquad ...(9)
$$

where

$$
\tau = \begin{cases}\n0 & \text{if} \quad L \leq L_{\text{crit}} \\
\frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - \text{ESR}_{\text{E}} \times C_{\text{E}} & \text{if} \quad L \geq L_{\text{crit}} \quad ...(10)\n\end{cases}
$$

For example, assume voltage droop during transient is 100mV for 6A load step.

If the POSCAP 2R5TPE220MC (220uF,  $12m\Omega$ ) is used, the critical inductance is given as

$$
L_{crit} = \frac{ESR_{E} \times C_{E} \times V_{OUT}}{\Delta I_{step}} =
$$

$$
\frac{15m\Omega \times 220 \mu F \times 1.6V}{6A} = 0.88 \mu H
$$

The selected inductor is 1.5uH which is bigger than critical inductance. In that case, the output voltage transient not only dependent on the ESR, but also capacitance.

number of capacitors is

$$
\tau = \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - ESR_{E} \times C_{E}
$$
\n
$$
= \frac{1.5 \mu H \times 6A}{1.6 V} - 15 m\Omega \times 220 \mu F = 2.3 us
$$
\n
$$
N = \frac{ESR_{E} \times \Delta I_{\text{step}}}{\Delta V_{\text{tran}}} + \frac{V_{\text{OUT}}}{2 \times L \times C_{E} \times \Delta V_{\text{tran}}} \times \tau^{2}
$$
\n
$$
= \frac{15 m\Omega \times 6A}{60 mV} + \frac{1.6 V}{2 \times 1.5 \mu H \times 220 \mu F \times 60 mV} \times 2.3 us^{2}
$$
\n= 1.7

The number of capacitors has to satisfied both ripple and transient requirement. Overall, we can choose N=2.



It should be considered that the proposed equation is based on ideal case, in reality, the droop or overshoot is typically more than the calculation. The equation gives a good start. For more margin, more capacitors have to be chosen after the test. Typically, for high frequency capacitor such as high quality POSCAP especially ceramic capacitor, 20% to 100% (for ceramic) more capacitors have to be chosen since the ESR of capacitors is so low that the PCB parasitic can affect the results tremendously. More capacitors have to be selected to compensate these parasitic parameters.

#### **Compensator Design**

Due to the double pole generated by LC filter of the power stage, the power system has  $180^\circ$  phase shift, and therefore, is unstable by itself. In order to achieve accurate output voltage and fast transient response, compensator is employed to provide highest possible bandwidth and enough phase margin. Ideally, the Bode plot of the closed loop system has crossover frequency between 1/10 and 1/5 of the switching frequency, phase margin greater than 50 $^{\circ}$  and the gain crossing 0dB with -20dB/decade. Power stage output capacitors usually decide the compensator type. If electrolytic capacitors are chosen as output capacitors, type II compensator can be used to compensate the system, because the zero caused by output capacitor ESR is lower than crossover frequency. Otherwise type III compensator should be chosen.

#### **A. Type III compensator design**

 For low ESR output capacitors, typically such as Sanyo oscap and poscap, the frequency of ESR zero caused by output capacitors is higher than the crossover frequency. In this case, it is necessary to compensate the system with type III compensator. The following figures and equations show how to realize the type III compensator by transconductance amplifier.

$$
F_{z_1} = \frac{1}{2 \times \pi \times R_4 \times C_2}
$$
...(11)

$$
F_{zz} = \frac{1}{2 \times \pi \times (R_2 + R_3) \times C_3}
$$
...(12)

$$
F_{p_1} = \frac{1}{2 \times \pi \times R_3 \times C_3}
$$
...(13)

$$
F_{p_2} = \frac{1}{2 \times \pi \times R_4 \times \frac{C_1 \times C_2}{C_1 + C_2}} \qquad \qquad \dots (14)
$$

where Fz1, Fz2, F<sub>P1</sub> and F<sub>P2</sub> are poles and zeros in the compensator. Their locations are shown in figure 10.

The transfer function of type III compensator for transconductance amplifier is given by:

$$
\frac{V_{\text{e}}}{V_{\text{OUT}}} = \frac{1 - g_{\text{m}} \times Z_{\text{f}}}{1 + g_{\text{m}} \times Z_{\text{in}} + Z_{\text{in}} / R_{\text{f}}}
$$

 For the voltage amplifier, the transfer function of compensator is

$$
\frac{V_e}{V_{\text{OUT}}} = \frac{-Z_f}{Z_{\text{in}}}
$$

To achieve the same effect as voltage amplifier, the compensator of transconductance amplifier must satisfy this condition: R4>>2/gm. R1||R2||R3>>1/gm is desirable.



 Figure 9 - Type III compensator using transconductance amplifier





Figure 10 - Bode plot of Type III compensator

 Design example for type III compensator are in order. The crossover frequency has to be selected as  $F_{LC}$ < $F_{\rm o}$ < $F_{ESR_s}$  and  $F_{\rm o}$ <=1/10~1/5 $F_{\rm s}$ .

1. Calculate the location of LC double pole  $F_{\text{LC}}$ and ESR zero  $F_{ESR}$ .

$$
F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}
$$
  
= 
$$
\frac{1}{2 \times \pi \times \sqrt{1.5uH \times 440uF}}
$$
  
= 6.2kHz  

$$
F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}
$$
  
= 
$$
\frac{1}{2 \times \pi \times 7.5m\Omega \times 440uF}
$$
  
= 48kHz

2. Set R $_{\textrm{\tiny{2}}}$  equal to10.2kΩ, then R $_{\textrm{\tiny{1}}}$ = 10.2kΩ.

3. Set zero  $F_{Z2} = F_{LC}$  and  $F_{p1} = F_{ESR}$ .

4. Calculate  $\mathsf{R}_{_4}$  and  $\mathsf{C}_{_3}$  with the crossover

frequency at 1/10~ 1/5 of the switching frequency. Set

 $F_{\circ}$ =30kHz.

$$
C_3 = \frac{1}{2 \times \pi \times R_2} \times (\frac{1}{F_{z2}} - \frac{1}{F_{p1}})
$$
  
=  $\frac{1}{2 \times \pi \times 10k\Omega} \times (\frac{1}{6.2kHz} - \frac{1}{48kHz})$   
= 2.2nF

$$
R_{4} = \frac{V_{\text{osc}}}{V_{\text{in}}} \times \frac{2 \times \pi \times F_{\text{O}} \times L}{C_{3}} \times C_{\text{out}}
$$
  
= 
$$
\frac{1.7V}{5V} \times \frac{2 \times \pi \times 30 \text{kHz} \times 1.5 \text{uH}}{2.2 \text{nF}} \times 440 \text{uF}
$$
  
= 19.2k $\Omega$ 

Choose C<sub>3</sub>=2.2nF, R<sub>4</sub>=22.1kΩ. 5. Calculate  ${\sf C}_2$  with zero  ${\sf F}_{\sf z1}$  at 75% of the LC double pole by equation (11).

$$
C_2 = \frac{1}{2 \times \pi \times F_{z1} \times R_4}
$$
  
= 
$$
\frac{1}{2 \times \pi \times 0.75 \times 6.2 \text{kHz} \times 22.1 \text{k}\Omega}
$$
  
= 1.55nF

Choose C $_{\textrm{\tiny{2}}}$ =1.5nF.

6. Calculate  $\mathsf{C}_\mathsf{1}$  by equation (14) with pole  $\mathsf{F}_{\mathsf{p2}}$  at half the switching frequency.

$$
C_1 = \frac{1}{2 \times \pi \times R_4 \times F_{P2}}
$$
  
= 
$$
\frac{1}{2 \times \pi \times 22.1 \text{k}\Omega \times 150 \text{k}
$$
  
= 48pF

Choose C $_{\textrm{\tiny{1}}}$ =47pF. 7. Calculate  $R_{3}$  by equation (13).

$$
R_3 = \frac{1}{2 \times \pi \times F_{p_1} \times C_3}
$$
  
= 
$$
\frac{1}{2 \times \pi \times 48kHz \times 2.2nF}
$$
  
= 1.5k $\Omega$ 

Choose  $\mathsf{R}_{\mathsf{3}}$ =1.5kΩ.



#### **B. Type II compensator design**

If the electrolytic capacitors are chosen as power stage output capacitors, usually the Type II compensator can be used to compensate the system.

Type II compensator can be realized by simple RC circuit without feedback as shown in figure 12. R3 and C1 introduce a zero to cancel the double pole effect. C2 introduces a pole to suppress the switching noise. The following equations show the compensator pole zero location and constant gain.

$$
Gain = g_m \times \frac{R_1}{R_1 + R_2} \times R_3 \qquad \dots (15)
$$
  
\n
$$
F_z = \frac{1}{2 \times \pi \times R_3 \times C_1} \qquad \dots (16)
$$
  
\n
$$
F_p \approx \frac{1}{2 \times \pi \times R_3 \times C_2} \qquad \dots (17)
$$

 $_3$   $\sim$   $\mathsf{v}_2$ 



Figure 11- Bode plot of Type II compensator



R3

C1

C2

**NX2114/2114A**



Vout

R2

R.

Vref

For this type of compensator,  $\mathsf{F}_\mathsf{O}$  has to satisfy  $\mathsf{F}_{\text{\tiny{LC}}}$ < $\mathsf{F}_{\text{\tiny{ESR}}}$ << $\mathsf{F}_{\text{\tiny{O}}}$ <=1/10~1/5 $\mathsf{F}_{\text{\tiny{s.}}}$ 

The following uses typical design in figure 19 as an example for type II compensator design, two 680uF with 41mΩ electrolytic capacitors are used.

1. Calculate the location of LC double pole  $F_{\text{LC}}$ and ESR zero  $F_{ESR}$ .

$$
F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}
$$

$$
= \frac{1}{2 \times \pi \times \sqrt{1.5uH \times 1360uF}}
$$

$$
= 3.5kHz
$$

$$
F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}
$$

$$
= \frac{1}{2 \times \pi \times 20.5 \text{m}\Omega \times 1360 \text{uF}}
$$

$$
= 5.7 \text{kHz}
$$

2.Set R $_2$  equal to10.2k $\Omega$ . Using equation 18, the final selection of R<sub>1</sub> is 3.24kΩ.

3. Set crossover frequency at 1/10~ 1/5 of the swithing frequency, here Fo=30kHz.

4.Calculate  $\mathsf{R}_{_{\!3}}$  value by the following equation.





$$
R_{3} = \frac{V_{\text{osc}}}{V_{\text{in}}} \times \frac{2 \times \pi \times F_{\text{O}} \times L}{R_{\text{ESR}}} \times \frac{1}{g_{\text{in}}} \times \frac{R_{1} + R_{2}}{R_{1}}
$$
\n
$$
= \frac{1.7 V}{12} \times \frac{2 \times \pi \times 30 k H z \times 1.5 u H}{20.5 \Omega} \times \frac{1}{1.9 m A/V}
$$
\n
$$
\times \frac{10.2 k \Omega + 3.24 k \Omega}{3.24 k \Omega}
$$
\n=4.23 k $\Omega$ 

Choose R<sub>3</sub>=4.53kΩ.

5. Calculate C<sub>1</sub> by setting compensator zero F<sub>z</sub> at 75% of the LC double pole.

$$
C_{1} = \frac{1}{2 \times \pi \times R_{3} \times F_{2}}
$$
  
= 
$$
\frac{1}{2 \times \pi \times 4.51k\Omega \times 0.75 \times 3.5kHz}
$$
  
= 13.3nF

Choose C $,$ =12nF.

6. Calculate  $\mathsf{C}_\mathsf{2}$  by setting compensator pole  $\,\mathsf{F}_\mathsf{p}\,$ at half the swithing frequency.

$$
C_2 = \frac{1}{p \times R_3 \times F_s}
$$
  
= 
$$
\frac{1}{p \times 3.74k\Omega \times 300kHz}
$$
  
= 235pF

Choose C $_{2}$ =220pF.

## **Output Voltage Calculation**

Output voltage is set by reference voltage and external voltage divider. The reference voltage is fixed at 0.8V. The divider consists of two ratioed resistors so that the output voltage applied at the Fb pin is 0.8V when the output voltage is at the desired value. The following equation and picture show the relationship between  $V_{\text{OUT}}$ ,  $V_{\text{REF}}$  and voltage divider.

$$
R_{1} = \frac{R_{2} \times V_{REF}}{V_{OUT} - V_{REF}} \qquad ...(18)
$$

where  $R_2$  is part of the compensator, and the value of  $R_1$  value can be set by voltage divider.

Choose  $R_2=10k\Omega$ , to set the output voltage at

1.6V, the result of R<sub>1</sub> is 10k $\Omega$ .



Figure 13 - Voltage divider

In general, the minimum output load impedance including the resistor divider should be less than  $5k\Omega$  to prevent overcharge the output voltage by leakage current (e.g. Error Amplifier feedback pin bias current). A minimum load for 5kΩ less (<1/16w for most of application) is recommended to put at the output. For example, in this application,

> Vout=1.6V The power loss is 1/16W less  $R_{\text{LOAD}} = 1.6V \times 1.6V / (1/16W) = 40\Omega$ Select minimum load, 1kΩ should be good enough.

## **Input Capacitor Selection**

Input capacitors are usually a mix of high frequency ceramic capacitors and bulk capacitors. Ceramic capacitors bypass the high frequency noise, and bulk capacitors supply current to the MOSFETs. Usually 1uF ceramic capacitor is chosen to decouple the high frequency noise. The bulk input capacitors are decided by voltage rating and RMS current rating. The RMS current in the input capacitors can be calculated as:

$$
I_{\text{RMS}} = I_{\text{OUT}} \times \sqrt{D} \times \sqrt{1 - D}
$$
  

$$
D = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \qquad ...(19)
$$

 $V_{IN} = 5V$ ,  $V_{OUT} = 1.6V$ ,  $I_{OUT} = 6A$ , using equation (19), the result of input RMS current is 2.80A.

For higher efficiency, low ESR capacitors are recommended. One Sanyo TPD series POSCAP 6TPD220M 6V 220uF with 12mΩ is chosen as input bulk capacitor.



#### **Power MOSFETs Selection**

The NX2114 requires two N-Channel power MOSFETs. The selection of MOSFETs is based on maximum drain source voltage, gate source voltage, maximum current rating, MOSFET on resistance and power dissipation. The main consideration is the power loss contribution of MOSFETs to the overall converter efficiency. In this design example, two Fairchild FDS6294 are used. They have the following parameters: VDS=30V, ID=13A,  $R_{DSON} = 14.4$ mΩ, $Q_{GATE} = 10$ nC.

 There are three factors causing the MOSFET power loss: conduction loss, switching loss and gate driver loss.

Gate driver loss is the loss generated by discharging the gate capacitor and is dissipated in driver circuits. It is proportional to frequency and is defined as:

$$
\mathsf{P}_{\mathsf{gate}} = (\mathsf{Q}_{\mathsf{HGATE}} \times \mathsf{V}_{\mathsf{HGS}} + \mathsf{Q}_{\mathsf{LGATE}} \times \mathsf{V}_{\mathsf{LGS}}) \times \mathsf{F}_{\mathsf{S}} \quad ...(20)
$$

where  $Q_{\text{HGATE}}$  is the high side MOSFETs gate charge, QLGATE is the low side MOSFETs gate charge, V<sub>HGS</sub> is the high side gate source voltage, and VLGS is the low side gate source voltage.

According to equation  $(20)$ ,  $P_{GATE} = 0.03W$ . This power dissipation should not exceed maximum power dissipation of the driver device.

Conduction loss is simply defined as:

$$
P_{HCON} = I_{OUT}^{2} \times D \times R_{DS(ON)} \times K
$$
  
\n
$$
P_{LOON} = I_{OUT}^{2} \times (1 - D) \times R_{DS(ON)} \times K
$$
  
\n
$$
P_{TOTAL} = P_{HCON} + P_{LOON}
$$
...(21)

where the RDS(ON) will increases as MOSFET junction temperature increases,  $K$  is  $R_{DS(ON)}$  temperature dependency. As a result, RDS(ON) should be selected for the worst case, in which K equals to 1.43 at  $125^{\circ}$ C according to FDS6294 datasheet. Using equation (21), the result of PTOTAL is 0.75W. Conduction loss should not exceed package rating or overall system thermal budget.

Switching loss is mainly caused by crossover conduction at the switching transition. The total switching loss can be approximated.

$$
P_{sw} = \frac{1}{2} \times V_{IN} \times I_{OUT} \times T_{SW} \times F_s \qquad ...(22)
$$

where  $I_{\text{OUT}}$  is output current,  $T_{\text{SW}}$  is swithing time, and  $Fs$ is switching frequency. Swithing loss Psw is frequency

dependent.

### **Soft Start, Enable and shut Down**

The NX2114 has a digital start up. It is based on digital counter with 1024 cycles. For NX2114 with 300kHz operation, the start up time is about 3.5ms. For NX2114A with 600kHz operation, the start up time is about half of NX2114, 1.75mS.

 NX2114/NX2114A can be enabled or disabled by pulling COMP pin below 0.3V. The function is illustrated in the following diagram. During the normal operation, the lowest COMP voltage is clamped to be about 700mV , the COMP voltage is higher than 0.3V. If external switch with 10Ω R<sub>dson</sub> or less to pull down COMP pin, when COMP is below 0.3V, the digital soft start will be reset to zero. All the drivers will be off. The synchronous buck is shut off. When external switch is released, and COMP is above 0.3V, a soft start will initiates and system starts from the beginning.



Figure 14 - Enable and Shut down NX2114 by pulling down COMP pin.

## **Feedback Under Voltage Shut Down**

NX2114 relies on the Feedback Under Voltage Lock Out (FB UVLO ) to provide short circuit protection. Basically, NX2114 has a comparator compare the feedback voltage with the FB UVLO threshold 0.4V.



During the normal operation, if the output is short, the feedback voltage will be lower than 0.4V and comparator will change the state. After certain internal delay, both high side and low side driver will be turned off. The output will be latched. The normal operation should be achieved by removing the short and recycle the VCC.



Figure 15 - Operation waveforms during short condition.



Figure 16 - Operation waveform with start up at short.

During the start up, the output voltage is discharged to zero by the synchronous FET. FB voltage starts increase from zero when digital start block operates. Before half of the start up time, the Feedback Under Voltage Lock Out comparator is disabled. After half of start up time, the Feedback UVLO comparator is enabled. The FB UVLO threshold is set to be half of voltage at the positive input of error amplifier. With this set up, if the output is short before soft start, the Feedback UVLO comparator can catch it and turn off the driver. The short circuit operation waveform during normal operation and during the soft start are shown as follows.

 During the normal operation, Feedback UVLO will take the role. But during the soft start, due to the input voltage dropping, UVLO Vcc will take the role, hiccup happens.

The Feedback UVLO can provide short circuit protection under certain conditions. However, since feedback does not have accurate information of current, this protection only provides certain level of over current protection. MOSFET should design such that it can survive with high pulse current for a short period of time.

### **Layout Considerations**

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

There are two sets of components considered in the layout which are power components and small signal components. Power components usually consist of input capacitors, high-side MOSFET, low-side MOSFET, inductor and output capacitors. A noisy environment is generated by the power components due to the switching power. Small signal components are connected to sensitive pins or nodes. A multilayer layout which includes power plane, ground plane and signal plane is recommended .

Layout guidelines:

1. First put all the power components in the top layer connected by wide, copper filled areas. The input capacitor, inductor, output capacitor and the MOSFETs should be close to each other as possible. This helps to reduce the EMI radiated by the power loop due to the high switching currents through them.

2. Low ESR capacitor which can handle input RMS ripple current and a high frequency decoupling ceramic



cap which usually is 1uF need to be practically touching the drain pin of the upper MOSFET, a plane connection is a must.

3. The output capacitors should be placed as close as to the load as possible and plane connection is required.

4. Drain of the low-side MOSFET and source of the high-side MOSFET need to be connected thru a plane ans as close as possible. A snubber nedds to be placed as close to this junction as possible.

5. Source of the lower MOSFET needs to be connected to the GND plane with multiple vias. One is not enough. This is very important. The same applies to the output capacitors and input capacitors.

6. Hdrv and Ldrv pins should be as close to MOSFET gate as possible. The gate traces should be wide and short. A place for gate drv resistors is needed to fine tune noise if needed.

7. Vcc capacitor, BST capacitor or any other bypassing capacitor needs to be placed first around the IC and as close as possible. The capacitor on comp to GND or comp back to FB needs to be place as close to the pin as well as resistor divider.

8. The output sense line which is sensing output back to the resistor divider should not go through high frequency signals.

9. All GNDs need to go directly thru via to GND plane.

10. The feedback part of the system should be kept away from the inductor and other noise sources, and be placed close to the IC.

11. In multilayer PCB, separate power ground and analog ground. These two grounds must be connected together on the PC board layout at a single point. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function.



# **TYPICAL APPLICATION**

Single Supply 5V Input

**06/20/06**



Figure 17 - Application of NX2114 for 5V input and 2.5V output with electrolytic capacitors







**TYPICAL APPLICATIONS(CONT')**

Dual power supply (+5V BIAS,+12V BUS)







Single power supply (+11V to +24V BUS)





## **SOIC8 PACKAGE OUTLINE DIMENSIONS**









NOTES :

- 1. LEAD COPLANARITY SHOULD BE 0 TO 0.10MM (.004") MAX.
- 2. PACKAGE SURFACE FINISHING :
	- $(2.1)$  TOP : MATTE (CHARMILLES  $#18\sim 30$ ).
	- $(2.2)$  ALL SIDES : MATTE (CHARMILLES  $#18\sim 30$ ).
	- $(2.3)$  BOTTOM : SMOOTH OR MATTE (CHARMILLES #18~30).
- 3. ALL DIMENSIONS EXCLUDING MOLD FLASHES AND END FLASH FROM THE PACKAGE BODY SHALL NOT EXCEED  $0.25MM$   $(.010")$  PER SIDE $(D)$ .
- $\mathcal{A}_\lambda$  DETAIL OF PIN #1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED.