

## CY24713

Set-top Box Clock Generator with VCXO

### **Features**

- Integrated phase-locked loop (PLL)
- Low-jitter, high-accuracy outputs
- VCXO with analog adjust
- 3.3V Operation
- 8-pin SOIC

### **Benefits**

- High-performance PLL tailored for Set Top Box applications
- Meets critical timing requirements in complex system designs
- Large ±150-ppm range, better linearity
- Meet industry standard voltage platforms
- Industry standard packaging saves on board space

| Part Number | Outputs | Input Frequency Range                                      | Output Frequencies           |
|-------------|---------|------------------------------------------------------------|------------------------------|
| CY24713     | 3       | 27-MHz pullable crystal input<br>per Cypress specification | 4.9152 MHz, 13.5 MHz, 27 MHz |



# **Pin Configuration**

### Figure 1. CY24713, 8-Pin SOIC



### Table 1. Pin Definition

| Name                | Number | Description                   |
|---------------------|--------|-------------------------------|
| XIN                 | 1      | Reference Crystal Input       |
| VDD                 | 2      | 3.3V Voltage Supply           |
| VCXO                | 3      | Input Analog Control for VCXO |
| VSS                 | 4      | Ground                        |
| CLK_B               | 5      | 13.5-MHz Clock Output         |
| CLK_A               | 6      | 4.9152-MHz Clock Output       |
| CLK_C               | 7      | 27-MHz Clock Output           |
| XOUT <sup>[1]</sup> | 8      | Reference Crystal Output      |

#### Note

1. Float  $X_{OUT}$  if  $X_{IN}$  is externally driven.

٠



# **Absolute Maximum Conditions**

| Parameter       | Description                                 | Min            | Max                   | Unit |
|-----------------|---------------------------------------------|----------------|-----------------------|------|
| V <sub>DD</sub> | Supply Voltage                              | -0.5           | 7.0                   | V    |
| Τ <sub>S</sub>  | Storage Temperature <sup>[2]</sup>          | -65            | 125                   | °C   |
| TJ              | Junction Temperature                        | _              | 125                   | °C   |
|                 | Digital Inputs                              | $V_{SS} - 0.3$ | V <sub>DD</sub> + 0.3 | V    |
|                 | Digital Outputs referred to V <sub>DD</sub> | $V_{SS} - 0.3$ | V <sub>DD</sub> + 0.3 | V    |
|                 | Electrostatic Discharge                     | _              | 2000                  | V    |
|                 | Analog Input                                | -0.5           | 7.0                   | V    |

# **Pullable Crystal Specifications**

| Parameter                      | Description                                                   | Condition                                                                    | Min  | Тур. | Max  | Unit |
|--------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| F <sub>NOM</sub>               | Nominal crystal frequency                                     | Parallel resonance, funda-<br>mental mode, AT cut                            | _    | 27   | _    | MHz  |
| C <sub>LNOM</sub>              | Nominal load capacitance                                      |                                                                              | -    | 14   | -    | pF   |
| R <sub>1</sub>                 | Equivalent series resistance (ESR)                            | Fundamental mode                                                             | _    | _    | 25   | Ω    |
| R <sub>3</sub> /R <sub>1</sub> | Ratio of third overtone mode ESR to fundamen-<br>tal mode ESR | Ratio used because typical $R_1$ values are much less than the maximum spec. | 3    | _    | -    |      |
| DL                             | Crystal drive level                                           | No external series resistor as-<br>sumed                                     | _    | 0.5  | 2.0  | mW   |
| F <sub>3SEPHI</sub>            | Third overtone separation from 3*F <sub>NOM</sub>             | High side                                                                    | 300  | _    | -    | ppm  |
| F <sub>3SEPLO</sub>            | Third overtone separation from 3*F <sub>NOM</sub>             | Low side                                                                     | _    | _    | -150 | ppm  |
| C <sub>0</sub>                 | Crystal shunt capacitance                                     |                                                                              | _    | _    | 7    | pF   |
| C <sub>0</sub> /C <sub>1</sub> | Ratio of shunt to motional capacitance                        |                                                                              | 180  | _    | 250  |      |
| C <sub>1</sub>                 | Crystal motional capacitance                                  |                                                                              | 14.4 | 18   | 21.6 | pF   |

# **Recommended Operating Conditions**

| Parameter         | Description                                                                                   | Min   | Тур. | Max   | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>DD</sub>   | Operating Voltage                                                                             | 3.135 | 3.3  | 3.465 | V    |
| T <sub>A</sub>    | Ambient Temperature                                                                           | 0     | -    | 70    | °C   |
| C <sub>LOAD</sub> | Max. Load Capacitance                                                                         | -     | -    | 15    | pF   |
| t <sub>PU</sub>   | Power up time for all VDDs to reach minimum specified voltage (power ramps must be monotonic) | 0.05  | -    | 500   | ms   |

# **DC Electrical Characteristics**

| Parameter         | Description            | Conditions                                    | Min  | Тур. | Max             | Unit |
|-------------------|------------------------|-----------------------------------------------|------|------|-----------------|------|
| I <sub>OH</sub>   | Output High Current    | $V_{OH} = V_{DD} - 0.5, V_{DD} = 3.3V$        | 12   | 24   | -               | mA   |
| I <sub>OL</sub>   | Output Low Current     | V <sub>OL</sub> = 0.5, V <sub>DD</sub> = 3.3V | 12   | 24   | -               | mA   |
| C <sub>IN</sub>   | Input Capacitance      |                                               | -    | -    | 7               | pF   |
| I <sub>IZ</sub>   | Input Leakage Current  |                                               | -    | 5    | -               | μA   |
| $f_{\Delta XO}$   | VCXO pullability range |                                               | ±150 | -    | -               | ppm  |
| V <sub>VCXO</sub> | VCXO input range       |                                               | 0    | _    | V <sub>DD</sub> | V    |
| I <sub>VDD</sub>  | Supply Current         |                                               | Ι    | 25   | 30              | mA   |

Note 2. Rated for 10 years



# AC Electrical Characteristics (V<sub>DD</sub> = 3.3V)

| Parameter <sup>[3]</sup> | Description       | Conditions                                                                                  | Min | Тур. | Max | Unit |
|--------------------------|-------------------|---------------------------------------------------------------------------------------------|-----|------|-----|------|
| DC                       | Output Duty Cycle | Duty Cycle is defined in Figure 3 50% of $V_{DD}$                                           | 45  | 50   | 55  | %    |
| ER <sub>0</sub>          | Rising Edge Rate  | Output Clock Edge Rate, Measured from 20% to 80% of $V_{DD}$ , $C_{LOAD}$ = 15 pF Figure 4. | 0.8 | 1.4  | _   | V/ns |
| EF <sub>1</sub>          | Falling Edge Rate | Output Clock Edge Rate, Measured from 80% to 20% of $V_{DD}$ , $C_{LOAD}$ = 15 pF Figure 4. | 0.8 | 1.4  | _   | V/ns |
| t <sub>9</sub>           | Clock Jitter      | Peak-Peak period jitter maximum absolute jitter                                             | -   | 200  | 250 | ps   |
| t <sub>10</sub>          | PLL Lock Time     |                                                                                             | 1   | _    | 3   | ms   |

### Figure 2. Test Circuit



Figure 3. Duty Cycle Definition; DC = t2/t1



Figure 4. Rise and Fall Time Definitions: ER = 0.6 x V<sub>DD</sub>/t3, EF = 0.6 x V<sub>DD</sub>/t4





## **Ordering Information**

| Ordering Code | Package Type             | Operating Range | Operating Voltage |  |
|---------------|--------------------------|-----------------|-------------------|--|
| Pb-free       |                          |                 |                   |  |
| CY24713KSXC   | 8-pin SOIC               | Commercial      | 3.3V              |  |
| CY24713KSXCT  | 8-pin SOIC-Tape and Reel | Commercial      | 3.3V              |  |

### Package Diagram



#### Figure 5. 8-Pin (150-Mil) SOIC S8

- 1. DIMENSIONS IN INCHESEMMJ MIN. MAX.
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms







### **Document History Page**

| Document Title: CY24713 Set-top Box Clock Generator with VCXO<br>Document Number: 38-07396 |         |                    |                    |                                                                                                                                                                                            |  |  |  |
|--------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev.                                                                                       | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                      |  |  |  |
| **                                                                                         | 333175  | RGL                | See ECN            | New Data Sheet                                                                                                                                                                             |  |  |  |
| *A                                                                                         | 2440886 | AESA               | See ECN            | Updated template. Added Note "Not recommended for new designs."<br>Added part number CY24713KSXC, and CY24713KSXCT in ordering infor-<br>mation table.<br>Replaced Lead-Free with Pb-Free. |  |  |  |
| *В                                                                                         | 2899683 | CXQ                | 03/26/10           | Removed inactive parts from ordering information table<br>Updated package diagram                                                                                                          |  |  |  |

### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2005-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07396 Rev. \*B

Revised March 26, 2010

Page 5 of 5

All products and company names mentioned in this document may be the trademarks of their respective holders.