# **Dual 4-Input Multiplexer** with 3-State Outputs

The MC74AC253/74ACT253 is a dual 4–input multiplexer with 3–state outputs. It can select two bits of data from four sources using common select inputs. The outputs may be individually switched to a high impedance state with a HIGH on the respective Output Enable  $(\overline{OE})$  inputs, allowing the outputs to interface directly with bus oriented systems.

- Multifunctional Capability
- Noninverting 3–State Outputs
- Outputs Source/Sink 24 mA
- 'ACT253 Has TTL Compatible Inputs
- These are Pb-Free Devices



Figure 1. Pinout: 16-Lead Packages Conductors (Top View)

#### PIN NAME

| PIN                              | FUNCTION                   |  |  |  |  |
|----------------------------------|----------------------------|--|--|--|--|
| I <sub>0a</sub> –I <sub>3a</sub> | Side A Data Inputs         |  |  |  |  |
| I <sub>0b</sub> –I <sub>3b</sub> | Side B Data Inputs         |  |  |  |  |
| S <sub>0</sub> , S <sub>1</sub>  | Common Select Inputs       |  |  |  |  |
| ŌĒa                              | Side A Output Enable Input |  |  |  |  |
| ŌE <sub>b</sub>                  | Side B Output Enable Input |  |  |  |  |
| $Z_{a,}Z_{b}$                    | 3-State Outputs            |  |  |  |  |



## ON Semiconductor™

www.onsemi.com

## MARKING DIAGRAMS



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F



xxx = AC or ACT A = Assembly Location

WL or L = Wafer Lot Y = Year WW or W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

#### **TRUTH TABLE**

|       | Select<br>Inputs |                | Data Inputs    |                |                | Output<br>Enable | Outputs |
|-------|------------------|----------------|----------------|----------------|----------------|------------------|---------|
| $S_0$ | S <sub>1</sub>   | I <sub>0</sub> | I <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | ŌĒ               | Z       |
| Х     | Χ                | Χ              | Χ              | Χ              | Χ              | Н                | Z       |
| L     | L                | L              | X              | X              | X              | L                | L       |
| L     | L                | Н              | X              | X              | Χ              | L                | Н       |
| Н     | L                | X              | L              | X              | Χ              | L                | L       |
| Н     | L                | X              | Н              | X              | Χ              | L                | Н       |
| L     | Н                | X              | X              | L              | Χ              | L                | L       |
| L     | Н                | X              | X              | Н              | Χ              | L                | Н       |
| Н     | Н                | X              | X              | X              | L              | L                | L       |
| Н     | Н                | Χ              | Χ              | Χ              | Н              | L                | Н       |



Figure 2. Logic Symbol

Address inputs  $S_0$  and  $S_1$  are common to both sections.

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Z = High Impedance

## **FUNCTIONAL DESCRIPTION**

The MC74AC253/74ACT253 contains two identical 4–input multiplexers with 3–state outputs. They select two bits from four sources selected by common Select inputs ( $S_0$ ,  $S_1$ ). The 4–input multiplexers have individual Output Enable ( $\overline{OE}_a$ ,  $\overline{OE}_b$ ) inputs which, when HIGH, force the outputs to a high impedance (High Z) state. This device is the logic implementation of a 2–pole, 4–position switch, where the position of the switch is determined by the logic levels

supplied to the two select inputs. The logic equations for the outputs are shown:

$$\begin{split} Z_{a} &= \overline{OE}_{a} \bullet (I_{0a} \bullet \overline{S}_{1} \bullet \overline{S}_{0} + I_{1a} \bullet \overline{S}_{1} \bullet S_{0} + I_{2a} \bullet \overline{S}_{1} \bullet S_{0} + I_{2a} \bullet \overline{S}_{1} \bullet \overline{S}_{0} + I_{2a} \bullet \overline{S}_{1} \bullet \overline{S}_{0}) \\ Z_{b} &= \overline{OE}_{b} \bullet (I_{0b} \bullet \overline{S}_{1} \bullet \overline{S}_{0} + I_{1b} \bullet \overline{S}_{1} \bullet S_{0} + I_{2b} \bullet S_{1} \bullet \overline{S}_{0} + I_{3b} \bullet S_{1} \bullet S_{0}) \end{split}$$

If the outputs of 3–state devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3–state devices whose outputs are tied together are designed so that there is no overlap.



NOTE: This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Figure 3. Logic Diagram

#### **MAXIMUM RATINGS**

| Symbol                | Parameter                                                     |               | Value                     | Unit |
|-----------------------|---------------------------------------------------------------|---------------|---------------------------|------|
| V <sub>CC</sub>       | DC Supply Voltage                                             |               | -0.5 to +7.0              | V    |
| VI                    | DC Input Voltage                                              |               | $-0.5 \le V_{CC} + 0.5$   | V    |
| Vo                    | DC Output Voltage (Note 1)                                    |               | $-0.5 \le V_{CC} + 0.5$   | V    |
| I <sub>IK</sub>       | DC Input Diode Current                                        |               | ±20                       | mA   |
| I <sub>OK</sub>       | DC Output Diode Current                                       |               | ±50                       | mA   |
| I <sub>O</sub>        | DC Output Sink/Source Current                                 |               | ±50                       | mA   |
| I <sub>CC</sub>       | DC Supply Current per Output Pin                              |               | ±50                       | mA   |
| I <sub>GND</sub>      | DC Ground Current per Output Pin                              |               | ±50                       | mA   |
| T <sub>STG</sub>      | Storage Temperature Range                                     |               | -65 to +150               | °C   |
| TL                    | Lead temperature, 1 mm from Case for 10 Seconds               |               | 260                       | °C   |
| TJ                    | Junction temperature under Bias                               |               | +150                      | °C   |
| $\theta_{JA}$         | Thermal Resistance (Note 2)                                   | SOIC<br>TSSOP | 69.1<br>103.8             | °C/W |
| P <sub>D</sub>        | Power Dissipation in Still Air at 65°C (Note 3)               | SOIC<br>TSSOP | 500<br>500                | mW   |
| MSL                   | Moisture Sensitivity                                          |               | Level 1                   |      |
| F <sub>R</sub>        | Flammability Rating Oxygen Index                              | : 30% – 35%   | UL 94 V-0 @ 0.125 in      |      |
| V <sub>ESD</sub>      | ESD Withstand Voltage Human Body M Machine M Charged Device M | odel (Note 5) | > 2000<br>> 200<br>> 1000 | V    |
| I <sub>Latch-Up</sub> | Latch-Up Performance Above V <sub>CC</sub> and Below GND at 8 | 35°C (Note 7) | ±100                      | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Io absolute maximum rating must be observed.
- 2. The package thermal impedance is calculated in accordance with JESD51–7.
- 3. 500 mW at 65°C; derate to 300 mW by 10 mW/ from 65°C to 85°C.
- 4. Tested to EIA/JESD22-A114-A.
- 5. Tested to EIA/JESD22-A115-A.
- 6. Tested to JESD22-C101-A.
- 7. Tested to EIA/JESD78.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                                            |                         | Min | Тур             | Max  | Unit  |  |  |  |  |
|------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-----------------|------|-------|--|--|--|--|
| V                                  | Control o Vella ma                                                   | 'AC                     | 2.0 | 5.0             | 6.0  |       |  |  |  |  |
| V <sub>CC</sub>                    | Supply Voltage                                                       | 'ACT                    | 4.5 | 5.0             | 5.5  | V     |  |  |  |  |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Ref. to GND)                       | 0                       | -   | V <sub>CC</sub> | V    |       |  |  |  |  |
|                                    |                                                                      | V <sub>CC</sub> @ 3.0 V | -   | 150             | _    |       |  |  |  |  |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Note 1)  'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | -   | 40              | _    | ns/V  |  |  |  |  |
|                                    | The Bottood oxeopt Commit inpute                                     | V <sub>CC</sub> @ 5.5 V | -   | 25              | _    |       |  |  |  |  |
|                                    | Input Rise and Fall Time (Note 2)                                    | V <sub>CC</sub> @ 4.5 V | -   | 10              | _    | no/\/ |  |  |  |  |
| t <sub>r</sub> , t <sub>f</sub>    | 'ACT Devices except Schmitt Inputs                                   | -                       | 8.0 | _               | ns/V |       |  |  |  |  |
| T <sub>A</sub>                     | Operating Ambient Temperature Range                                  | -40                     | 25  | 85              | °C   |       |  |  |  |  |
| I <sub>OH</sub>                    | Output Current – High                                                | -                       | -   | -24             | mA   |       |  |  |  |  |
| I <sub>OL</sub>                    | Output Current - Low                                                 | -                       | _   | 24              | mA   |       |  |  |  |  |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- V<sub>IN</sub> from 30% to 70% V<sub>CC</sub>; see individual Data Sheets for devices that differ from the typical input rise and fall times.
   V<sub>IN</sub> from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times.

## **DC CHARACTERISTICS**

|                  |                                      |                     | 74                      | AC                   | 74AC                                  |      |                                                                                                  |  |
|------------------|--------------------------------------|---------------------|-------------------------|----------------------|---------------------------------------|------|--------------------------------------------------------------------------------------------------|--|
| Symbol           | Parameter                            | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C  |                      | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions                                                                                       |  |
|                  |                                      |                     | Тур                     | Guar                 | anteed Limits                         |      |                                                                                                  |  |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 3.0<br>4.5<br>5.5   | 1.5<br>2.25<br>2.75     | 2.1<br>3.15<br>3.85  | 2.1<br>3.15<br>3.85                   | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> - 0.1 V                                           |  |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage   | 3.0<br>4.5<br>5.5   | 1.5<br>2.25<br>2.75     | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65                   | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                           |  |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5   | 2.99<br>4.49<br>5.49    | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4                     | V    | I <sub>OUT</sub> = -50 μA                                                                        |  |
|                  |                                      | 3.0<br>4.5<br>5.5   | -<br>-<br>-             | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76                  | V    | *V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> -12 mA I <sub>OH</sub> -24 mA -24 mA       |  |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage  | 3.0<br>4.5<br>5.5   | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1                     | V    | Ι <sub>ΟUT</sub> = 50 μΑ                                                                         |  |
|                  |                                      | 3.0<br>4.5<br>5.5   | -<br>-<br>-             | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44                  | V    | *V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>12 mA<br>I <sub>OL</sub> 24 mA<br>24 mA |  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5                 | -                       | ±0.1                 | ±1.0                                  | μΑ   | $V_I = V_{CC}$ , GND                                                                             |  |
| l <sub>OZ</sub>  | Maximum<br>3-State<br>Current        | 5.5                 | _                       | ±0.5                 | ±5.0                                  | μΑ   | $V_{I}$ (OE) = $V_{IL}$ , $V_{IH}$<br>$V_{I}$ = $V_{CC}$ , GND<br>$V_{O}$ = $V_{CC}$ , GND       |  |
| I <sub>OLD</sub> | †Minimum Dynamic                     | 5.5                 | -                       | _                    | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                                    |  |
| I <sub>OHD</sub> | Output Current                       | 5.5                 | -                       | -                    | <b>-</b> 75                           | mA   | V <sub>OHD</sub> = 3.85 V Min                                                                    |  |
| Icc              | Maximum Quiescent<br>Supply Current  | 5.5                 | _                       | 8.0                  | 80                                    | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                         |  |

 $<sup>^\</sup>star\text{All}$  outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

NOTE:  $I_{IN}$  and  $I_{CC}$  @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V  $V_{CC}$ .

AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  |                                                    |                          |                                                  | 74AC |              | 74AC                                                         |              |      |             |
|------------------|----------------------------------------------------|--------------------------|--------------------------------------------------|------|--------------|--------------------------------------------------------------|--------------|------|-------------|
| Symbol           | Parameter                                          | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |      |              | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |              | Unit | Fig.<br>No. |
|                  |                                                    |                          | Min                                              | Тур  | Max          | Min                                                          | Max          |      |             |
| t <sub>PLH</sub> | Propagation Delay S <sub>n</sub> to Z <sub>n</sub> | 3.3<br>5.0               | 2.0<br>2.0                                       |      | 15.5<br>11.0 | 2.0<br>1.5                                                   | 17.5<br>12.5 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay S <sub>n</sub> to Z <sub>n</sub> | 3.3<br>5.0               | 2.5<br>2.0                                       | -    | 16.0<br>11.5 | 2.0<br>1.5                                                   | 18.0<br>13.0 | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$                   | 3.3<br>5.0               | 1.5<br>1.5                                       | -    | 14.5<br>10.0 | 1.5<br>1.5                                                   | 17.0<br>11.5 | ns   | 3–5         |
| t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$                   | 3.3<br>5.0               | 2.0<br>1.5                                       |      | 13.0<br>9.5  | 1.5<br>1.5                                                   | 15.0<br>11.0 | ns   | 3–5         |
| t <sub>PZH</sub> | Output Enable Time                                 | 3.3<br>5.0               | 1.5<br>1.5                                       |      | 8.0<br>6.0   | 1.0<br>1.0                                                   | 8.5<br>6.5   | ns   | 3–7         |
| t <sub>PZL</sub> | Output Enable Time                                 | 3.3<br>5.0               | 1.5<br>1.5                                       | -    | 8.0<br>6.0   | 1.0<br>1.0                                                   | 9.0<br>7.0   | ns   | 3–8         |
| t <sub>PHZ</sub> | Output Disable Time                                | 3.3<br>5.0               | 2.0<br>2.0                                       |      | 9.5<br>8.0   | 1.5<br>1.5                                                   | 10.0<br>8.5  | ns   | 3–7         |
| t <sub>PLZ</sub> | Output Disable Time                                | 3.3<br>5.0               | 1.5<br>1.5                                       | -    | 8.0<br>7.0   | 1.0<br>1.0                                                   | 9.0<br>7.5   | ns   | 3–8         |

<sup>\*</sup>Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. \*Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

## **DC CHARACTERISTICS**

|                  |                                             |                     | 74 <i>A</i>            | CT           | 74ACT                                 |      |                                                                                                                           |  |
|------------------|---------------------------------------------|---------------------|------------------------|--------------|---------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------|--|
| Symbol           | Parameter                                   | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C |              | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions                                                                                                                |  |
|                  |                                             |                     | Тур                    | Guar         | anteed Limits                         |      |                                                                                                                           |  |
| V <sub>IH</sub>  | Minimum High Level 4.5<br>Input Voltage 5.5 |                     | 1.5<br>1.5             | 2.0<br>2.0   | 2.0<br>2.0                            | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                                    |  |
| $V_{IL}$         | Maximum Low Level<br>Input Voltage          | 4.5<br>5.5          | 1.5<br>1.5             | 0.8<br>0.8   | 0.8<br>0.8                            | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                                    |  |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage        | 4.5<br>5.5          | 4.49<br>5.49           | 4.4<br>5.4   | 4.4<br>5.4                            | V    | I <sub>OUT</sub> = -50 μA                                                                                                 |  |
|                  |                                             | 4.5<br>5.5          | -<br>-                 | 3.86<br>4.86 | 3.76<br>4.76                          | V    | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $-24 \text{ mA}$ $I_{OH}$ $-24 \text{ mA}$                                       |  |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage         | 4.5<br>5.5          | 0.001<br>0.001         | 0.1<br>0.1   | 0.1<br>0.1                            | V    | I <sub>OUT</sub> = 50 μA                                                                                                  |  |
|                  |                                             | 4.5<br>5.5          |                        | 0.36<br>0.36 | 0.44<br>0.44                          | V    | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{24} \text{ mA}$ $^{1}OL$ $^{24} \text{ mA}$                                   |  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current            | 5.5                 | _                      | ±0.1         | ±1.0                                  | μΑ   | V <sub>I</sub> = V <sub>CC</sub> , GND                                                                                    |  |
| $\Delta I_{CCT}$ | Additional Max. I <sub>CC</sub> /Input      | 5.5                 | 0.6                    | _            | 1.5                                   | mA   | $V_{I} = V_{CC} - 2.1 \text{ V}$                                                                                          |  |
| l <sub>OZ</sub>  | Maximum<br>3–State<br>Current               | 5.5                 | _                      | ±0.5         | ±5.0                                  | μА   | $\begin{aligned} &V_{I}\left(OE\right) = V_{IL},  V_{IH} \\ &V_{I} = V_{CC},  GND \\ &V_{O} = V_{CC},  GND \end{aligned}$ |  |
| I <sub>OLD</sub> | †Minimum Dynamic                            | 5.5                 | -                      | _            | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                                                             |  |
| I <sub>OHD</sub> | Output Current                              | 5.5                 | -                      | _            | -75                                   | mA   | V <sub>OHD</sub> = 3.85 V Min                                                                                             |  |
| Icc              | Maximum Quiescent<br>Supply Current         | 5.5                 | -                      | 8.0          | 80                                    | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                  |  |

 $<sup>^\</sup>star All$  outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

AC CHARACTERISTICS (For Figures and Waveforms - See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  |                                                    |                          | 74ACT                                            |     |      | 74ACT                                               |      |      |             |
|------------------|----------------------------------------------------|--------------------------|--------------------------------------------------|-----|------|-----------------------------------------------------|------|------|-------------|
| Symbol           | Parameter                                          | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     |      | $T_A = -40^{\circ}C$ to +85°C $C_L = 50 \text{ pF}$ |      | Unit | Fig.<br>No. |
|                  |                                                    |                          | Min                                              | Тур | Max  | Min                                                 | Max  |      |             |
| t <sub>PLH</sub> | Propagation Delay S <sub>n</sub> to Z <sub>n</sub> | 5.0                      | 2.0                                              | 1   | 11.5 | 2.0                                                 | 13.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay S <sub>n</sub> to Z <sub>n</sub> | 5.0                      | 3.0                                              | ı   | 13.0 | 2.5                                                 | 14.5 | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$                   | 5.0                      | 2.5                                              | ı   | 10.0 | 2.0                                                 | 11.0 | ns   | 3–5         |
| t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$                   | 5.0                      | 3.5                                              | ı   | 11.0 | 3.0                                                 | 12.5 | ns   | 3–5         |
| t <sub>PZH</sub> | Output Enable Time                                 | 5.0                      | 2.0                                              | -   | 7.5  | 1.5                                                 | 8.5  | ns   | 3–7         |
| t <sub>PZL</sub> | Output Enable Time                                 | 5.0                      | 2.0                                              | -   | 8.0  | 1.5                                                 | 9.0  | ns   | 3–8         |
| t <sub>PHZ</sub> | Output Disable Time                                | 5.0                      | 3.0                                              | _   | 9.5  | 2.5                                                 | 10.0 | ns   | 3–7         |
| $t_{PLZ}$        | Output Disable Time                                | 5.0                      | 2.5                                              | -   | 7.5  | 2.0                                                 | 8.5  | ns   | 3–8         |

<sup>\*</sup> Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

## **CAPACITANCE**

| Symbol          | Parameter                     | Value<br>Typ | Unit | Test Conditions         |
|-----------------|-------------------------------|--------------|------|-------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5          | pF   | V <sub>CC</sub> = 5.0 V |
| C <sub>PD</sub> | Power Dissipation Capacitance | 50           | pF   | V <sub>CC</sub> = 5.0 V |

## **ORDERING INFORMATION**

| Device Order Number | Package               | Shipping <sup>†</sup> |
|---------------------|-----------------------|-----------------------|
| MC74AC253DG         | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74AC253DR2G       | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74AC253DTR2G      | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |
| MC74ACT253DG        | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74ACT253DR2G      | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74ACT253DTR2G     | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

| STYLE 1: |               | STYLE 2: |               | STYLE 3: |                      | STYLE 4: |                |              |                         |
|----------|---------------|----------|---------------|----------|----------------------|----------|----------------|--------------|-------------------------|
| PIN 1.   |               | PIN 1.   |               | PIN 1.   | COLLECTOR, DYE #1    | PIN 1.   | COLLECTOR, DYE | #1           |                         |
| 2.       |               |          | ANODE         | 2.       | BASE, #1             | 2.       | COLLECTOR, #1  |              |                         |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1          | 3.       | COLLECTOR, #2  |              |                         |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       | COLLECTOR, #1        | 4.       | COLLECTOR, #2  |              |                         |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2        | 5.       | COLLECTOR, #3  |              |                         |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2             | 6.       | COLLECTOR, #3  |              |                         |
| 7.       | COLLECTOR     | 7.       |               | 7.       | EMITTER, #2          | 7.       | COLLECTOR, #4  |              |                         |
| 8.       | COLLECTOR     |          |               | 8.       | COLLECTOR, #2        | 8.       | COLLECTOR, #4  |              |                         |
| 9.       | BASE          |          | CATHODE       | 9.       | COLLECTOR, #3        | 9.       | BASE, #4       |              |                         |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3             | 10.      | EMITTER, #4    |              |                         |
| 11.      | NO CONNECTION | 11.      |               | 11.      | EMITTER, #3          | 11.      | BASE, #3       |              |                         |
| 12.      | EMITTER       |          | CATHODE       | 12.      |                      | 12.      |                |              |                         |
| 13.      | BASE          |          | CATHODE       | 13.      | COLLECTOR, #4        | 13.      | BASE, #2       | SOI DEDING   | FOOTPRINT               |
| 14.      | COLLECTOR     |          | NO CONNECTION | 14.      | BASE, #4             | 14.      | EMITTER, #2    | SOLDENING    | FOOTFRINT               |
| 15.      | EMITTER       | 15.      |               | 15.      | EMITTER, #4          | 15.      | BASE, #1       | 8            | 3X                      |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4        | 16.      | EMITTER, #1    | <b>-</b> 6   | 40 ───                  |
|          |               |          |               |          |                      |          |                | -            |                         |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                      |          |                |              | 16X 1.12 < ➤            |
| PIN 1.   | DRAIN, DYE #1 |          | CATHODE       | PIN 1.   | SOURCE N-CH          |          |                |              | ,                       |
| 2.       | DRAIN, #1     |          | CATHODE       | 2.       | COMMON DRAIN (OUTPUT | 1        |                | . 🗀 1        | 16                      |
| 3.       | DRAIN, #2     |          | CATHODE       | 3.       | COMMON DRAIN (OUTPUT |          |                | <b>↓</b> — · |                         |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH            | ,        |                |              |                         |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPUT | 1        | 16             | 5X <b>T</b>  |                         |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPUT |          | 0.5            |              | ' <u> </u>              |
| 7.       | DRAIN, #4     | 7.       |               | 7.       | COMMON DRAIN (OUTPUT |          | 0.0            |              |                         |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH          | ,        |                |              |                         |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH          |          |                |              |                         |
| 10.      | SOURCE, #4    | 10.      |               | 10.      | COMMON DRAIN (OUTPUT | )        |                |              |                         |
| 11.      | GATE, #3      | 11.      | ANODE         | 11.      | COMMON DRAIN (OUTPUT |          |                |              |                         |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      | COMMON DRAIN (OUTPUT |          |                |              |                         |
| 13.      | GATE, #2      | 13.      | ANODE         | 13.      | GATE N-CH            | ,        |                |              |                         |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      | COMMON DRAIN (OUTPUT | )        |                |              | — ↓ PITCH               |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPUT |          |                |              | <u>+-+</u> -            |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH          |          |                |              |                         |
|          | *             |          |               |          |                      |          |                | <b>□</b> 8   | 9 + - + -               |
|          |               |          |               |          |                      |          |                | <u> </u>     | ,                       |
|          |               |          |               |          |                      |          |                |              | DIMENSIONS MILLIMETERS  |
|          |               |          |               |          |                      |          |                |              | DIMENSIONS: MILLIMETERS |

| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales