# Low Skew CMOS PLL Clock Drivers With Processor Reset

The MC88916 Clock Driver utilizes phase–locked loop technology to lock its low skew outputs' frequency and phase onto an input reference clock. It is designed to provide clock distr<u>ibution for CISC mic</u>roprocessor or single processor RISC systems. The RST\_IN/RST\_OUT(LOCK) pins provide a processor reset function designed specifically for the MC68/EC/LC030/040 microprocessor family. The 88916 comes in two speed grades: 70 and 80MHz. These frequencies correspond to the 2X\_Q maximum output frequency. The two grades should be ordered as the MC88916DW70 and MC88916DW80, respectively.

- Provides Performance Required to Drive 68030 Microprocessor Family as well as the 33 and 40MHz 68040 Microprocessors
- Three Outputs (Q0–Q2)\_With Output–Output Skew <500ps and Six Outputs Total (Q0–Q2, Q3, 2X\_Q,) With <1ns Skew Each Being Phase and Frequency Locked to the SYNC Input
- The Phase Variation From Part–to–Part Between SYNC and the 'Q' Outputs Is Less Than 600ps (Derived From the TPD Specification, Which Defines the Part–to–Part Skew)
- SYNC Input Frequency Range From 5MHZ to 2X\_Q F<sub>Max</sub>/4
- Additional Outputs Available at 2X and ÷2 the System 'Q' Frequency. Also a Q (180° Phase Shift) Output Available.
- All Outputs Have ±36mA Drive (Equal High and Low) CMOS Levels. Can Drive Either CMOS or TTL Inputs. All Inputs Are TTL–Level Compatible
- Test Mode Pin (PLL\_EN) Provided for Low Frequency Testing

The PLL allows the high current, low skew outputs to lock onto a single clock input and distribute it with essentially zero delay to multiple locations on a board. The PLL also allows the MC88916 to multiply a low frequency input clock and distribute it locally at a higher (2X) system frequency.

Three 'Q' outputs (Q0–Q2) are provided with less than 500ps skew between their rising edges. The Q3 output is inverted (180° phase shift) from the 'Q' outputs. A 2X\_Q output runs at twice the 'Q' output frequency. The 2X\_Q output does not meet the stringent duty cycle requirement of the 20 and 25Mhz 68040 microprocessor PCLK input. The 88920 has been designed specifically to provide the 68040 PCLK and BCLK inputs for the low frequency 68040 microprocessor. 68040 designers should refer to the 88920 data sheet for more details. For the 33 and 40MHz 68040, the 2X\_Q output will meet the duty cycle requirements of the PCLK input. The Q/2 output runs at 1/2 the 'Q' frequency. This output is fed back internally, providing a fixed 2X multiplication from the 'Q' outputs to the SYNC input. Since the feedback is done internally (no external feedback pin is provided) the input/output frequency relationships are fixed.

In normal phase–locked operation the PLL\_EN pin is held high. Pulling the PLL\_EN pin low disables the VCO and puts the 88916 in a static 'test mode'. In this mode there is no frequency limitation on the input clock, which is necessary for a low frequency board test environment.

The RST\_OUT(LOCK) pin doubles as a phase–lock indicator. When the RST\_IN pin is <u>held high</u>, the open drain RST\_OUT pin will be pulled actively low until phase–lock is achieved. When phase–lock occurs, th<u>e RST\_OUT(LOCK)</u> is released and a <u>pull-up re</u>sistor will pull the signal high. To give a processor reset signal, the RST\_IN pin is toggled low, and the RST\_OUT(LOCK) pin will stay low for 1024 cycles of the 'Q' output frequency after the RST\_IN pin is brought back high.

#### Description of the RST\_IN/RST\_OUT(LOCK) Functionality

The RST\_IN and R<u>ST\_OUT</u>(LOCK) pins provide a 68030/040 processor reset function, with the RST\_OUT pin also acting as a lock indicator. If the RST\_IN pin is held high during system power–up, the RST\_OUT pin will be in the low state until steady state phase/frequency lock to the input reference is achieved. 1024 'Q' output cycles after phase–lock is achieved the RST\_OUT(LOCK) pin will go into a high impedance\_state, allowing it to be pulled high by an external pull–up resistor (see the <u>AC/DC\_sp</u>ecs for the characteristics of the RST\_OUT(LOCK) pin). If the RST\_IN pin is held low during power–up, the RST\_OUT(LOCK) pin will remain low.

**IDT<sup>™</sup>** Low Skew CMOS PLL Clock Drivers With Processor Reset

### LOW SKEW CMOS PLL CLOCK DRIVER WITH PROCESSOR RESET



MC88916



Pinout: 20-Lead Wide SOIC Package (Top View)

#### Description of the RST\_IN/RST\_OUT(LOCK) Functionality (continued)

After the system start–up is complete and the 88916 is phase–locked to the SYNC input signal (RST\_OUT high), the processor reset functionality can be utilized. When the RST\_IN pin is toggled low (min. pulse width=10nS), RST\_OUT(LOCK) will go to the low state and remain there for 1024 cycles of the 'Q' output frequency (512 SYNC cycles). During the time in which the RST\_OUT(LOCK) is actively pulled low, all the 88916 clock outputs will continue operating correctly and in a locked condition to the SYNC input (clock signals to the 68030/040 family of processors must continue while the processor is in reset). A propagation delay after the 1024th cycle RST\_OUT(LOCK) goes back to the high impedance state to be pulled high by the resistor.

Power Supply Ramp Rate Restriction for Correct 68030 Processor Reset Operation During System Start–up

Because the RST\_OUT(LOCK) pin is an indicator of

phase–lock to the reference source, some constraints must be placed on the power supply ramp rate to make sure the RST\_OUT(LOCK) signal holds the processor in reset during system start–up (power–up). With the recommended loop filter values (see Figure 7) the lock time is approximately 10ms. The phase–lock loop will begin attempting to lock to a reference source (if it is present) when VCC reaches 2V. If the V<sub>CC</sub> ramp rate is significantly slower than 10ms, then the <u>PLL could lock to the reference source, causing</u> RST\_OUT(LOCK) to go high before the 88916 and 68030 processor is fully powered up, violating the proc<u>essor reset</u> specification. Therefore, if it is necessary for the RST\_IN pin to be held high during power–up, the V<sub>CC</sub> ramp rate must be less than 10mS for proper 68030/040 reset op<u>eration.</u>

This ramp rate restriction can be ignored if the RST\_IN pin can be held low during system start-up (which holds RST\_OUT low). The RST\_OUT(LO<u>CK) pin</u> will then be pulled back high 1024 cycles after the RST\_IN pin goes high.

| Symbol          | Parameter                                                              | Value Typ                     | Unit | Test Conditions                    |
|-----------------|------------------------------------------------------------------------|-------------------------------|------|------------------------------------|
| C <sub>IN</sub> | Input Capacitance                                                      | 4.5                           | pF   | V <sub>CC</sub> = 5.0V             |
| C <sub>PD</sub> | Power Dissipation Capacitance                                          | 40                            | pF   | V <sub>CC</sub> = 5.0V             |
| PD <sub>1</sub> | Power Dissipation at 33MHz With $50\Omega$ Thevenin Termination        | 15mW/Output<br>90mW/Device    | mW   | V <sub>CC</sub> = 5.0V<br>T = 25°C |
| PD <sub>2</sub> | Power Dissipation at 33MHz With $50\Omega$ Parallel Termination to GND | 37.5mW/Output<br>225mW/Device | mW   | V <sub>CC</sub> = 5.0V<br>T = 25°C |

#### **CAPACITANCE AND POWER SPECIFICATIONS**

IDT<sup>™</sup> Low Skew CMOS PLL Clock Drivers With Processor Reset

#### **MAXIMUM RATINGS\***

| Symbol                             | Parameter                                 | Limits                       | Unit |
|------------------------------------|-------------------------------------------|------------------------------|------|
| V <sub>CC</sub> , AV <sub>CC</sub> | DC Supply Voltage Referenced to GND       | -0.5 to 7.0                  | V    |
| V <sub>in</sub>                    | DC Input Voltage (Referenced to GND)      | –0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>out</sub>                   | DC Output Voltage (Referenced to GND)     | –0.5 to V <sub>CC</sub> +0.5 | V    |
| l <sub>in</sub>                    | DC Input Current, Per Pin                 | ±20                          | mA   |
| l <sub>out</sub>                   | DC Output Sink/Source Current, Per Pin    | ±50                          | mA   |
| Icc                                | DC $V_{CC}$ or GND Current Per Output Pin | ±50                          | mA   |
| T <sub>stg</sub>                   | Storage Temperature                       | -65 to +150                  | °C   |

\* Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                     | Limits               | Unit |
|-----------------|-------------------------------|----------------------|------|
| VCC             | Supply Voltage                | 5.0 ±10%             | V    |
| V <sub>in</sub> | DC Input Voltage              | 0 to V <sub>CC</sub> | V    |
| Vout            | DC Output Voltage             | 0 to V <sub>CC</sub> | V    |
| Т <sub>А</sub>  | Ambient Operating Temperature | -40 to 85            | °C   |
| ESD             | Static Discharge Voltage      | > 1500               | V    |

#### DC CHARACTERISTICS (T<sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C; V<sub>CC</sub> = 5.0V $\pm 5\%$ )

| Symbol          | Parameter                                   | Vcc          | Guaranteed Limits | Unit | Condition                                                                              |
|-----------------|---------------------------------------------|--------------|-------------------|------|----------------------------------------------------------------------------------------|
| VIH             | Minimum High Level Input Voltage            | 4.75<br>5.25 | 2.0<br>2.0        | V    | $V_{OUT} = 0.1V \text{ or}$<br>$V_{CC} - 0.1V$                                         |
| VIL             | Minimum Low Level Input Voltage             | 4.75<br>5.25 | 0.8<br>0.8        | V    | $V_{OUT} = 0.1V \text{ or}$<br>$V_{CC} - 0.1V$                                         |
| VOH             | Minimum High Level Output Voltage           | 4.75<br>5.25 | 4.01<br>4.51      | V    | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OH</sub> –36mA<br>–36mA |
| V <sub>OL</sub> | Minimum Low Level Output Voltage            | 4.75<br>5.25 | 0.44<br>0.44      | V    | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>IOH +36mA<br>+36mA             |
| I <sub>IN</sub> | Maximum Input Leakage Current               | 5.25         | ±1.0              | μA   | V <sub>I</sub> = V <sub>CC</sub> , GND                                                 |
| Iсст            | Maximum I <sub>CC</sub> /Input              | 5.25         | 2.0 <b>2</b>      | mA   | $V_{I} = V_{CC} - 2.1V$                                                                |
| IOLD            | Minimum Dynamic <sup>3</sup> Output Current | 5.25         | 88                | mA   | V <sub>OLD</sub> = 1.0V Max                                                            |
| IOHD            |                                             | 5.25         | -88               | mA   | V <sub>OHD</sub> = 3.85 Min                                                            |
| ICC             | Maximum Quiescent Supply Current            | 5.25         | 750               | μA   | $V_{I} = V_{CC}, GND$                                                                  |

I<sub>OL</sub> is +12mA for the RST\_OUT output.
The PLL\_EN input pin is not guaranteed to meet this specification.
Maximum test duration 2.0ms, one output loaded at a time.





#### SYNC INPUT TIMING REQUIREMENTS

| Symbol                               | Parameter                                       | Minimum |           | Maximum | Unit |
|--------------------------------------|-------------------------------------------------|---------|-----------|---------|------|
| <sup>t</sup> RISE/FALL<br>SYNC Input | Rise/Fall Time, SYNC Input<br>From 0.8V to 2.0V | -       |           | 5.0     | ns   |
| <sup>t</sup> CYCLE,                  | Input Clock Period                              | 'DW70   | 'DW80     |         |      |
| SYNC Input                           | SYNC Input                                      | 57      | 50        | 200     | ns   |
| Duty Cycle Duty Cycle, SYNC Input    |                                                 |         | 50% ± 25% | )       |      |

#### FREQUENCY SPECIFICATIONS (T<sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C; V<sub>CC</sub> = $5.0V \pm 5\%$ )

|             |                                                           | Guaranteed Minimum |             |      |
|-------------|-----------------------------------------------------------|--------------------|-------------|------|
| Symbol      | Parameter                                                 | MC88916DW70        | MC88916DW80 | Unit |
| Fmax (2X_Q) | Maximum Operating Frequency, 2X_Q Output                  | 70                 | 80          | MHz  |
| Fmax ('Q')  | Fmax ('Q') Maximum Operating Frequency, Q0–Q2, Q3 Outputs |                    | 40          | MHz  |

1. Maximum Operating Frequency is guaranteed with the 88916 in a phase–locked condition, and all outputs loaded at 50Ω terminated to V<sub>CC</sub>/2.

IDT<sup>™</sup> Low Skew CMOS PLL Clock Drivers With Processor Reset

| AC CHARACTERISTICS | $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ | ; V <sub>CC</sub> = 5.0V ± 5%) |
|--------------------|-------------------------------------------------|--------------------------------|
|--------------------|-------------------------------------------------|--------------------------------|

| Symbol                                                      | Parameter                                                                   | Mimimum                                                                                                     | Maximum                                                                                                     | Unit | Condition                                                                                         |
|-------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------|
| <sup>t</sup> RISE/FALL <sup>1</sup><br>All Outputs          | Rise/Fall Time, All Outputs into a 50 $\Omega$ Load                         | 0.3                                                                                                         | 1.6                                                                                                         | ns   | t <sub>RISE</sub> – 0.8V to 2.0V<br>t <sub>FALL</sub> – 2.0V to 0.8V                              |
| <sup>t</sup> RISE/FALL <sup>1</sup><br>2X_Q Output          | Rise/Fall Time into a 20pF Load, With<br>Termination Specified in AppNote 3 | 0.5                                                                                                         | 1.6                                                                                                         | ns   | t <sub>RISE</sub> – 0.8V to 2.0V<br>t <sub>FALL</sub> – 2.0V to 0.8V                              |
| <sup>t</sup> pulse width(a <del>)</del><br>(Q0, Q1, Q2, Q3) | Output Pulse <u>W</u> idth<br>Q0, Q1, Q2, Q3 at V <sub>CC</sub> /2          | 0.5t <sub>cycle</sub> – 0.5                                                                                 | 0.5t <sub>cycle</sub> + 0.5                                                                                 | ns   | 50 $\Omega$ Load Terminated to V <sub>CC</sub> /2 (See App Note 3)                                |
| <sup>t</sup> pulse width(b) <sup>1</sup><br>(2X_Q Output)   | Output Pulse Width40–49MHz2X_Q at VCC/250–65MHz66–80MHz                     | 0.5t <sub>cycle</sub> – 1.5 <b>5</b><br>0.5t <sub>cycle</sub> – 1.0 <b>5</b><br>0.5t <sub>cycle</sub> – 0.5 | 0.5t <sub>cycle</sub> + 1.5 <b>5</b><br>0.5t <sub>cycle</sub> + 1.0 <b>5</b><br>0.5t <sub>cycle</sub> + 0.5 | ns   | 50 $\Omega$ Load Terminated to V <sub>CC</sub> /2 (See App Note 3)                                |
| t <sub>PD</sub> <b>1,4</b><br>SYNC – Q/2                    | SYNC Input to Q/2 Output Delay<br>(Measured at SYNC and Q/2 Pins)           | -0.75                                                                                                       | -0.15                                                                                                       | ns   | With $1M\Omega$ From RC1<br>to An V <sub>CC</sub><br>(See Application Note 2)                     |
|                                                             |                                                                             | +1.25 <b>7</b>                                                                                              | <sub>+3.25</sub> 7                                                                                          | ns   | With $1M\Omega$ From RC1<br>to An GND<br>(See Application Note 2)                                 |
| <sup>t</sup> SKEWr <sup>1,2</sup><br>(Rising)               | Output-to-Output Skew<br>Between Outputs Q0-Q2, Q/2<br>(Rising Edge Only)   | I                                                                                                           | 500                                                                                                         | ps   | Into a $50\Omega$ Load<br>Terminated to V <sub>CC</sub> /2<br>(See Timing Diagram in<br>Figure 6) |
| <sup>t</sup> SKEWf <b>1,2</b><br>(Falling)                  | Output–to–Output Skew<br>Between Outputs Q0–Q2<br>(Falling Edge Only)       | _                                                                                                           | 1.0                                                                                                         | ns   | Into a $50\Omega$ Load<br>Terminated to V <sub>CC</sub> /2<br>(See Timing Diagram in<br>Figure 6) |
| <sup>t</sup> SKEWall <sup>1,2</sup>                         | Output–to–Output Skew<br><u>2X_</u> Q, Q/2, Q0–Q2 Rising<br>Q3 Falling      | _                                                                                                           | 1.0                                                                                                         | ns   | Into a $50\Omega$ Load<br>Terminated to V <sub>CC</sub> /2<br>(See Timing Diagram in<br>Figure 6) |
| <sup>t</sup> LOCK <sup>3</sup>                              | Phase–Lock Acquisition Time,<br>All Outputs to SYNC Input                   | 1                                                                                                           | 10                                                                                                          | ms   |                                                                                                   |
| t <sub>PHL</sub> MR – Q                                     | <u>Pro</u> pagation Delay,<br>MR to Any Output (High–Low)                   | 1.5                                                                                                         | 13.5                                                                                                        | ns   | Into a $50\Omega$ Load<br>Terminated to V <sub>CC</sub> /2<br>(See Timing Diagram in<br>Figure 6) |
| t <sub>REC</sub> , MR to<br>SYNC <b>6</b>                   | Reset Recovery Time rising MR edge to falling SYNC edge                     | 9                                                                                                           | —                                                                                                           | ns   |                                                                                                   |
| t <sub>W</sub> , MR LOW6                                    | Minimum Pulse Width, MR input Low                                           | 5                                                                                                           | —                                                                                                           | ns   |                                                                                                   |
| t <sub>W</sub> , RST_IN LOW                                 | Minimum Pulse Width, RST_IN Low                                             | 10                                                                                                          | _                                                                                                           | ns   | When in Phase–Lock                                                                                |
| <sup>t</sup> PZL                                            | Output Enable Time<br>RST_IN Low to RST_OUT Low                             | 1.5                                                                                                         | 16.5                                                                                                        | ns   | See Application<br>Note 5                                                                         |
| <sup>t</sup> PLZ                                            | Output Enable Time<br>RST_IN High to RST_OUT High Z                         | 1016 'Q' Cycles<br>(508 Q/2 Cycles)                                                                         | 1024 'Q' Cycles<br>(512 Q/2 Cycles)                                                                         | ns   | See Application<br>Note 5                                                                         |

1. These specifications are not tested, they are guaranteed by statistical characterization. See Application Note 1 for a discussion of this methodology.

2. Under equally loaded conditions and at a fixed temperature and voltage. 3. With V<sub>CC</sub> fully powered–on: t<sub>CLOCK</sub> Max is with C1 =  $0.1\mu$ F; t<sub>LOCK</sub> Min is with C1 =  $0.01\mu$ F.

4. See Application Note 4 for the distribution in time of each output referenced to SYNC.

5. Limits do not meet requirements of the 68040 microprocessor. Refer to the 88920 for a low frequency 68040 clock driver.

6. Specification is valid only when the PLL\_EN pin is low.

7. This is a typical specification only, worst case guarantees are not provided.

#### **Application Notes**

- 1. Several specifications can only be measured when the MC88916 is in phase-locked operation. It is not possible to have the part in phase-lock on ATE (automated test equipment). Statistical characterization techniques were used to guarantee those specifications which cannot be measured on the ATE. MC88916 units were fabricated with key transistor properties intentionally varied to create a 14 cell designed experimental matrix. IC performance was characterized over a range of transistor properties (represented by the 14 cells) in excess of the expected process variation of the wafer fabrication area. IC performance to each specification and fab variation were used to set performance limits of ATE testable specifications within those which are to be guaranteed by statistical characterization. In this way, all units passing the ATE test will meet or exceed the non-tested specifications limits.
- 2. A 1M $\Omega$  resistor tied to either Analog V<sub>CC</sub> or Analog GND, as shown in Figure 2, is required to ensure no jitter is present on the MC88916 outputs. This technique causes a phase offset between the SYNC input and the Q0 output, measured at the pins. The tpD spec describes how this offset varies with process, temperature, and voltage. The specs were arrived at by measuring the phase relationship for the 14 lots described in note 1 while the part was in phase–locked operation. The actual measurements were made with a 10MHz SYNC input (1.0ns edge rate from 0.8V to 2.0V). The phase measurements were made at 1.5V. See Figure 2 for a graphical description.







- 3. The pulse width spec for the Q and  $2Q_X$  outputs is referenced to a V<sub>CC</sub>/2 threshold. To translate this down to a 1.5V reference with the same pulse width tolerance, the termination scheme pictured in Figure 3 must be used. This termination scheme is required to drive the PCLK input of the 68040 microprocessor with the 88916 outputs.
- 4. The tpp spec (SYNC to Q/2) guarantees how close the Q/2 output will be locked to the reference input connected to the SYNC input (including temperature and voltage variation). This also tells what the skew from the Q/2 output on one part connected to a given reference input, to the Q/2 output on one or more parts connected to that reference input (assuming equal delay from the reference input to the SYNC input of each part). Therefore the tpp spec is equivalent to a part-to-part specification. However, to correctly predict the skew from a given output on one part to any other output on one or more other parts, the distribution of each output in relation to the SYNC input must be known. This distribution for the MC88916 is provided in Table 1.

TABLE 1. Distribution of Each Output versus SYNC

| Output    | –(ps) | +(ps) |
|-----------|-------|-------|
| 2X_Q      | TBD   | TBD   |
| Q0        | TBD   | TBD   |
| Q1        | TBD   | TBD   |
| <u>Q2</u> | TBD   | TBD   |
| Q3        | TBD   | TBD   |
| Q/2       | TBD   | TBD   |



WITH THE  $1M\Omega$  resistor tied in this fashion the  $T_{PD}$  specification, measured at the input pins is:







Figure 3. MC68040 PCLK Input Termination Scheme



Figure 6. Output/Input Switching Waveforms and Timing Relationships

#### **Timing Notes**

- 1. The MC88916 aligns rising edges of the outputs and the SYNC input, therefore the SYNC input does not require a 50% duty cycle.
- 2. All skew specs are measured between the V<sub>CC</sub>/2 crossing point of the appropriate output edges. All skews are specified as 'windows', not as a ± deviation around a center point.

The tpD spec includes the full temperature range from 0°C to 70°C and the full V<sub>CC</sub> range from 4.75V to 5.25V. If the  $\Delta T$  and  $\Delta V_{CC}$  in a given system are less than the specification limits, the tpD spec window will be reduced. The tpD window for a given  $\Delta T$  and  $\Delta V_{CC}$  is given by the following regression formula:

TBD

5. The RST\_OUT pin is an open drain N–Channel output. Therefore an <u>external pull</u>-up resistor must be provide to pull up the RST\_OUT pin when it goes into the high impedance state (after the MC88916 is phase–locked to the reference input with RST\_IN held high or 1024 'Q' cycles after the RST\_IN pin goes high when the part is locked). In the tpLz and tpzL specifications, a 1KΩ resistor is used as a pull–up as shown in Figure 4.

#### Notes Concerning Loop Filter and Board Layout Issues

- 1. Figure 7 shows a loop filter and analog isolation scheme which will be effective in most applications. The following guidelines should be followed to ensure stable and jitter–free operation:
- 1a. All loop filter and analog isolation components should be tied as close to the package as possible. Stray current passing through the parasitics of long traces can cause undesirable voltage transients at the RC1 pin.
- 1b. The 47Ω resistors, the 10μF low frequency bypass capacitor, and the 0.1μF high frequency bypass capacitor form a wide bandwidth filter that will make the 88916 PLL insensitive to voltage transients from the system digital V<sub>CC</sub> supply and ground planes. This filter will typically ensure that a 100mV step deviation on the digital V<sub>CC</sub> supply will cause no more than a 100ps phase deviation on the 88916 outputs. A 250mV step deviation on V<sub>CC</sub> using the recommended filter values will cause no more than a 250ps phase deviation; if a 25μF bypass capacitor is used (instead of 10μF) a 250mV V<sub>CC</sub> step will cause no more than a 100ps phase deviation.

If good bypass techniques are used on a board design near components which may cause digital V<sub>CC</sub> and ground noise, the above described V<sub>CC</sub> step deviations should not occur at the 88916's digital V<sub>CC</sub> supply. The purpose of the bypass filtering scheme shown in Figure 7

is to give the 88916 additional protection from the power supply and ground plane transients that can occur in a high frequency, high speed digital system.

- There are no special requirements set forth for the loop filter resistors (1M and 330Ω). The loop filter capacitor (0.1uF) can be a ceramic chip capacitor, the same as a standard bypass capacitor.
- 1d. The 1M reference resistor injects current into the internal charge pump of the PLL, causing a fixed offset between the outputs and the SYNC input. This also prevents excessive jitter caused by inherent PLL dead-band. If the VCO (2X\_Q output) is running above 40MHz, the 1M resistor provides the correct amount of current injection into the charge pump (2–3 $\mu$ A). If the VCO is running below 40MHz, a 1.5M $\Omega$  reference resistor should be used.
- 2. In addition to the bypass capacitors used in the analog filter of Figure 7, there should be a  $0.1\mu$ F bypass capacitor between each of the other (digital) four V<sub>CC</sub> pins and the board ground plane. This will reduce output switching noise caused by the 88916 outputs, in addition to reducing potential for noise in the 'analog' section of the chip. These bypass capacitors should also be tied as close to the 88916 package as possible.



Figure 7. Recommended Loop Filter and Analog Isolation Scheme for the MC88916

#### OUTLINE DIMENSIONS



## Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA