



[Order](http://www.ti.com/product/TPSM846C24?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now







SLVSE06B –JANUARY 2018–REVISED JANUARY 2019

# **TPSM846C24 4.5-V to 15-V Input, 0.5-V to 2-V Output, 35-A Power Module**

# <span id="page-0-1"></span>**1 Features**

- <sup>1</sup> Complete Integrated 35-A Power Solution
- Pin Compatible With TPSM846C23 (PMBus)
- Stackable up to 70 A With Current Sharing
- Output Voltage Range 0.5 V to 2 V
- <span id="page-0-2"></span>• Output Voltage Accuracy as Tight as 0.5%
- 15 mm  $\times$  16 mm Footprint (6.4 mm Maximum Height)
- 300-kHz to 1-MHz Switching Frequency
- Synchronization to an External Clock
- Differential Remote Sense
- Power-Good Output
- Prebias Output Monotonic Start-up
- Fixed 3-ms Soft-Start / Soft-Stop Time
- **Overcurrent Protection**
- Operating IC Junction Range: –40°C to +125°C
- Operating Ambient Range: –40°C to +105°C
- Enhanced Thermal Performance: 8.7°C/W
- Meets EN55022 Class A Emissions
- <span id="page-0-0"></span>• Create a Custom Design Using the TPSM846C24 With the WEBENCH<sup>®</sup> [Power Designer](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=TPSM846C24&origin=ODS&litsection=features)

**Simplified Schematic**

# **2 Applications**

- Compact PCI / PCI Express / PXI Express
- Broadband and Communications Infrastructure
- Automated Test and Medical Equipment
- DSP, FPGA, and ASIC Point-of-Load Applications

# **3 Description**

The TPSM846C24 is a 35-A, fixed-frequency, stepdown power module. The module incorporates the controller, power MOSFETs, inductor, and associated components into a rugged, thermally enhanced, surface-mount package. The user supplies the input and output capacitors along with a few other passive components to set the operating parameters of the module. Two modules can be configured to work in parallel to provide up to a 70-A, two-phase power solution.

The 15 mm  $\times$  16 mm component footprint is easy to solder onto a printed circuit board and allows a compact, point-of-load design.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.





# **Efficiency vs Output Current**





# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



**[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)** SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments





# <span id="page-4-0"></span>**6 Specifications**

# <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**6.2 ESD Ratings**

<span id="page-4-4"></span>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-4-3"></span>**6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)



#### **[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

**RUMENTS** 

## <span id="page-5-0"></span>**6.4 Thermal Information**



(1) For more information about thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/pdf/SPRA953)* application report.

(2) The junction-to-ambient thermal resistance,  $R_{\theta JA}$ , applies to devices soldered directly to a 100 mm  $\times$  100 mm, 6-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces  $\mathsf{R}_{\theta\mathsf{J}\mathsf{A}}.$ 

(3) The junction-to-top characterization parameter,  $\psi_{\rm JT}$ , estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7).  $T_J$  =  $\psi_{JT}$  × Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device.

(4) The junction-to-board characterization parameter,  $\psi_{\rm JB}$ , estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7).  $T_J$  =  $\psi_{\rm JB}$  × Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.

# <span id="page-5-1"></span>**6.5 Electrical Characteristics**

Over –40°C to 105°C free-air temperature range, V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.2 V, I<sub>OUT</sub> = I<sub>OUT(max)</sub>,  $f_{\mathsf{SW}}$  = 500 kHz,  $\rm C_{IN1}$  = 4 × 22 µF, 25 V, 1210 ceramic;  $\rm C_{IN2}$  = 2 × 330 µF, 25 V, electrolytic bulk;  $\rm C_{OUT1}$  = 4 × 47 µF, 6.3 V, 1210 ceramic;  $C<sub>OUT2</sub> = 2 × 470 \mu F$ , 6.3 V, polymer bulk (unless otherwise noted)



(1) Specified by design.

(2) The stated limit of the set-point tolerance includes the tolernace of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance is affected by the tolerance of the external  $R_{\text{SET}}$  resistor.

### **Electrical Characteristics (continued)**

Over –40°C to 105°C free-air temperature range,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $I_{OUT}$  =  $I_{OUT(max)}$ ,  $f_{SW}$  = 500 kHz,  $C_{IN1} = 4 \times 22 \,\mu\text{F}$ , 25 V, 1210 ceramic;  $C_{IN2} = 2 \times 330 \,\mu\text{F}$ , 25 V, electrolytic bulk;  $C_{OUT1} = 4 \times 47 \,\mu\text{F}$ , 6.3 V, 1210 ceramic;  $C<sub>OIII2</sub> = 2 \times 470 \mu$ F, 6.3 V, polymer bulk (unless otherwise noted)



(3) Functionality Verified. Limits specified at internal IC test.

Specified by design.

(5) The minimum required output capacitance consists of 4 × 47-µF ceramic capacitors and 2 × 470-µF, 10-mΩ ESR (5 mΩ equivalent).<br>(6) The proper frequency compensation network values are determined by the total amount of The proper frequency compensation network values are determined by the total amount of output capacitance (see [Setting the](#page-12-0) [Compensation Network](#page-12-0)).

(7) The maximum ESR refers to the combined equivalent ESR of all non-ceramic output capacitors. For example, two 10-mΩ ESR capacitors have a combined equivalent ESR of 5 m $\Omega$ .



#### **[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

#### <span id="page-7-0"></span>**6.6 Switching Characteristics**

Over –40°C to 105°C free-air temperature range, V<sub>IN</sub> = 12 V,V<sub>OUT</sub> = 1.2 V, I<sub>OUT</sub> = I<sub>OUT(max)</sub> ,  $f_{\rm SW}$  = 500 kHz,  $C_{\text{IN1}}$  = 4 × 22-µF, 25-V, 1210 ceramic;  $C_{\text{IN2}}$  = 2 × 330-µF, 25-V, electrolytic bulk;  $C_{\text{OUT1}}$  = 4 × 47-µF, 6.3-V, 1210 ceramic;  $\rm C_{\rm OUT2}$  = 2  $\times$  470- $\rm \mu F$ , 6.3-V, polymer bulk (unless otherwise noted)



(1) Specified by design.

(2) Functionality Verified. Limits specified at internal IC test.



## <span id="page-8-0"></span>**6.7 Typical Characteristics (V<sub>IN</sub> = 12 V)**

 $V_{IN}$  = 12 V, T<sub>A</sub> = 25°C, f<sub>SW</sub> = 500 kHz (unless otherwise specified). Safe operating area curves were measured using a Texas Instruments evaluation module (EVM).



Texas **NSTRUMENTS** 

#### **[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

# <span id="page-9-0"></span>**6.8 Typical Characteristics (V<sub>IN</sub> = 5 V)**

 $V_{IN}$  = 5 V, T<sub>A</sub> = 25°C, f<sub>SW</sub> = 500 kHz (unless otherwise specified). Safe operating area curves were measured using a Texas Instruments evaluation module (EVM).





# <span id="page-10-0"></span>**7 Detailed Description**

## <span id="page-10-1"></span>**7.1 Overview**

The TPSM846C24 device is a 35-A, high-performance, synchronous buck power module, enabling high-power density and minimal PCB area. This device implements the industry-standard fixed switching frequency, voltagemode control with input feed-forward topology that responds instantly to input voltage change. The TSPM846C24 device can be synchronized to the external clock to eliminate beat noise and reduce EMI and EMC. Monotonic prebias capability eliminates concerns about damaging sensitive loads. Two TPSM846C24 devices can be paralleled together to provide up to 70-A load. Current sensing for overcurrent protection and current sharing between two devices are implemented by sampling a small portion of the power-stage current which provides accurate information independent of the device temperature.

# **7.2 Functional Block Diagram**

<span id="page-10-2"></span>



### <span id="page-11-0"></span>**7.3 Feature Description**

#### **7.3.1 Minimum Capacitance Requirements**

For proper operation, the minimum required input capacitance network consists of four 22-µF (or two 47-µF) ceramic capacitors plus a 330-µF bulk capacitor. See capacitors C1 thru C5 in [Figure 13](#page-11-1). Place the ceramic capacitors as close as possible to the VIN pins. The ground return path of the capacitors must connect to PGND pins 42, 43, 54, and 59 of the TPSM846C24.

The minimum required output capacitance network consists of four 47-µF (or two 100-µF) ceramic capacitors plus two 470-µF, low-ESR polymer capacitors. See capacitors C10 thru C15 in [Figure 13](#page-11-1). The combined ESR of the polymer capacitors must not be greater than 5 mΩ. Place the ceramic capacitors as close as possible to the VOUT and PGND pins of the module. This minimum network insures good transient response and minimal ripple amplitude. The total amount of output capacitance determines the values of the frequency compensation network. For more details see the *[Setting the Compensation Network](#page-12-0)* section.

Additionally, the analog power path (VINBP) requires its own bypass network consisting of a 10-nF ceramic capacitor (C8 in [Figure 13\)](#page-11-1) and 1-µF ceramic capacitor (C7 in [Figure 13\)](#page-11-1) connected directly across pins 50 and 51 of the module. For proper operation, the two internal power supply rails of the module must also be bypassed. The 6.5-V rail (BP6) requires a 4.7-µF ceramic capacitor (C6 in [Figure 13\)](#page-11-1) placed across pins 48 and 49 of the module with short, direct traces. The 3.3-V rail (BP3) requires a 2.2-µF ceramic capacitor (C9 in [Figure 13\)](#page-11-1) placed very close to pins 47 and 51.



<span id="page-11-1"></span>**Figure 13. Required Capacitor Schematic**



#### **Feature Description (continued)**

#### <span id="page-12-0"></span>**7.3.2 Setting the Compensation Network**

The TPSM846C24 requires an external series resistor and capacitor compensation network to be connected between the DIFFO pin (pin 6) and the FB pin (pin 7). These are  $R_{COMP}$  and  $C_{COMP}$  in [Figure 14.](#page-12-1) The value of these components is determined by the total amount of output capacitance and the switching frequency. TI recommends only ceramic and low-ESR, polymer-type capacitors are. Place these components as close as possible to the module and away from noisy signal traces. Suggested values for R<sub>COMP</sub> and C<sub>COMP</sub> for some typical values of output capacitance are given in [Table 1.](#page-12-2) Final values should be determined by testing system stability using standard power supply evaluation techniques.



Copyright © 2017, Texas Instruments Incorporated

**Figure 14. Compensation Components**

<span id="page-12-2"></span><span id="page-12-1"></span>

**ISTRUMENTS** 

**EXAS** 

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

### **7.3.3 Transient Response**

The TPSM846C24 is designed to have an exceptional output voltage transient response to output current load steps. [Table 2](#page-13-0) shows the voltage deviation for several transient conditions.

<span id="page-13-0"></span>

# **Table 2. Output Voltage Transient Response**

(1) 50% load step at 2.5 A/ $\mu$ s.

(2) The combined equivalent ESR of all non-ceramic output capacitance must be  $\leq 5 \text{ m}\Omega$ .



(1)

#### **7.3.4 Setting the Output Voltage**

The TPSM846C24 output voltage adjustment range is 0.5 V to 2 V. The adjustment method requires a resistor,  $R_{\text{SET}}$ , connected between the FB pin and AGND as shown in [Figure 15](#page-14-0). [Equation 1](#page-14-1) can be used to calculate the  $R_{\text{SET}}$  value for a given output voltage,  $V_{\text{OUT}}$ . Additionally, the  $R_{\text{SET}}$  value can be selected from [Table 3](#page-14-2).



Copyright © 2017, Texas Instruments Incorporated

**Figure 15. RSET Resistor**

<span id="page-14-2"></span><span id="page-14-1"></span><span id="page-14-0"></span>
$$
R_{\text{SET}} = \frac{5}{(V_{\text{OUT}} - 0.5)} \quad (k\Omega)
$$

**Table 3. Standard R**<sub>SET</sub> Resistor Values



#### **7.3.5 Differential Remote Sense**

The TPSM846C24 device implements a differential remote-sense amplifier to provide excellent load regulation by cancelling IR-drop in high-current applications. The VS+ and VS– pins must be Kelvin-connected to the output capacitor bank directly at the load, and routed back to the device as a tightly coupled differential pair. Ensure that these traces are isolated from fast switching signals and high current paths on the final PCB layout, as these can add differential-mode noise.

# **7.3.6 Switching Frequency and Synchronization**

# *7.3.6.1 Setting the Switching Frequency*

The TPSM846C24 is set to a default switching frequency of 500 kHz. To operate the TPSM846C24 at the default switching frequency, connect the RT\_SEL pin (pin 14) to AGND and leave the RT pin (pin 13) open. To change the switching frequency, leave the RT SEL pin open, and connect a resistor from the RT pin (R<sub>RT</sub>) to AGND. Use [Equation 2](#page-15-0) to calculate the  $R_{RT}$  resistor value.

$$
R_{RT} = \frac{18290 + (120 \times V_{IN})}{f_{SW}(kHZ)}(k\Omega)
$$

<span id="page-15-0"></span>The TPSM846C24 devices are designed to operate from 300 kHz to 1 MHz.

# *7.3.6.2 Synchronization*

The TPSM846C24 device can synchronize to an external clock that is ±20% of the free-running frequency set by  $R_{\text{RT}}$ . It is required that the external clock waveform is a square wave with a duty cycle of 50%.

# **7.3.6.2.1 Stand-Alone Device Synchronization**

When power is applied, if no external clocking signal is present on the SYNC pin, the device operates at the switching frequency set by the internal or an external timing resistor. If an external clock signal that meets the specification of the Synchronization section of the *[Switching Characteristics](#page-7-0)* table is applied to the SYNC pin, the device synchronizes to the leading edge of the applied waveform. The rising edge of the PH node lags the rising edge of the clocking waveform by approximately 500 ns. The external clock must be a 50% duty-cycle square wave. The external clock frequency must be with  $\pm 20\%$  of the free-running frequency set by the R<sub>RT</sub> resistor. It is permissible for the SYNC signal to become active after the module has powered-up. If this is done, there is a small disturbance in the output voltage while the module locks to the SYNC clock. If the SYNC signal is lost during operation, the module quickly detects the loss and reverts to switching at the frequency set by the  $R_{BT}$ resistor. A disturbance occurs in the output voltage upon loss of SYNC.

### **7.3.6.2.2 Paralleled Devices Synchronization**

When two TPSM846C24 devices are paralleled, the SYNC pins of the master and the slave must be supplied with a 50% duty cycle clock signal at the desired switching frequency. The master device locks to the rising edge of the clock; the slave locks to the falling edge. The 50% duty cycle requirement insures the modules operate 180 $\degree$  out of phase to minimize ripple. Both the master and slave module must have an  $R_{RT}$  resistor present whose value sets a switching frequency within ±20% of the SYNC clock frequency. See the *[Parallel Application](#page-17-0)* section of the datasheet for more information when paralleling devices.

(2)



#### **7.3.7 Prebiased Output Start-Up**

The TPSM846C24 devices prevent current from being discharged from the output during start-up when a prebiased output condition exists. If the output is prebiased, no PH pulses occur until the internal soft-start voltage rises above the error-amplifier input voltage (FB pin). As soon as the soft-start voltage exceeds the erroramplifier input, and PH pulses start. The device limits synchronous rectification after each PH pulse with a narrow on-time. The on-time of the low-side MOSFET slowly increases on a cycle-by-cycle basis until 128 pulses have been generated and the synchronous rectifier runs fully complementary to the high-side MOSFET. This approach prevents the sinking of current from a prebiased output, and ensures the output-voltage start-up and ramp-to-regulation sequences are smooth and monotonic.

If the prebias voltage is close to or exceeds the  $V_{\text{OUT}}$  setpoint voltage, the mandatory 128 switching cycles, as previously described , may induce a non-monotonic dip in the output voltage. The output voltage quickly recovers to the setpoint value once the 128 cycle interval is completed.

These devices respond to a prebiased output overvoltage condition immediately upon VIN powered up and when the BP6 regulator voltage is above the BP6 UVLO of 3.73 V (typical).

#### **7.3.8 Power-Good (PGOOD) Indicator**

The TPSM846C24 has a built-in power-good signal (PGOOD) which indicates whether the output voltage is within its regulation range. The PGOOD pin is an open drain output that requires a pullup resistor to a voltage source of 5.5 V or less. The recommended pullup resistor value is between 10 k $\Omega$  and 100 k $\Omega$ . Once the output voltage rises above 95% of the set voltage, the PGOOD pin rises to the pullup voltage level. The PGOOD pin is pulled low when the output voltage drops lower than 88% or rises higher than 112% of the nominal set voltage.

The PGOOD signal can be connected to the EN pin of a different device to provide additional controlled turnon and turnoff sequencing.

The PGOOD signal is pulled low when the FB pin is prebiased to higher than 5% above the regulation level. This level of prebias is unusual and it is beneficial to flag a warning in this situation.

#### **NOTE**

The presence of a pullup voltage at the PGOOD pin before input voltage is applied, may cause the PGOOD pin to be pulled above a logic low voltage level. This is due to the limited pulldown capability in an un-powered condition. If this is not desired, increase the pullup resistance or reduce the external pullup supply voltage.

#### **7.3.9 Linear Regulators BP3 and BP6**

The TPSM846C24 device has two onboard linear regulators to provide suitable power for the internal circuitry of the device. Bypass the BP3 and BP6 pins externally for the converter to function properly. The BP3 pin requires a minimum of 2.2  $\mu$ F of capacitance connected to BP\_RTN. The BP6 pin requires a minimum 4.7  $\mu$ F of capacitance connected to BP6\_RTN.

The use of the internal regulators to power other circuits is not recommended because the loads placed on the regulators might adversely affect operation of the controller.

#### **NOTE**

Place bypass capacitors as close as possible to the device pins, with a minimum return loop back to ground and keep the return loop away from fast switching voltage and main current path. For more information, see the *[Layout](#page-23-1)* section. Poor bypassing can degrade the performance of the regulator.



#### **[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

#### <span id="page-17-0"></span>**7.3.10 Parallel Application**

Two TPSM846C24 devices can be paralleled for increased output current up to 70 A. Multiple connections must be made between the paralleled devices and the component selection is slightly different than for a stand-alone TPSM846C24 device. [Figure 16](#page-17-1) shows a typical schematic for two TPSM846C24 devices in parallel. Parallel operation can be evaluated using the TPSM846C24DEVM-007 evaluation board.



<span id="page-17-1"></span>



#### **7.3.11 Parallel Operation**

To operate two TPSM846C24 devices in parallel, one of the devices must act as the master and the other act as a slave. To configure one of the devices as the slave device, connect a 1-kΩ resistor between the device FB pin and BP3 pin. Additionally, the SYNC, VSHARE, and ISHARE pins of both devices must be connected as shown in [Figure 16.](#page-17-1) Both devices share the same VSHARE voltage. Essentially, the internal COMP voltage is shared between the two devices by connecting the VSHARE pin of each device together. By connecting the ISHARE pins of each device, the sensed current in each phase is compared, then the error current is added into the internal COMP. The resulting voltage is compared with the PWM ramp to generate the PWM pulse. This current sharing loop maintains the current balance between devices.

In addition to sharing the same internal COMP voltage, the VSHARE pin is also used for fault communication between the loop master and slave devices. The VSHARE pin voltage is pulled low if any device encounters any fault conditions so that the other device sharing VSHARE pin is alerted and stops switching accordingly.

When configured for parallel operation, the SYNC pins of the master and the slave must be supplied with a 50% duty cycle clock signal at the desired switching frequency. The master device locks to the rising edge of the clock; the slave locks to the falling edge. The 50% duty cycle requirement insures the modules operate 180° out of phase to minimize ripple. Both the master And Slave module must have an  $R_{BT}$  resistor present whose value sets a switching frequency within ±20% of the SYNC clock frequency.

An optional high-frequency capacitor can be added between the VSHARE pin and ground in noisy systems, but the capacitance must not exceed 10 pF.

If operating conditions result in an on-time pulse width of ≤ 150 ns, jitter may be observed on the master and slave PH pins. The addition of a 10-kΩ resistor in series with the ISHARE connection between the devices helps to reduce, but may not eliminate, the jitter.

#### **7.3.12 Overtemperature Protection**

An internal temperature sensor based off the bandgap reference protects the TPSM846C24 device from thermal runaway. The internal thermal shutdown threshold,  $T_{SD}$ , is fixed at 145°C (typical). When the device senses a temperature above  $T_{SD}$ , power conversion stops until the sensed junction temperature decreases by the amount of the thermal shutdown hysteresis,  $T_{HYST}$  (25°C typical). The response to an over temperature fault is to shut down and then restart.

#### **7.3.13 Overcurrent Protection**

Both low-side overcurrent and high-side short circuit protection are implemented. The low-side MOSFET average current is compared to the fault threshold. High-side pulses are terminated on a cycle-by-cycle basis whenever the current through the high-side MOSFET exceeds the fixed short-circuit threshold.

When either a low-side overcurrent or high-side short-circuit threshold is exceeded in a switching cycle, a counter is incremented. If no overcurrent condition is detected in a switching cycle, the counter is decremented. If the counter counts to three, an overcurrent fault condition is declared, and the output shuts down and restarts after approximately 21 ms.

#### **7.3.14 Output Overvoltage and Undervoltage Protection**

The TPSM846C24 device includes both output-overvoltage protection and output undervoltage protection capability by comparing the FB pin voltage to internal pre-set voltages.

If the FB pin voltage rises above the output overvoltage-protection threshold, the device terminates normal switching and turns on the low-side MOSFET to discharge the output capacitor and prevent further increases in the output voltage. The device declares an OV fault and enters continuous-restart-hiccup mode. The TPSM846C24 device responds to the output overvoltage condition immediately upon VIN powered up and BP6 regulator voltage above its own UVLO of 3.73 V (typical).

If the FB pin voltage falls below the undervoltage protection level after soft start has completed, the device terminates normal switching and forces both the high-side and low-side MOSFETs off, and begins a hiccup timeout delay prior to restart.

Copyright © 2018–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSE06B&partnum=TPSM846C24)*



### <span id="page-19-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Active Mode**

The TPSM846C24 device operates in continuous conduction mode (CCM) at a fixed frequency, regardless of the output current. For the first 128 switching cycles, the low-side MOSFET on-time is slowly increased to prevent excessive current sinking in the event the device is started with a prebiased output. Following the first 128 clock cycles, the low-side MOSFET and the high-side MOSFET on-times are fully complementary.

#### **7.4.2 Shutdown Mode**

The TPSM846C24 uses the EN pin to enable or disable power conversion. The EN pin must be pulled high to allow power conversion.

The EN pin provides electrical ON and OFF control for the TPSM846C24. When the EN pin voltage is below the EN low threshold, the device is in shutdown mode. In shutdown mode the stand-by current is 7.7 mA typically with  $V_{IN}$  = 12 V. The TPSM846C24 also employs undervoltage lockout protection. If  $V_{IN}$  is below the UVLO level, the output of the regulator is turned off.



# <span id="page-20-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-20-1"></span>**8.1 Typical Application**

The TPSM846C24 is a highly-integrated, synchronous step-down DC-DC power module. The TPSM846C24 converts a higher DC-input voltage to a lower DC-output voltage, with a maximum output current of 35 A. Use the following design procedure to select key component values and select the appropriate features.



Copyright © 2017, Texas Instruments Incorporated

**Figure 17. Typical Application Schematic**

## **Typical Application (continued)**

### **8.1.1 Design Requirements**

For this design example, use the parameters listed in [Table 4](#page-21-0) and follow the design procedures below.

<span id="page-21-0"></span>

#### **Table 4. Design Parameters**

### **8.1.2 Detailed Design Procedure**

### *8.1.2.1 Custom Design With WEBENCH® Tools*

[Click here](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=TPSM846C24&origin=ODS&litsection=application) to create a custom design using the TPSM846C24 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

### *8.1.2.2 Setting the Output Voltage*

<span id="page-21-1"></span>The output voltage of the TPSM846C24 is designed to be set by the  $R_{\text{SET}}$  resistor. Use [Equation 3](#page-21-1) to calculate the  $R_{\text{SFT}}$  resistor value.

$$
R_{\text{SET}} = \frac{5}{(V_{\text{OUT}} - 0.5)} \quad (k\Omega)
$$

To set the output voltage to 1.2 V, using [Equation 3](#page-21-1), the calculated value of  $R_{\text{SFT}}$  is 7.14 kΩ. The nearest E96 resistor value is 7.15 k $\Omega$ 

### *8.1.2.3 Input and Output Capacitance*

The minimum required input capacitance network consists of four 22-µF (or two 47-µF) ceramic capacitors plus a 330-µF bulk capacitor. The minimum required output capacitance network consists of four 47-µF (or two 100-µF) ceramic capacitors plus two 470-µF, low ESR polymer capacitors. The combined ESR of the polymer capacitors must not be greater than 5 mΩ. Additional input and output capacitors can be added to improve ripple or transient response.

In this design example, the minimum required input and output capacitance is used.

### *8.1.2.4 Selecting the Compensation Components*

The TPSM846C24 requires an external series resistor and capacitor compensation network to be connected between the DIFFO pin (pin 6) and the FB pin (pin 7). The value of these components is determined by the total amount of output capacitance.

In this design example, the value of  $R_{COMP}$  and  $C_{COMP}$  is selected from [Table 1](#page-12-2) based on the total amount of output capacitance of 1120 μF. R<sub>COMP</sub> = 1 kΩ and C<sub>COMP</sub> = 1000 pF.



#### *8.1.2.5 Setting the Switching Frequency*

The TPSM846C24 is set to a default switching frequency of 500 kHz. To operate the TPSM846C24 at the default switching frequency, connect the RT\_SEL pin (pin 14) to AGND and leave the RT pin (pin 13) open.

In this design example, the switching frequency is selected to operate at the default switching frequency of 500 kHz by connecting RT\_SEL pin to AGND and the  $R_{RT}$  resistor is left open.

#### *8.1.2.6 Power Good (PGOOD)*

Applications requiring voltage rail sequencing can benefit from the PGOOD signal present with the TPSM846C24. The PGOOD pin is an open-drain output. When the output voltage is typically between 95% and 105% of the setpoint, the PGOOD pin pulldown is released and the pin floats, requiring an external pullup resistor for a high signal. A 10-kΩ pullup resistor is placed between the PGOOD pin and the BP3 rail.

#### *8.1.2.7 ON/OFF Control (EN)*

The EN signal is used to turn the power conversion function of the module ON and OFF. The EN signal is an active high signal; that is, the EN pin must be pulled high for power conversion to occur. The EN pin requires an external pullup resistor for a high signal. A 10-kΩ pullup resistor is placed between the EN pin and the BP3 rail



#### **8.1.3 Application Curves**



# <span id="page-23-0"></span>**9 Power Supply Recommendations**

The TPSM846C24 device is designed to operate from an input voltage supply between 4.5 V and 15 V. This supply must be well regulated. These devices are not designed for split-rail operation. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *[Layout](#page-23-1)* section.

# <span id="page-23-1"></span>**10 Layout**

#### <span id="page-23-2"></span>**10.1 Layout Guidelines**

Layout is critical for good power-supply design. [Figure 20](#page-24-1) and [Figure 21](#page-24-2) show top-side and bottom-side PCBlayout configuration for recommended component placement. Additional power, ground and signal layers are present in any PCB design. A list of PCB layout considerations using these devices is listed as follows:

- Place the input bypass capacitors as close as physically possible to the VIN and PGND pins. Additionally, a high-frequency bypass capacitor on the VIN pins can help reduce switching spikes. This capacitor can be placed on the bottom side of the PCB directly underneath the device to keep a minimum loop.
- The BP6 bypass capacitor carries a large switching current for the gate driver. Bypassing the BP6 pin to BP6 RTN with a low-impedance path is very critical to the stable operation of the TPSM846C24 device. Place the BP6 high-frequency bypass capacitor as close as possible to the device pins 48 and 49.
- The VINBP and BP3 pins also require good local bypassing. Place bypass capacitors as close as possible to the device pins and BP\_RTN. Poor bypassing on the VINBP and BP3 pins can degrade the performance of the device.
- Place signal components as close as possible to the pins to which they are connected. These components include the feedback resistors and the RT resistor. Keep these components away from fast switching voltage and current paths. Terminate these components to AGND with a minimum return loop.
- Route the VS+ and VS– lines from the output capacitor bank at the load back to the device pins as a tightly coupled differential pair. These traces must be kept away from switching or noisy areas which can add differential-mode noise.
- Use caution when routing of the SYNC, VSHARE and ISHARE traces for parallel configurations. The SYNC trace carries a rail-to-rail signal and must be routed away from sensitive analog signals, including the VSHARE, ISHARE, RT, and FB signals. The VSHARE and ISHARE traces must also be kept away from fast switching voltages or currents formed by the VIN, PH, and BP6 pins.



#### <span id="page-24-0"></span>**10.2 Layout Example**



**Figure 20. PCB Top-side Layout Recommendation**

<span id="page-24-1"></span>

<span id="page-24-2"></span>**Figure 21. PCB Bottom-side Layout Recommendation**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

**INSTRUMENTS** 

Texas

#### <span id="page-25-0"></span>**10.3 Package Specifications**



## <span id="page-25-1"></span>**10.4 EMI**

The TPSM846C24 is compliant with EN55022 Class A radiated emissions. [Figure 22](#page-25-2) to [Figure 25](#page-26-0) show typical examples of radiated emissions plots for the TPSM846C24. The EMI plots were taken using an [EVM](http://www.ti.com/tool/tpsm846c24evm-006) with a resistive load and input power was provided using a lead acid battery. All graphs show plots of the antenna in the horizontal and vertical positions.





<span id="page-25-2"></span>





# **EMI (continued)**







<span id="page-26-0"></span>**Figure 25. Radiated Emissions 5-V Input, 1.2-V Output, 35-A Load Horizontal Antenna**



#### **[TPSM846C24](http://www.ti.com/product/tpsm846c24?qgpn=tpsm846c24)**

SLVSE06B –JANUARY 2018–REVISED JANUARY 2019 **[www.ti.com](http://www.ti.com)**

### <span id="page-27-0"></span>**10.5 Mounting and Thermal Profile Recommendation**

Proper mounting technique adequately covers the exposed thermal pad with solder. Excessive heat during the reflow process can affect electrical performance. [Figure 26](#page-27-1) shows the recommended reflow-oven thermal profile. Proper post-assembly cleaning is also critical to device performance. Refer to *[Power Module MSL Ratings and](http://www.ti.com/lit/pdf/slva840) [Reflow Ratings](http://www.ti.com/lit/pdf/slva840)* for more information.



Time (s)

**Figure 26. Recommended Reflow-Oven Thermal Profile**

<span id="page-27-1"></span>

|                              | <b>PARAMETER</b>                                                | <b>MIN</b> | <b>MAX</b><br><b>TYP</b> | <b>UNIT</b>       |
|------------------------------|-----------------------------------------------------------------|------------|--------------------------|-------------------|
| <b>RAMP UP AND RAMP DOWN</b> |                                                                 |            |                          |                   |
| $r_{\text{RAMP(up)}}$        | Average ramp-up rate, $T_{S(max)}$ to $T_P$                     |            | 3                        | $\rm ^{\circ}C/s$ |
| $r_{\text{RAMP}(down)}$      | Average ramp-down rate, $T_P$ to $T_{S(max)}$                   |            | 6                        | $\rm ^{\circ}C/s$ |
| <b>PRE-HEAT</b>              |                                                                 |            |                          |                   |
| $T_S$                        | Preheat temperature                                             | 150        | 200                      | °C                |
| $t_{\rm S}$                  | Preheat time, $T_{S(min)}$ to $T_{S(max)}$                      | 60         | 120                      | s                 |
| <b>REFLOW</b>                |                                                                 |            |                          |                   |
| $T_L$                        | Liquidous temperature                                           |            | 217                      | °C                |
| $T_{\mathsf{P}}$             | Peak temperature                                                |            | 260                      | °C                |
| t                            | Time maintained above liquidous temperature, T <sub>1</sub>     | 60         | 150                      | s                 |
| t <sub>P</sub>               | Time maintained within $5^{\circ}$ C of peak temperature, $T_P$ | 20         | 30                       | s                 |
| $t_{25P}$                    | Total time from 25 $\degree$ C to peak temperature, $T_P$       |            | 480                      | s                 |





# <span id="page-28-0"></span>**11 Device and Documentation Support**

### <span id="page-28-1"></span>**11.1 Device Support**

#### **11.1.1 Development Support**

#### *11.1.1.1 Custom Design With WEBENCH® Tools*

[Click here](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=TPSM846C24&origin=ODS&litsection=device_support) to create a custom design using the TPSM846C24 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current  $(I_{\text{OUT}})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

### <span id="page-28-2"></span>**11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-28-3"></span>**11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-28-4"></span>**11.4 Trademarks**

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-28-5"></span>**11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-28-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.



# <span id="page-29-0"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### <span id="page-29-1"></span>**12.1 Tape and Reel Information**



Pocket Quadrants

![](_page_29_Picture_226.jpeg)

![](_page_30_Picture_0.jpeg)

![](_page_30_Figure_3.jpeg)

![](_page_30_Picture_51.jpeg)

![](_page_31_Picture_0.jpeg)

www.ti.com 22-May-2019

# **PACKAGING INFORMATION**

![](_page_31_Picture_209.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**

![](_page_32_Figure_4.jpeg)

![](_page_32_Figure_5.jpeg)

## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_32_Figure_7.jpeg)

![](_page_32_Picture_171.jpeg)

Texas<br>Instruments

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Mar-2021

![](_page_33_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_33_Picture_57.jpeg)

![](_page_34_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **MOL0059A QFM - 6.4 mm max height**

PLASTIC QUAD FLAT MODULE

![](_page_34_Figure_5.jpeg)

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.

![](_page_34_Picture_10.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **MOL0059A QFM - 6.4 mm max height**

PLASTIC QUAD FLAT MODULE

![](_page_35_Figure_4.jpeg)

NOTES: (continued)

4. This package is designed to be soldered to the thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_35_Picture_8.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **MOL0059A QFM - 6.4 mm max height**

PLASTIC QUAD FLAT MODULE

![](_page_36_Figure_4.jpeg)

![](_page_36_Picture_5.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **MOL0059A QFM - 6.4 mm max height**

PLASTIC QUAD FLAT MODULE

![](_page_37_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_37_Picture_7.jpeg)

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated