## **NR264S**



### **Description**

The NR264S is synchronous rectification buck converter IC with built-in power MOSFET. In light load, the IC operates with the pulse skip mode to improve the efficiency. By using the peak current control method, the IC stably operates with a low ESR capacitor such as a ceramic capacitor. The IC has the various protections such as the overcurrent protection, the undervoltage lockout, and the thermal shutdown.

The IC achieves the switching regulator circuit with few components and small mounting area.

#### **Features**

- Synchronous Rectification
- Operation Modes:

Normal Load: Current Mode PWM Control Light Load: Pulse Skip Operation

• Maximum Efficiency (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V) Normal Load: 94%

Light Load ( $I_{OUT} = 10 \text{ mA}$ ): 86%

- Stable with a Low ESR Ceramic Output Capacitor
- Soft-start Period Adjustment by External Capacitor
- Enable Function
- Frequency Limitation Function (Pulse Skip Frequency in Light Load is Limited to 28 kHz)
- Protections:

Overcurrent Protection (OCP): Drooping Type, Autorestart

Thermal Shutdown (TSD): Auto-restart

Undervoltage Lockout (UVLO)

Output Short Circuit Protection: Burst Oscillation Operation (Hiccup)

## **Typical Application**



#### **Package**

SOP8



Not to scale

#### **Specifications**

- Input Voltage, V<sub>IN</sub>: 8.0 V to 31 V
- Output Voltage, V<sub>OUT</sub>: 3 V to 18 V
- Output Current, I<sub>OUT</sub>: 1 A
- Fixed Operating Frequency: 500 kHz

#### **Applications**

- White Goods
- Audio Visual Equipment
- Office Automation Equipment
- Other Switched Mode Power Supply (SMPS)

## **Contents**

| Description                                                                        | 1  |
|------------------------------------------------------------------------------------|----|
| Contents                                                                           | 2  |
| 1. Absolute Maximum Ratings                                                        | 3  |
| 2. Recommended Operating Conditions                                                |    |
| 3. Electrical Characteristics                                                      |    |
|                                                                                    |    |
| 4. Block Diagram                                                                   |    |
| 5. Pin Configuration Definitions                                                   | 6  |
| 6. Typical Application                                                             | 7  |
| 7. Physical Dimensions                                                             | 8  |
|                                                                                    |    |
|                                                                                    |    |
| 9. Operational Descriptions                                                        | 9  |
| 9.1 PWM Output Control                                                             |    |
| 9.2 Enable Function                                                                |    |
|                                                                                    |    |
| 9.4 Thermal Shutdown                                                               |    |
| 9.5 Overcurrent Protection and Output Short Circuit Protection 9.6 Pulse Skip Mode | 12 |
| •                                                                                  |    |
| 10. Design Notes                                                                   | 13 |
| 10.1 Thermal Derating                                                              |    |
| 10.2 External Components                                                           |    |
| 10.2.1 Inductor                                                                    |    |
| 10.2.2 Input/Output Capacitor                                                      |    |
| 10.3 Output Voltage Setting Resistor (R <sub>FB1</sub> and R <sub>FB2</sub> )      |    |
| 10.4 Phase Compensation (COMP Pin)                                                 |    |
| 10.5 Spike Noise Reduction Methods                                                 |    |
| 10.6 For Applications Where Output Voltage Is Higher than Input Voltage            |    |
| 10.7 PCB Layout                                                                    |    |
| 10.8 Using Bead-core                                                               | 17 |
| 11. Pattern Layout Example                                                         | 18 |
| 12. Typical Characteristics                                                        | 20 |
| Important Notes                                                                    | 22 |

## **NR264S**

## 1. Absolute Maximum Ratings

Unless otherwise specified,  $T_A = 25$  °C. Current polarities are defined as follows: current going into the IC (sinking)

is positive current (+); current coming out of the IC (sourcing) is negative current (-).

| Parameter                                             | Symbol               | Conditions                                            | Ratings      | Unit |
|-------------------------------------------------------|----------------------|-------------------------------------------------------|--------------|------|
| Input Voltage                                         | $V_{\rm IN}$         |                                                       | -0.3 to 35   | V    |
| BS Pin Voltage                                        | V <sub>BS</sub>      |                                                       | -0.3 to 40.5 | V    |
| Valence between DC and CW Dine                        | 17                   | DC                                                    | -0.3 to 5.5  | V    |
| Voltage between BS and SW Pins                        | $V_{\mathrm{BS-SW}}$ | Pulse width ≤10 ns                                    | 8            | V    |
|                                                       |                      | DC                                                    | -1 to 35     |      |
| SW Pin Voltage                                        | $V_{SW}$             | Pulse width ≤100 ns                                   | -2 to 35     | V    |
|                                                       |                      | Pulse width ≤10 ns                                    | -6 to 35     |      |
| FB Pin Voltage                                        | $V_{FB}$             |                                                       | -0.3 to 6.0  | V    |
| COMP Pin Voltage                                      | V <sub>COMP</sub>    |                                                       | -0.3 to 6.0  | V    |
| EN Pin Voltage                                        | $V_{\rm EN}$         |                                                       | -0.3 to 6.0  | V    |
| SS Pin Voltage                                        | V <sub>SS</sub>      |                                                       | -0.3 to 6.0  | V    |
| SS Pin Sink Current                                   | $I_{SSB}$            |                                                       | 5.0          | mA   |
| Power Dissipation <sup>(1)</sup>                      | $P_{\mathrm{D}}$     | Mounted on the board (see Section 11), $T_J = 150$ °C | 1.56         | W    |
| Junction Temperature <sup>(2)</sup>                   | $T_{J}$              |                                                       | -40 to 150   | °C   |
| Storage Temperature                                   | $T_{STG}$            |                                                       | -40 to 150   | °C   |
| Junction-to-Lead <sup>(3)</sup><br>Thermal Resistance | $\theta_{	ext{J-L}}$ |                                                       | 60           | °C/W |
| Junction-to-Ambient<br>Thermal Resistance             | $\theta_{	ext{J-A}}$ | Mounted on the board (see Section 11)                 | 80           | °C/W |

<sup>(1)</sup> Limited by thermal shutdown.

<sup>(2)</sup> The temperature detection of thermal shutdown is about 165 °C.

<sup>(3)</sup> The lead temperature is measured at pin 4.

#### **Recommended Operating Conditions** 2.

| Parameter                                    | Symbol           | Conditions      | Min. | Max. | Unit |
|----------------------------------------------|------------------|-----------------|------|------|------|
| Input Voltage                                | $V_{IN}$         |                 | (1)  | 31   | V    |
| Output Current <sup>(2)</sup>                | I <sub>OUT</sub> | $L = 6.8 \mu H$ | 0    | 1.0  | A    |
| Output Voltage                               | V <sub>OUT</sub> |                 | 3    | 18   | V    |
| Operating Ambient Temperature <sup>(2)</sup> | $T_A$            |                 | -40  | 85   | °C   |
| Operating Junction Temperature               | $T_{J}$          |                 | -40  | 125  | °C   |

<sup>(1)</sup> See Figure 2-1.
(2) Must be used in the range of thermal derating (see Section 10.1).



Figure 2-1. NR264S Minimum Input Voltage

## 3. Electrical Characteristics

Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-).

Unless otherwise specified,  $T_A = 25$  °C.

| Parameter                                              | Symbol                    | Conditions                                                                                            | Min  | Тур.  | Max  | Unit  |
|--------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| Reference Voltage                                      | $V_{REF}$                 | $V_{IN} = 12 \text{ V}, I_{OUT} = 0.5 \text{ A}$                                                      | 0.78 | 0.80  | 0.82 | V     |
| Output Voltage Temperature<br>Coefficient              | $\Delta V_{OUT}/\Delta T$ | $V_{IN} = 12 \text{ V}, I_{OUT} = 0.5 \text{ A},$<br>-40 °C to 85 °C                                  | _    | ±0.05 | _    | mV/°C |
| Operating Frequency                                    | $f_{O}$                   | $V_{IN} = 12 \text{ V}, V_{OUT} = 5.0 \text{ V},$<br>$I_{OUT} = 0.5 \text{ A}$                        | -30% | 500   | 30%  | kHz   |
| Line Regulation*                                       | $ m V_{LINE}$             | $V_{IN} = 8 \text{ V to } 31 \text{ V},$<br>$V_{OUT} = 5.0 \text{ V},$<br>$I_{OUT} = 0.5 \text{ A}$   |      | 50    |      | mV    |
| Load Regulation*                                       | $V_{LOAD}$                | $V_{IN} = 12 \text{ V},$<br>$V_{OUT} = 5.0 \text{ V},$<br>$I_{OUT} = 0.1 \text{ A to } 1.0 \text{ A}$ | _    | 50    | _    | mV    |
| Output Current at Overcurrent<br>Protection Activation | $I_S$                     | $V_{IN} = 12 \text{ V}, V_{OUT} = 5.0 \text{ V}$                                                      | 1.1  | 1.5   | 2.6  | A     |
| Operating Circuit Current                              | $I_{IN}$                  | $V_{IN} = 12 \text{ V}, V_{EN} = 0 \text{ V},$<br>$I_{OUT} = 0 \text{ mA}$                            |      | 400   |      | μΑ    |
| Quiescent Circuit Current                              | I <sub>IN(OFF)</sub>      | $V_{IN} = 12 \text{ V}, V_{EN} = \text{open}$                                                         |      | 25    | _    | μΑ    |
| UVLO Threshold Voltage                                 | $V_{\rm UVLO}$            | V <sub>IN</sub> increases                                                                             | 5    | 6     | 7    | V     |
| UVLO Hysteresis Voltage                                | V <sub>UVLO_HYS</sub>     | UVLO on to UVLO off                                                                                   |      | 0.55  |      | V     |
| SS Pin Capacitor Charge Current                        | I <sub>SS</sub>           | $V_{SS} = 0 \text{ V}, V_{IN} = 12 \text{ V}$                                                         | -8.5 | -5.0  | -2.5 | μΑ    |
| EN Pin Sink Current                                    | I <sub>EN</sub>           | $V_{EN} = 5 \text{ V}, V_{IN} = 12 \text{ V}$                                                         |      | 10    | 30   | μΑ    |
| EN Pin Off Threshold Voltage                           | $V_{EN}$                  | V <sub>IN</sub> = 12 V                                                                                | 0.7  | 1.4   | 2.1  | V     |
| EN Pin Hysteresis Voltage                              | V <sub>EN_HYS</sub>       | V <sub>IN</sub> = 12 V                                                                                |      | 0.15  |      | V     |
| Maximum Duty Cycle*                                    | $D_{MAX}$                 | V <sub>IN</sub> = 12 V                                                                                |      | 85    |      | %     |
| Minimum On-time*                                       | t <sub>ON(MIN)</sub>      | V <sub>IN</sub> = 12 V                                                                                |      | 200   |      | ns    |
| Thermal Shutdown Operation Temperature *               | $T_{SD}$                  | V <sub>IN</sub> = 12 V                                                                                | 151  | 165   | _    | °C    |
| Thermal Shutdown Restart<br>Hysteresis*                | T <sub>SD_HYS</sub>       | $V_{IN} = 12 \text{ V}$                                                                               |      | 15    |      | °C    |
| High-side Power MOSFET On-resistance*                  | R <sub>ONH</sub>          | $V_{IN} = 12 \text{ V}$                                                                               | _    | 250   | _    | mΩ    |
| Low-side Power MOSFET On-resistance*                   | R <sub>ONL</sub>          | $V_{IN} = 12 \text{ V}$                                                                               | _    | 200   | _    | mΩ    |
| Error Amplifier Voltage Gain*                          | AEA                       |                                                                                                       | _    | 800   | _    | V/V   |
| Error Amplifier Transformer<br>Conductance*            | GEA                       |                                                                                                       | _    | 800   | _    | μA/V  |
| Current Sense Amplifier Impedance*                     | GCS                       |                                                                                                       | _    | 1.5   | _    | A/V   |

<sup>\*</sup> Guaranteed by design.

## 4. Block Diagram



## 5. Pin Configuration Definitions



| Pin    | Pin  | Description                                                                                                                                                                                                                       |  |  |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number | Name |                                                                                                                                                                                                                                   |  |  |
| 1      | SS   | Soft-start period setting pin. Capacitor for soft-start period setting is connected between the SS and GND pins.                                                                                                                  |  |  |
| 2      | BS   | Power supply pin for the high-side MOSFET drive circuit. Connect a capacitor between the SW and BS pins.                                                                                                                          |  |  |
| 3      | SW   | Output pin. The LC filter for the output is connected to the SW pin.                                                                                                                                                              |  |  |
| 4      | GND  | Ground                                                                                                                                                                                                                            |  |  |
| 5      | IN   | Power supply input pin of the IC                                                                                                                                                                                                  |  |  |
| 6      | EN   | Enable signal input pin.  When the EN pin input is low level, the regulator is enabled. When it is high level (or open), the regulator is disabled.                                                                               |  |  |
| 7      | FB   | Feedback pin, which compares the reference voltage with output voltage. The feedback threshold voltage is 0.80 V. The output voltage is divided by $R_{FB1}$ and $R_{FB2}$ . The voltage across $R_{FB2}$ is input to the FB pin. |  |  |
| 8      | COMP | External phase compensation pin                                                                                                                                                                                                   |  |  |

## 6. Typical Application



Figure 6-1. Typical Application

Table 6-1. Reference Value ( $V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V}$ )

| Symbol      | Reference Value |
|-------------|-----------------|
| $C_{ m IN}$ | 10 μF, 50 V     |
| $C_{OUT}$   | 22 μF, 25 V     |
| $C_{BS}$    | 0.1 μF          |
| $C_{SS}$    | 0.1 μF          |
| $C_{S}$     | 1400 pF         |
| $C_P$       | Open            |
| L           | 6.8 μΗ*         |
| $R_S$       | 18 kΩ           |
| $R_{FB1}$   | 84 kΩ           |
| $R_{FB2}$   | 16 kΩ           |

<sup>\*</sup> Minimum value of inductor when the control duty cycle is set less than 0.5. When  $\Delta I_L$  is decreased, the required inductance is increased.

## 7. Physical Dimensions

## • SOP8 Package



#### **NOTES:**

- Dimensions in millimeters
- Bare lead frame: Pb-free (RoHS compliant)

## • SOP8 Land Pattern Example



#### 8. Marking Diagram



## 9. Operational Descriptions

All the characteristic values given in this section are typical values, unless they are specified as minimum or maximum. Current polarities are defined as follows: current going into the IC (sinking) is positive current (+); current coming out of the IC (sourcing) is negative current (-).



Figure 9-1. Basic Structure of Buck Regulator with PWM Control by Current Mode Control

#### 9.1 PWM Output Control

The PWM control circuit of the IC consists of the current detection amplifier, the error amplifier, the PWM comparator, and the slope superimposed circuit. The duty cycle is controlled by comparing with  $V_{TRIP}$  and  $V_{COMP}$  in the PWM comparator.  $V_{TRIP}$  is the drain current feedback signal detected by the current detection amplifier.  $V_{COMP}$  is the error amplification signal generated by the error amplifier with the output voltage and the reference voltage.

The slope superimposed circuit is for avoiding the sub-harmonic oscillation that is generated at the duty cycle of 50% or more. The slope signal is superimposed to the feedback signal,  $V_{TRIP}$ .

 $C_{BS}$  in Figure 9-1 is the boost capacitor that is a power supply for driving the high-side circuit in the IC and the high-side switch (M1). The power is supplied to the output by the high-side MOSFET (M1) and the low-side MOSFET (M2).

When the IN pin voltage becomes the UVLO Threshold Voltage,  $V_{\rm UVLO} = 6$  V, or more while the EN pin voltage is threshold voltage or less, the SS pin voltage increases. M2 is turned on to charge  $C_{\rm BS}$  before the SS pin voltage reaches 0.6 V. After that, when the SS pin voltage increases 0.6 V or more, the IC starts the switching operation. M1 and M2 repeat on and off alternately. When M1 is turned on, the current of inductor, L, is increased, and the output of current detection amplifier is also increased. In the PWM comparator, when  $V_{\rm TRIP}$  exceeds  $V_{\rm COMP}$ , the IC turns off M1 and turns on M2. The regenerative current of inductor flows via M2 from the GND pin. After that, M1 is turned on again when receiving a set signal from the oscillator, OSC.

#### 9.2 Enable Function

When both of the following conditions are satisfied, the regulator is enabled and starts the switching operation: the IN pin voltage increases to UVLO Threshold Voltage,  $V_{\rm UVLO}=6$  V, or more, and the EN pin voltage increases to the On Threshold Voltage,  $V_{\rm EN}=1.4$  V, or less.

When the EN pin voltage decreases to  $V_{EN} + V_{EN\_HYS}$  or more, the regulator is disabled, and stops the switching operation even if the IN pin voltage is VUVLO or more.

#### 9.3 Soft-start Function

Figure 9-2 and Figure 9-3 show the soft-start operational waveform without the enable function and with the enable function, respectively. The soft-start period is set by the value of capacitor,  $C_{SS}$ , connected between the SS and GND pins. The output voltage,  $V_{OUT}$ , increases according to the SS pin voltage.  $C_{SS}$  is charged

by the constant current supplied from the SS pin,  $I_{SS} = -5.0~\mu A$ . Thus, the SS pin voltage,  $V_{SS}$ , increases linearly. During the soft-start period, the IC controls the output rising period by controlling the off period of PWM signal. The delay time, i.e., from enabling the IC to starting the output voltage rising, is defined as  $t_{DELAY}$ . The soft-start period,  $t_{SS}$ , of the output voltage is the range of  $V_{SS} = 0.6~V$  to 1.4~V.

The approximate values of  $t_{DELAY}$  and  $t_{SS}$  are calculated by the following equations.

$$t_{DELAY} = \frac{0.6 \times C_{SS}}{|I_{SS}|} \tag{1}$$

$$t_{SS} = \frac{0.8 \times C_{SS}}{|I_{SS}|} \tag{2}$$

Where,  $I_{SS}$  is charge current of the capacitor connected to the SS pin (-5.0  $\mu$ A).



Figure 9-2. Soft-start Operational Waveforms (Not Using Enable Function)



Figure 9-3. Soft-start Operational Waveforms (Using Enable Function)

Be sure to confirm the output rising waveform with the actual operation, and adjust the soft-start period. If  $t_{SS}$  is too short, the soft-start period ends before the constant voltage control follows, and the output voltage may overshoot excessively (see Figure 9-4). If  $t_{SS}$  is long, the overshoot is reduced, but the startup period becomes long.



Figure 9-4. Soft-start Operational Waveforms (Soft-start Period is Too Short)

When the IC is restarted with the high SS pin voltage (e.g., input voltage variation, high-speed switching of the EN pin signal), a forced discharge circuit in the IC operates. Then, the SS pin voltage is decreased to 0.6 V by the forced discharge circuit. After that, the soft-start operation is started (see Figure 9-5). The value of internal impedance at discharging is about  $600~\Omega$ .

When the IC is restarted with the high SS pin voltage,  $V_{SS}$ , the required period until the output voltage becomes constant after the period on-signal is input to the EN pin is  $t_{DIS} + t_{SS}$ . For applications that perform consecutive on/off operation, this forced discharge period also must be taken into account.

In steady operation,  $V_{SS}$ , i.e., the voltage across  $C_{SS}$ , increases to the internal regulator voltage (1.8 V). When discharging  $C_{SS}$  from 1.8 V,  $V_{SS}$  in arbitrary time, t, is calculated by Equation (3). The period until  $V_{SS}$  decreases to 0.6 V,  $t_{DIS}$ , is calculated by Equation (4).

$$V_{SS} = 1.8 \text{ V} \times \text{EXP}\left(\frac{-t \times 600}{C_{SS}}\right)$$
 (3)

$$t_{DIS} = -C_{SS} \times 600 \times \ln\left(\frac{0.6}{1.8}\right) \tag{4}$$



Figure 9-5. C<sub>SS</sub> Forced Discharge and Soft-start Operational Waveforms (Using Enable Function)

#### 9.4 Thermal Shutdown

When the junction temperature of the IC increases to the Thermal Shutdown Operation Temperature,  $T_{SD}=165\,^{\circ}\text{C},$  or more, the thermal shutdown (TSD) operates, and the IC stops the oscillation. TSD has the Thermal Shutdown Restart Hysteresis,  $T_{SD\_HYS}=15\,^{\circ}\text{C}.$  When the IC temperature decreases to  $T_{SD}-T_{SD\_HYS}$  or less, the IC returns the normal operation automatically.

The purpose of TSD is to protect the IC when the loss of the IC increases due to the abnormal conditions such as an instantaneous short-circuit of the SW pin. TSD does not guarantee the operation including the IC reliability in the short-circuit state for long period or the state where the heat generation continues.

## 9.5 Overcurrent Protection and Output Short Circuit Protection

The IC has the overcurrent protection (OCP) circuit with drooping characteristics as shown in Figure 9-6.

The OCP circuit detects the peak current flowing to the power MOSFET in the IC by pulse-by-pulse. When this peak current exceeds the OCP threshold value, onperiod of the power MOSFET is forcibly terminated. Thus, the output voltage is decreased, and the output current is limited.

As shown in Figure 9-7, when the FB pin voltage decreases from 0.8 V, and reaches 0.56 V (70%) according to the output voltage drop, the IC transits to the switching frequency reduction mode. This improves the drooping characteristics.

Moreover, when the FB pin voltage decreases to 0.24 V (30%), the IC charges the soft-start capacitor,  $C_{SS}$  of the SS pin by  $I_{SS}$  = -5.0  $\mu$ A. When the SS pin voltage,  $V_{SS}$ , increases to 2.2 V or more, the output short circuit protection is started. When the output short circuit protection is started, the IC discharges  $C_{SS}$  by current of

2.5  $\mu A$ , and stops the switching operation until  $V_{SS}$  decreases to 0.23 V. When  $V_{SS}$  decreases to 0.23 V, the soft-start operation is restarted.

As described above, while the output short circuit protection is operated, intermittent operation (hiccup) is repeated. This intermittent operation reduces the stress of parts such as heat generation. When the overcurrent state is released, the output voltage returns automatically.



Figure 9-6. Overcurrent Protection Characteristic Example ( $V_{IN} = 12 \text{ V}$ )

Output Current, I<sub>OUT</sub> (A)

#### 9.6 Pulse Skip Mode

The IC has the pulse skip mode to improve the efficiency in light load. The pulse skip mode cannot be disabled by the external signal.

When the load current decreases, the IC controls so as to decrease the output voltage of error amplifier,  $V_{COMP}$  (see Section 4).  $V_{COMP}$  cannot be checked directly from the outside of the IC. When the state where  $V_{COMP}$  is low continues for a certain period, the IC switches the pulse skip mode. In the pulse skip mode, the drain current peak value that flows the high-side MOSFET in the IC,  $I_{LP}$ , is limited to the constant value. This limit value is determined by the input voltage,  $V_{IN}$ , and the inductance of the used inductor, L. The pulse skip frequency is varied according to the load. When the state where  $V_{COMP}$  is increased continues for a certain period by increasing the load current, the IC returns to the normal PWM operation.

Thus, the switching losses of high-side and low-side MOSFETs in the IC are reduced by decreasing the oscillation frequency in light load.

Also, the minimum frequency is limited to 28 kHz (i.e., frequency limitation function) so that the pulse skip frequency does not decrease to the audible frequency (20 kHz or less).

This reduces the audible noise in light load.



Figure 9-7. Operational Waveforms of Overcurrent Protection and Output Short Circuit Protection

#### 10. Design Notes

#### 10.1 Thermal Derating

Figure 10-1 shows the IC derating when mounting on the board described in Section 11. When using the IC, ensure enough margins.



Figure 10-1. Thermal Derating Curve

The IC loss is calculated by Equation (5). Since the efficiency,  $\eta x$ , is varied depending on the input and output voltages, substitute the appropriate value according to the power supply specifications (see Figure 12-1).

$$P_{D} = V_{OUT} \times I_{OUT} \left( \frac{100}{nx} - 1 \right)$$
 (5)

Where:

 $V_{OUT}$  is the output voltage,  $V_{IN}$  is the input voltage,  $I_{OUT}$  is the output current, and  $\eta x$  is the efficiency (%).

#### 10.2 External Components

Each part suitable for the usage condition should be used.

#### **10.2.1 Inductor**

For the regulator stable operation, it is required to avoid saturating an inductor and self-heating excessively. When choosing an inductor, care should be taken for the following contents.

#### • Inductor Type

Be sure to choose an inductor for a switching regulator. Using an inductor for noise filter is prohibited because the loss is large. For suppressing the noise effect to the peripheral circuit, it is recommended to use the inductor that a low leakage flux core (structure) is used. In the open magnetic circuit core such as drum type, the peripheral circuit may be damaged by noise because the magnetic flux passes outside the coil. For details, contact inductor manufacturer.

#### • DC Superimposed Characteristic

The inductance has the DC superimposed characteristic (i.e., the characteristic the inductance decreases as DC increases). Be sure to check the maximum value of the actual flowing current whether the inductance is significantly decreased from the design value. The saturation point and the DC superimposed characteristic should be confirmed after obtaining the characteristics of the inductor to be used from the inductor manufacturer.

For example, when the maximum load is  $I_{OUT}=1$  A, a coil with a saturation point of 0.5 A cannot be used. Moreover, care should be taken when the inductor characteristic with the inductance of 10  $\mu$ H at no load is 5  $\mu$ H at 1 A.

#### • Inductor Temperature

Self-heating of an inductor depends on the DC resistance, DCR, of the winding. Reducing the winding diameter increases the DC resistance (DCR) and causes the inductor temperature rising. Generally, there are the following limitations depending on the inductor type:

Automotive grade product: 150 °C
 Highly reliable product: 125 °C

General product: 85 °C to 100 °C

The inductor temperature is varied according to the heat dissipation conditions. Be sure to check the inductor temperature including self-heating and temperature rise by heat generation of surrounding parts. Appropriate inductor should be selected taking into account the usage conditions, mounting conditions, and heat dissipation conditions.

#### • ΔI<sub>L</sub>/I<sub>OUT</sub> Setting

When  $\Delta I_L/I_{OUT}$ , which is the ratio of the inductor ripple current ( $\Delta I_L$ ) and the output current ( $I_{OUT}$ ), are large, the inductance decreases, but the output ripple voltage increases. Decreasing  $\Delta I_L/I_{OUT}$  increases the inductance, and also increases the inductor size. In general, the value of  $\Delta I_L/I_{OUT}$  is set to about 0.2 to 0.3.

#### • Inductance Calculation

The IC adopts the peak detection current control method. In this method, the problem of sub-harmonic oscillation occurs in principle. The sub-harmonic oscillation is a phenomenon that the inductor current fluctuates with a cycle at an integral multiple of the switching frequency. The sub-harmonic oscillation may occur when the duty cycle reaches 0.5 or more. In order to avoid the sub-harmonic oscillation, the slope compensation is performed inside the IC. However, since the slope compensation amount is fixed inside the IC, the slope compensation is not performed perfectly for rapid current change. Therefore, the inductance must be set so that the slope of the inductor current is small. As shown in Equation (6) and Equation (7), the inductor ripple current,  $\Delta I_L$ , and the inductor peak current,  $I_{LP}$ , increase as the inductance is small, and the slope of the current waveform also increases.

$$\Delta I_{L} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{L \times V_{IN} \times f_{SW}}$$
 (6)

$$I_{LP} = \frac{\Delta I_L}{2} + I_{OUT} \tag{7}$$

Where:

$$\begin{split} &V_{IN} \text{ is the input voltage,} \\ &V_{OUT} \text{ is the output voltage,} \\ &L \text{ is the inductance,} \\ &f_{SW} \text{ is the switching frequency, and} \\ &I_{OUT} \text{ is the output current (A).} \end{split}$$



Figure 10-2. Relationship between Inductance and Ripple Current

The inductance must be set according to the duty cycle to avoid the sub-harmonic oscillation. The duty cycle is determined by  $V_{OUT}/V_{IN}$ , which is the ratio of the output voltage ( $V_{OUT}$ ) and the input voltage ( $V_{IN}$ ). When the input voltage is decreased to 10 V or less in the output voltage of 5 V, the duty cycle reaches 0.5 or more. The inductance must be set to prevent the inductor from being magnetically saturated even during overload or short-circuit load condition.

#### • When duty cycle is 0.5 or more

Set the inductance, L, in the range of Equation (8).

$$L \ge 4 \times V_{OUT} (\mu H) \tag{8}$$

Where, V<sub>OUT</sub> is the output voltage.

#### • When duty cycle is less than 0.5

Set the inductance, L, in the range of Equation (9).

$$L \ge \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{\Delta I_L \times V_{IN} \times f_{SW}}$$
(9)

Where:

L is the inductance,  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage,  $\Delta I_L$  is the ripple current, and  $f_{SW}$  is the switching frequency.

## 10.2.2 Input/Output Capacitor

To operate the IC stably, the input capacitor,  $C_{\rm IN}$ , must be used a ceramic capacitor to decrease the input impedance. In addition,  $C_{\rm IN}$  must be placed close to the IC, and be connected to the IN and GND pins with a minimum length of traces. Even when there is a smoothing capacitor for the rectifier circuit placed at the input side of the IC,  $C_{\rm IN}$  is required to connect near the IC.

The output capacitor,  $C_{OUT}$ , is for smoothing of the switching output. An LC low-pass filter consists of  $C_{OUT}$  and inductor. The inductor ripple current,  $\Delta I_L$ , flows to  $C_{OUT}$ . A low ESR ceramic capacitor can be used for  $C_{OUT}$ . Conventionally, an electric capacitor with large capacitance is required for the output to compensate the second delay of the LC filter. However, the mounting area can be greatly reduced because the ceramic capacitor for the output can be used in the IC with the current control method.

The ceramic capacitor has the equivalent series resistor, ESR. The output ripple voltage,  $V_{\text{ORIPPLE}}$ , is calculated by the following equation.

$$V_{ORIPPLE} = ESR(C_{OUT}) \times \Delta I_{L}$$
 (10)

Where:

 $ESR(C_{OUT})$  is the equivalent series resistor of the output capacitor, and

 $\Delta I_L$  is the inductor ripple current.

When the output ripple voltage is set less than  $V_{\text{ORIPPLE}}$ , ESR requirements for ceramic capacitors are as follows:

$$ESR(C_{OUT}) < \frac{V_{ORIPPLE}}{\Delta I_{L}}$$
 (11)

As shown in Equation (11), when  $\Delta I_L$  is large, the output ripple voltage,  $V_{ORIPPLE}$ , becomes relatively large. To decrease ESR, the workaround such as connecting the ceramic capacitors in parallel is required.

For the input capacitor,  $C_{\rm IN}$ , and the output capacitor,  $C_{\rm OUT}$ , must be selected the appropriate capacitor taking into account enough margins for the usage, mounting, and heat dissipation conditions. Especially, care should be taken for the following contents (for details, contact capacitor manufacturer).

- The breakdown voltage of the capacitor is sufficient for the voltage range to be used.
- Change in capacitance is small in the voltage range to be used.
- Change in capacitance is small in the temperature range to be used.
- The capacitor temperature including a self-heating and an ambient temperature is within the maximum operating temperature range of the capacitor.
  - (When the ripple current flows to the ceramic capacitor, the capacitor temperature increases due to ESR)
- The impedance of the capacitor is sufficiently low under the frequency and temperature conditions to be used.

## 10.3 Output Voltage Setting Resistor ( $R_{FB1}$ and $R_{FB2}$ )



Figure 10-3. FB Pin Peripheral Circuit

 $R_{FB1}$  and  $R_{FB2}$  are connected to the FB pin (see Figure 10-3). When connecting  $R_{FB1}$  and  $R_{FB2}$ , place them as near as possible to the FB pin with a minimum length of trace to the FB pin. When the trace of the FB pin is affected by switching noise, the IC may malfunction. If  $R_{FB1}$  and trace which has output potential are distant from each other, be sure to design so that the trace connected to output potential side of  $R_{FB1}$  is long.

 $R_{FB1}$  and  $R_{FB2}$  are calculated by the following

equation.

$$R_{FB2} = \frac{V_{REF}}{I_{FB}} \tag{12}$$

$$R_{FB1} = \frac{V_{OUT} - V_{REF}}{I_{FB}} \tag{13}$$

Where:

 $V_{REF}$  is the reference voltage (0.80 V),

V<sub>OUT</sub> is the output voltage, and

 $I_{FB}$  should be set to about 50  $\mu A$  (care should be taken because  $I_{FB}$  affects the circuit efficiency).

For example, when  $V_{OUT} = 5$  V, the setting values of  $R_{FB1}$  and  $R_{FB2}$  are as follows:

$$R_{FB2} = \frac{V_{REF}}{I_{FB}} = \frac{0.8 \; V}{50 \; \mu A} = 16 \; k \Omega$$

$$R_{FB1} = \frac{V_{OUT} - V_{REF}}{I_{FB}} = \frac{5 \text{ V} - 0.8 \text{ V}}{50 \text{ } \mu\text{A}} = 84 \text{ k}\Omega$$

The following equation shows the relationship between the output voltage,  $V_{OUT}$ ,  $R_{FB1}$ , and  $R_{FB2}$ .

$$V_{OUT} = V_{REF} \left( 1 + \frac{R_{FB1}}{R_{FB2}} \right) \tag{14}$$

#### 10.4 Phase Compensation (COMP Pin)

To operate the IC stably, ensure enough phase margins. The phase margin is determined by the resistor and the capacitors connected to the COMP pin (i.e.,  $R_S$ ,  $C_S$ , and  $C_P$ ).



Figure 10-4. COMP Pin Peripheral Circuit

#### 1) Setting of Target Crossover Frequency, f<sub>C</sub>

A crossover frequency,  $f_C$ , is the frequency when the gain becomes 0 dB (1 times). The higher  $f_C$ , the faster the response to load fluctuation, but the operation tends to become unstable due to the influences of ripple and noise. To stabilize the IC,  $f_C$  should be set to 1/20 (25 kHz or less) of a switching frequency of 500 kHz. If the operation is unstable, set a lower value of  $f_C$ .

#### 2) Setting of $R_S$

 $R_S$  is a resistor for phase compensation, which is calculated by Equation (15).

$$Rs = \frac{2\pi \times C_{OUT} \times f_C \times V_{OUT}}{GEA \times GCS \times V_{REF}}$$
(15)

Where:

C<sub>OUT</sub> is the output capacitance,

f<sub>C</sub> is the crossover frequency set in 1) above,

V<sub>OUT</sub> is the output voltage,

GEA is the transformer conductance of error amplifier (800  $\mu$ A/V),

GCS is the impedance of current sense amplifier (1.5 A/V), and

 $V_{REF}$  is the reference voltage (0.80 V).

If  $f_C$  = 25 kHz,  $C_{OUT}$  = 22  $\mu F,$  and  $V_{OUT}$  = 5 V,  $R_S$  is as follows:

$$R_S = \frac{2\pi \times 22 \ \mu\text{F} \times 25 \ \text{kHz} \times 5 \ \text{V}}{800 \ \mu\text{A/V} \times 1.5 \ \text{A/V} \times 0.80 \ \text{V}} \approx 18 \ \text{k}\Omega$$

#### 3) Setting of C<sub>S</sub>

 $C_S$  is a capacitor for phase compensation. A pole frequency,  $f_{Pl}$ , and zero frequency,  $f_{Zl}$ , are determined by  $C_S$ . To ensure enough phase margin (60deg.or more),  $f_{Zl}$  should be set to about a quarter of  $f_C$ .

 $C_S$  can be calculated by Equation (16).

$$C_{S} = \frac{4}{2\pi \times R_{S} \times f_{C}} \tag{16}$$

If  $f_C = 25$  kHz and  $R_S = 18$  k $\Omega$ ,  $C_S$  is as follows:

$$C_S = \frac{4}{2\pi \times 18 \text{ k}\Omega \times 25 \text{ kHz}} \approx 1400 \text{ pF}$$

#### 4) Setting of C<sub>P</sub>

No  $C_P$  is required when using a ceramic capacitor for an output capacitor. When an aluminum electrolytic capacitor is used for the output capacitor, influences of zero frequency,  $f_{Z2}$ , generated by ESR should be taken into account. In the control using the peak current control method,  $f_{Z2}$  makes  $f_C$  higher than necessary, which may cause malfunction of the IC. Therefore, to offset the influence of  $f_{Z2}$ , add  $C_P$  to configure a new

pole frequency, f<sub>P3</sub>.

When ESR of the electrolytic capacitor is within the range of Equation (17), add C<sub>P</sub>.

$$ESR > \frac{1}{2\pi \times f_C \times C_{OUT}}$$
 (17)

C<sub>P</sub> can be calculated by Equation (18).

$$C_{P} = \frac{C_{OUT} \times ESR}{R_{S}} \tag{18}$$

### 10.5 Spike Noise Reduction Methods

When measuring spike noises with an oscilloscope, the spike noises may be measured larger than the actual value because the probe ground lead wire behaves as an antenna. To suppress this, connect the ground lead wire of the probe as short as possible, and connect it to the root of the output capacitor.

The spike noise reduction methods are described as follows. Note that the circuit efficiency is decreased in either method.

#### • Adding R<sub>BS</sub>

To slow down a turn-on switching speed of the internal power MOSFET, add a resistor,  $R_{BS}$ , between the BS and SW pins (see Figure 10-5). This reduces the spike noises.  $R_{BS}$  should be set 10  $\Omega$  or less. If the value of  $R_{BS}$  is too high, the startup failure or the damage by under drive state of the power MOSFET may be caused.



Figure 10-5. Adding Series Resistor

#### • Adding Snubber Circuit

To compensate the output waveform and the diode recovery time, add a resistor and a capacitor (RC snubber) between the SW and GND pins (see Figure 10-6). This reduces the spike noise.



Figure 10-6. Adding Snubber Circuit

# 10.6 For Applications Where Output Voltage Is Higher than Input Voltage

For the applications where the SW pin voltage is higher than the IN pin voltage (e.g., battery charger), add a diode for reverse bias protection between the IN and SW pins.



Figure 10-7. Adding Reverse Bias Protection Diode

### 10.7 PCB Layout

Since large current flows to the bold line in Figure 10-8, the trace should be wide and short. Also, the control ground must be separated from the ground where the large current flows, and should be connected to the root of the output capacitor at a single point.

Since the ripple current flows to  $C_{\rm IN}$  and  $C_{\rm OUT}$ , the impedance of the trace between these capacitor electrodes should be small. Therefore, the input capacitor,  $C_{\rm IN}$ , and the output capacitor,  $C_{\rm OUT}$ , must be placed as close as possible to the IC, and be connected to each pin as short as possible with thick trace (see Figure 10-9).



Figure 10-8. Large Current Pattern



Figure 10-9. Peripheral Layout Example of  $C_{\text{IN}}$  and  $C_{\text{OUT}}$ 

## 10.8 Using Bead-core

To operate the IC safety, a parasitic inductance of wiring should be minimized. When inserting the bearcore such as ferrite bead in the shaded area of Figure 10-10, the bead-core inductance is added to the parasitic inductance of traces. The surge voltage generated by the inductance on these traces may cause malfunction of the IC, and in the worst case, critical damage to the IC. Therefore, do not insert the bead-core on the wiring in the shaded area of Figure 10-10.



Figure 10-10. Bead-core Insertion Prohibited Area

## 11. Pattern Layout Example

Size:  $40 \text{ mm} \times 40 \text{ mm}$ 

Thickness of the board: 1.6 mm Copper thickness: 35  $\mu m$ 





(A) Top View

(B) Bottom View

Figure 11-1. Pattern Layout Example



Figure 11-2. Circuit Diagram of Pattern Layout Example

## NR264S

Table 11-1. Reference Value ( $V_{IN}$ = 12 V,  $V_{OUT}$ = 5 V)

| Symbol | Part                         | Reference Value | Remarks                                         |
|--------|------------------------------|-----------------|-------------------------------------------------|
| C1     | Chip ceramic capacitor, 3225 | 10 μF, 50 V     |                                                 |
| C2     | Chip ceramic capacitor, 3225 | Open            |                                                 |
| C3     | Chip ceramic capacitor, 3225 | 0.1 μF          |                                                 |
| C4     | Chip ceramic capacitor, 3225 | 22 μF, 25 V     |                                                 |
| C5     | Chip ceramic capacitor, 3225 | 22 μF, 25 V     |                                                 |
| C7     | Chip ceramic capacitor, 3225 | 0.1 μF          |                                                 |
| C9     | Chip ceramic capacitor, 3225 | 1400 pF         |                                                 |
| C10*   | Chip ceramic capacitor, 3225 | Open            | Phase compensation capacitor                    |
| C11*   | Chip ceramic capacitor, 3225 | Open            | Phase advance capacitor                         |
| C12*   | Chip ceramic capacitor, 3225 | Open            | Bypass capacitor                                |
| C13*   | Chip ceramic capacitor, 3225 | Open            | Capacitor for snubber circuit                   |
| D1*    | Schottky diode               | Open            | Diode for efficiency improvement                |
| L      | Inductor                     | 6.8 μΗ          |                                                 |
| R1     | Chip resistor, 1608          | Open            | Not used for the IC                             |
| R2*    | Chip resistor, 1608          | 0 Ω             |                                                 |
| R3*    | Chip resistor, 1608          | 0 Ω             | For spike noise reduction (10 $\Omega$ or less) |
| R4     | Chip resistor, 1608          | 84 kΩ           |                                                 |
| R5     | Chip resistor, 1608          | 0 Ω             |                                                 |
| R6     | Chip resistor, 1608          | 16 kΩ           |                                                 |
| R10*   | Chip resistor, 1608          | Open            | For snubber circuit                             |
| R11*   | Chip resistor, 1608          | Open            | Not used for the IC                             |
| R12*   | Chip resistor, 1608          | Open            | Not used for the IC                             |
| U1     | IC                           | NR264S          |                                                 |

<sup>\*</sup>Refers to a part that requires the adjustment on the actual operation.

## 12. Typical Characteristics

Unless otherwise specified,  $T_A = 25$  °C.



Figure 12-1. Efficiency Curves ( $V_{OUT} = 5 \text{ V}$ )



Figure 12-2. Output Voltage Rising  $(I_{OUT} = 1 A)$ 

Figure 12-3. Input Current, I<sub>IN</sub>





Figure 12-4. Load Regulation

Figure 12-5. Quiescent Circuit Current, I<sub>IN(OFF)</sub>





Figure 12-6. Operating Frequency, f<sub>OSC</sub>

Figure 12-7. Overcurrent Protection Characteristics

### **Important Notes**

- All data, illustrations, graphs, tables and any other information included in this document (the "Information") as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. The Information is subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials or both therewith or (ii) physically, chemically or otherwise processing or treating or both the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect or both in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate and derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products.
- Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the Information.
- No information in this document can be transcribed or copied or both without Sanken's prior written consent.
- Regarding the Information, no license, express, implied or otherwise, is granted hereby under any intellectual property rights and any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, and implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to the Information (including its accuracy, usefulness, and reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use or both of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including
  the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is
  error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting
  from any possible errors or omissions in connection with the Information.
- Please refer to our official website in relation to general instructions and directions for using the Sanken Products, and refer to the relevant specification documents in relation to particular precautions when using the Sanken Products.
- All rights and title in and to any specific trademark or tradename belong to Sanken and such original right holder(s).

DSGN-CEZ-16003