

[Sample &](http://www.ti.com/product/UCC28610?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy









### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610)**

SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015

# **UCC28610 Green-Mode Flyback Controller**

**Technical** 

- <span id="page-0-3"></span>Current Control Without External Sense Resistor and reliability to the Achieved Supply solution.<br>• Fast Start Up With Low Standby Power Achieved
- 
- 
- 
- Input and Output Currents
- 
- 
- 
- 
- 8-Pin SOIC Package and 8-Pin PDIP Lead-Free **Device Information[\(1\)](#page-0-0)** Packages

# <span id="page-0-2"></span>**2** Applications

- Universal Input AC and DC Adapters, 12 to 65 W  $\frac{1}{2.81 \text{ N}} \frac{1}{2.81 \text{ N}} \frac{3.81 \text{ mm}}{69}$
- <span id="page-0-4"></span><span id="page-0-0"></span>High Efficiency Housekeeping and Auxillary (1) For all available package the end of the datasheet. Power Supplies
- **Offline Battery Chargers**
- Consumer Electronics (DVD Players, Set-Top Boxes, DTV, Gaming, Printers)

# <span id="page-0-1"></span>**1 Features 3 Description**

Cascoded Configuration Allows Fully Integrated The UCC28610 brings a new level of performance<br>Current Control Without External Sonso Bosistor and reliability to the AC and DC consumer power

by Cascode Configuration<br>
Froquency and Pook Current Modulation for Switching frequency and primary current while Frequency and Peak Current Modulation for<br>
Optimum Efficiency Over Entire Operating Range<br>
Green-Mode (GM) Burst Switching Packets<br>
Green-Mode (GM) Burst Switching Packets<br>
The Se innovations result with a cascoded architecture, these innovations result Improve No-Load Efficiency in efficiency, reliability, and system cost Advanced Overcurrent Protection Limits RMS **improvements** over a conventional flyback **and** Output Currents

The UCC28610 offers a predictable maximum power<br>Timed Overload With Betry or Latch-Off threshold and a timed response to an overload, Timed Overload With Retry or Latch-Off and a timeshold and a timed response to an overload,<br>allowing safe handling of surge power requirements.<br>Diverload fault response is user-programmed for retry<br>Programmable Opto-Less O • Programmable Opto-Less Output Overvoltage or latch-off mode. Additional protection features include output overvoltage detection, programmable Fast Latched Fault Recovery **East Latched Fault Recovery Fast Latched Fault Recovery Fast Lates Fas** 



# **Simplified Application Schematic**



# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision F (November 2014) to Revision G Page Page Page Page Page**

• Added *Pin Configuration and Functions* section, *ESD Rating* table, *Feature Description* section, *Device Functional Modes*, *Application and Implementation* section, *Power Supply Recommendations* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section .............................. [1](#page-0-3)

#### Changes from Revision E (September 2012) to Revision F **Page** Page **Page**





#### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610)**



**[www.ti.com](http://www.ti.com)** SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015

Texas **INSTRUMENTS** 

# <span id="page-3-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**





# <span id="page-4-0"></span>**6 Specifications**

# <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings**

All voltages are with respect to GND,  $-40^{\circ}$ C < T<sub>J</sub> = T<sub>A</sub> < 125°C, all currents are positive into and negative out of the specified terminal (unless otherwise noted) (1)



(1) These are stress ratings only. Stress beyond these limits may cause permanent damage to the device. Functional operation of the device at these or any conditions beyond those indicated under *[Recommended Operating Conditions](#page-4-3)* is not implied. Exposure to absolute maximum rated conditions for extended periods of time may affect device reliability

(2) Voltage on VGG is internally clamped. The clamp level varies with operating conditions. In normal use, VGG is current fed with the voltage internally limited

<span id="page-4-4"></span>(3) In normal use, MOT, CL, ZCD, and FB are connected to resistors to GND and internally limited in voltage swing

# <span id="page-4-2"></span>**6.2 ESD Ratings**

<span id="page-4-5"></span>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

 $(2)$  JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-4-3"></span>**6.3 Recommended Operating Conditions**

Unless otherwise noted, all voltages are with respect to GND,  $-40^{\circ}$ C < T<sub>J</sub> = T<sub>A</sub> < 125°C. Components reference, [Figure 34](#page-30-1).



#### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610)**

SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015 **[www.ti.com](http://www.ti.com)**

### <span id="page-5-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

# <span id="page-5-1"></span>**6.5 Electrical Characteristics**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V, I $_{\text{FB}}$  = 10  $\mu$ A, GND = 0 V, a 0.1-µF capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL}$  = 33.2 kΩ,  $R_{MOT}$  = 380 kΩ,  $-40^{\circ}$ C < T<sub>A</sub> < +125°C, T $_{\rm J}$  = T<sub>A</sub>



(1) ts sets a minimum switching period. Following the starting edge of a PWM on time, under normal conditions, the next on time is initiated following the first zero crossing at ZCD after ts. The value of ts is modulated by  $I_{FB}$  between a minimum of t<sub>S(HF)</sub> and a maximum of  $t_{S(LF)}$  In normal operation,  $t_{S(HF)}$  sets the maximum operating frequency of the power supply and  $t_{S(LF)}$  sets the minimum operating frequency of the power supply.



#### **Electrical Characteristics (continued)**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL} = 33.2$  kΩ,  $R_{MOT} = 380$  kΩ,  $-40^{\circ}C < T_A < +125^{\circ}C$ ,  $T_J = T_A$ 

<span id="page-6-2"></span><span id="page-6-1"></span><span id="page-6-0"></span>

(2) Refer to [Figure 1](#page-7-1).

(3) A latch-off or a shutdown and retry fault response to a sustained overload is selected by the range of  $R_{MOT}$ . To select the latch-off mode, R<sub>MOT</sub> should be greater than 150 kΩ and t<sub>MOT</sub> is given by R<sub>MOT</sub> × (1.0 × 10<sup>-11</sup>). To select the shutdown-retry mode, R<sub>MOT</sub> should be less than 100 kΩ and t<sub>MOT</sub> is given by R<sub>MOT</sub> × (5.0 × 10<sup>-11</sup>).

Copyright © 2009–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS888G&partnum=UCC28610)* 7

SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015 **[www.ti.com](http://www.ti.com)**

### **Electrical Characteristics (continued)**

<span id="page-7-0"></span>Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL} = 33.2$  kΩ,  $R_{MOT} = 380$  kΩ,  $-40^{\circ}$ C <  $T_A$  < +125°C,  $T_J = T_A$ 



(4) Thermal shutdown occurs at temperatures higher than the normal operating range. Device performance at or near thermal shutdown temperature is not specified or assured.



<span id="page-7-1"></span>**Figure 1. FB Electrical Condition Detail**



### <span id="page-8-0"></span>**6.6 Typical Characteristics**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL} = 33.2$  k $\Omega$ ,  $R_{MOT} = 380$  k $\Omega$ ,  $-40^{\circ}$ C < T<sub>A</sub> < +125°C, T<sub>J</sub> = T<sub>A</sub>





#### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610)**

SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015 **[www.ti.com](http://www.ti.com)**

### **Typical Characteristics (continued)**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL} = 33.2$  kΩ,  $R_{MOT} = 380$  kΩ,  $-40^{\circ}C < T_A < +125^{\circ}C$ ,  $T_J = T_A$ 





### **Typical Characteristics (continued)**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1-μF capacitor between VGG and GND,  $R_{CL} = 33.2$  kΩ,  $R_{MOT} = 380$  kΩ,  $-40^{\circ}$ C < T<sub>A</sub> < +125°C, T<sub>J</sub> = T<sub>A</sub>

<span id="page-10-0"></span>



# <span id="page-11-0"></span>**7 Detailed Description**

### <span id="page-11-1"></span>**7.1 Overview**

The flyback converter is attractive for low power AC/DC applications because it provides output isolation and wide input operating abilities using a minimum number of components. Operation of the flyback converter in Discontinuous Conduction Mode (DCM) is especially attractive because it eliminates reverse recovery losses in the output rectifier and it simplifies control.

The UCC28610 is a flyback controller for 12-W to 65-W, peak AC/DC power supply applications that require both low AC line power during no-load operation and high average efficiency. This controller limits the converter to DCM operation. It does not allow Continuous Conduction Mode (CCM) operation. Forced DCM operation results in a uniquely safe current limit characteristic that is insensitive to AC line variations. The peak current mode modulator does not need slope compensation because the converter operates in DCM.

The operation of the UCC28610 is facilitated by driving the external high voltage MOSFET through the source. This configuration is called a cascode driver. It features fast start-up and low input power under no-load conditions without having high voltage connections to the control device. The cascode driver has no effect on the general operation of the flyback converter.

The feedback pin uses current rather than voltage. This unique feature minimizes primary side power consumption during no-load operation by avoiding external resistive conversion from opto-coupler current to voltage.

Average efficiency is optimized by the UCC28610 between peak power and 22% peak power with constant peak current, variable off-time modulation. This modulation tends to make the efficiency constant between 22% and 100% peak load, eliminating the need to over-design to meet average efficiency levels that are required by EnergyStar™.



#### <span id="page-12-1"></span>**7.2 Functional Block Diagram**



### <span id="page-12-0"></span>**7.3 Feature Description**

#### **7.3.1 Fault Recovery**

The UCC28610 reacts with the programmed overload response if the overload lasts longer than  $t_{OL}$  (nominally 250 ms). The overload fault responses are either (1) latch-off or (2) shutdown/retry after a retry delay of 750 ms. The overload response is programmed with the MOT pin. The forced DCM feature prevents transformer saturation and limits the average and RMS output currents of the secondary winding of the transformer. Even under short circuit load conditions, the output current of the transformer is limited to the levels that are shown in [Equation 1](#page-13-0), where N<sub>PS</sub> is the primary-to-secondary turns ratio. Typical behavior for a shorted load is shown in [Figure 18](#page-13-1).

<span id="page-13-0"></span>
$$
I_{\text{SECONDARY,AVG(SHORTEDLOAD)}} = \frac{N_{PS} \times I_{\text{DRV(PEAK)}}}{2}
$$

$$
I_{SECONDARY, RMS(SHORTEDLOAD)} = \frac{N_{PS} \times I_{DRV(PEAK)}}{\sqrt{3}}
$$
\n(1)

In shutdown/retry mode switching will be re-enabled after the 750-ms retry delay. In latch-off mode, a 7.5-kΩ load is activated at the DRV pin upon the activation by a fault condition. The internal 7.5-kΩ load draws current from the bulk capacitor through the HVMOSFET and the transformer primary winding. The bias voltage, VDD, is also regulated by the HVMOSFET during the latch-off state. Once the AC line is removed, a 2.8-mA current, IDRV,DSCH, will discharge the bulk capacitor. Ultimately, VDD will discharge when the bulk voltage becomes sufficiently low. A normal start-up cycle can occur if the input voltage is applied after VDD falls below the fault reset level, VDD<sub>(FAULT RESET)</sub>, which is approximately equal to 6 V.



**Figure 18. Overload Behavior with a Shorted Output**

# <span id="page-13-1"></span>**7.3.2 Maximum On-Time and Brown Out**

The forced DCM feature provides protection against excessive primary currents in the event that the input voltage becomes very low. The highest possible secondary currents can be described by [Equation 1](#page-13-0). The UCC28610 adds further protection by allowing the user to program the maximum on-time.

The Maximum On-Time (MOT) function causes the converter to react as if there is an overload condition if the load is sufficiently large during a line sag condition. During low line conditions the MOT function limits the on-time of the primary switch which limits the peak current in the primary power stage. [Figure 19](#page-14-0) shows how the MOT period,  $t_{MOT}$ , is programmed over the range of 1.5 µs to 5 µs for either range of programming resistors. The resistor range determines the controller's response to a sustained overload fault – to either Latch-off or to Shutdown/Retry, which is the same response for a line-sag, or brown out, condition.

# **7.3.3 External Shutdown Using the MOT Pin**

Many applications require the ability to shutdown the power supply with external means. This feature is easily implemented by connecting the collector and emitter of an NPN transistor between MOT and GND, respectively. The NPN transistor can be the photo-transistor of an opto-isolator for isolated applications.

**NSTRUMENTS** 

EXAS





#### **Figure 19. Programming MOT and Overload Fault Response**

<span id="page-14-0"></span>For latch-off response to over-current or brownout:



where:

150 k $\Omega \leq R_{\text{MOT}} \leq 500$  k $\Omega$ 

$$
1.5 \,\mu s \le t_{MOT} \le 5 \,\mu s \tag{3}
$$

For shut-down/retry response to over-current or brownout:

$$
R_{MOT} = t_{MOT} \times \left(2 \times 10^{10} \frac{\Omega}{s}\right)
$$
 (4)

where:

25 kΩ  $\leq$  R<sub>MOT</sub>  $\leq$  100 kΩ 1.5  $\mu$ s  $\leq$  t<sub>MOT</sub>  $\leq$  5  $\mu$ s

### **7.3.4 Overvoltage Detection**

The UCC28610 controller monitors the output voltage by sampling the voltage at the auxiliary winding. The sampling time has a fixed delay of 1 μs,  $t_{BLANK,OVP}$ , after the internal driver turns off. This allows the auxiliary winding to be sampled after the bias winding voltage settles from the transient. This same delay is used to blank the ZCD input to avoid unintended zero crossing detection should the ringing be large enough to cross the ZCD zero crossing threshold.

The output over-voltage (OV) threshold is set using the turn ratio of the auxiliary winding to the output secondary and a resistive divider into the ZCD input pin. The UCC28610 will always enter a latched-off state if it detects an OV condition. The VDD supply must cycle below the fault reset threshold to re-start in order to recover. The functionality of the over-voltage detection function is shown in [Figure 20.](#page-15-0)

(5)

Copyright © 2009–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS888G&partnum=UCC28610)* 15





**Figure 20. Output Over-Voltage Protection with ZCD Pin**

### <span id="page-15-0"></span>**7.3.5 Solving for High Frequency Ringing**

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth well over 100 MHz and it can exhibit high frequency ringing. The internal HS Drive MOSFET shorts the gate to source of the external HVMOSFET during the turn-off interval of the switch cycle. This prevents the HVMOSFET from undesirably exciting the LC resonant circuit in the converter (the magnetizing inductance of the transformer and the stray drain capacitance). High frequency ringing can appear within the built-in dead-time between the turn-off of DRV and the turn-on of the HS Drive. A large amount of energy is transferred through the power components during this dead-time. Excessive high frequency ringing can cause EMI problems and become destructive in some situations.

### *7.3.5.1 Identification of High Frequency Ringing*

The high frequency ringing is the result of stray capacitances ringing with the stray inductance between the source of the HVMOSFET and the DRV pin. Low threshold voltage of the high voltage MOSFET and large peak DRV current can make the ringing worse. In destructive ringing situations, the converter may easily power up and attain regulation the first time, never to start-up again.

The ringing can be observed in either or both of the following conditions:

- The very first HVMOSFET turn-off event during a cold start of the converter (VGG > VDD).
- HVMOSFET turn-off edge under steady state, where the converter switches the HVMOSFET at the programmed  $I_{DRV,PK}$  level (VDD > VGG).

### *7.3.5.2 Avoid HF Ringing*

High frequency ringing problems with cascode MOSFET drives can often be avoided. Many converters will not have this problem because they use an HVMOSFET with a large  $V_{th}$ , large  $R_{DS(on)}$ , low transconductance gain, or operate at low current. Ringing problems can also be avoided by minimizing stray inductance. The trace between the HVMOSFET source and the DRV pin must be kept very short, less than 1 cm. Do not add current probe loops to the source lead of the HVMOSFET. Do not place ferrite beads on the source lead of the HVMOSFET.

If ringing cannot be avoided, the most efficient and effective methods to solve ringing during switching transients are:

- 1. A ferrite chip or bead connected to the gate of the HVMOSFET,
- 2. A small capacitor connected from DRV to GND and
- 3. A gate turn-off resistor. These three techniques can be used separately or combined, as shown in [Figure 21.](#page-16-0)





**Figure 21. High Frequency Ringing Solutions, (a) ferrite chip, (b) CDRV and (c) RG-OFF**

#### <span id="page-16-0"></span>*7.3.5.3 Ferrite Chip or Bead Solution*

The ferrite chip or bead connected to the gate of the HVMOSFET provides the best result because it suppresses ringing in the gate, source, and drain circuits of the HVMOSFET with minimal added losses. Select the ferrite chip for its resistance value in the ringing frequency range (for example, 60  $\Omega$  at 100 MHz). The peak current rating of the ferrite chip or bead must be sufficient for the drain – gate discharge current that occurs during the turn-off transient. Excessively large bead reactance can result in low frequency surges of VGG at peak load. Normally, good results can be achieved with a 0603 ferrite chip device.

#### *7.3.5.4 DRV Capacitor Solution*

A capacitor between DRV and GND can reduce ringing on VGG. Select the DRV capacitor experimentally by observing the effect on the VGG pin during the first turn-off edge and during the turn-off edge at full load operation. The capacitor should be less than 3.3 nF so that it does not significantly reduce efficiency. Use a capacitor with a low Q, such as one with Y5V dielectric. This technique will not completely damp the ringing yet it can provide sufficient protection against stray inductance between the source of the HVMOSFET and the DRV pin.

### *7.3.5.5 Gate Turn-Off Resistor Solution*

A gate turn-off resistor in the range 0  $\Omega$  < R<sub>G-OFF</sub> < 5  $\Omega$  can damp ringing. The turn-off resistance is limited in order to prevent the stray source inductance of the HVMOSFET from over charging VGG through the body diode of the HS Drive MOSFET, in addition to any peak current error problems that would be caused by additional delay. The damping effect of the gate resistor works better in applications with low current and small source inductance.

A much larger resistance can be tolerated during the HVMOSFET turn-on transition due to DCM operation. The recommended turn-on resistance range is 0 Ω <R<sub>G-ON</sub> < 200 Ω in order to prevent the turn-on delay from interfering with valley switching.

#### **7.3.6 Thermal Shutdown**

The UCC28610 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown point,  $T_{SD}$ , the UCC28610 initiates a shutdown event and permits retry after the retry time,  $t_{REFRY}$ . Shutdown/Retry cycles continue if the junction temperature is not less than  $T_{SD}$ minus T<sub>SD HYST</sub>.

Copyright © 2009–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS888G&partnum=UCC28610)* 17



## <span id="page-17-0"></span>**7.4 Device Functional Modes**

According to the voltage and current among IC pins and the input voltage, output loading conditions, UCC28610 operates in different functional modes.

- 1. At startup, when VDD is below turn on threshold VDD<sub>(ON)</sub>, VGG is clamped at VGG<sub>(DISABLED)</sub>. Flyback MOSFET becomes a source follower with VGG<sub>(DISABLED)</sub> on its gate. This arrangement allows the VDD capacitor charge up till turn on threshold  $VGG_{(ON)}$ .
- 2. Once VDD exceed the turn on threshold  $VGG_{(ON)}$ , the IC start to switching and deliver power to the load. Before IC starts to switching, MOT pin detects its resistor value and set the fault response. Also, the VGG clamp is reduced from  $VGG_{(DISABLED)}$  to  $VGG_{(OPERATING)}$  to disable the startup operation mode.
- 3. When UCC28610 is switching and deliver power to the load, its switching frequency and peak current are modulated based on FB pin current. The FB pin current is determined by the feedback loop design and output loading condition. During normal operation, the valley switching is
	- (a) At heavy load, UCC28610 control the Flyback converter operate at constant peak current with frequency modulation mode (FM) to regulate output voltage.
	- (b) In the medium to light load, the converter operate in fixed switching frequency with peak current modeulation mode (AM) to regulate the output voltage.
	- (c) Once the load becomes too light, the converter operates in fixed frequency and fixed peak current mode. The output voltage is regulated through burst mode operation.
- 4. UCC28610 can be shut down under different conditions.
	- (a) Once the VDD voltage drops below turn off threshold VDD<sub>(OFF)</sub>, UCC28610 shuts down and returns to start up mode.
	- (b) If MOT is pulled below 1V externally, UCC28610 shuts down and VDD recycles until MOT pin becomes above 1V to restart.
	- (c) If the FB pin current is continuously below  $I_{FB(OL)}$  for longer than  $t_{OL}$ , UCC28610 shuts down because of over load fault. Depending on the fault response setting, converter either latches off or tries to restart. This fault can be introduced by over load condition or input voltage becomes too low that system loses its capability to regulate output voltage.
	- (d) When ZCD pin senses over voltage condition, UCC28610 shuts down. Depending on the fault response setting, UCC28610 enters latch off mode or tries to restart.
	- (e) Once internal junction temperature is higher than  $T_{SD}$ , UCC28610 shuts down because of over temperature protection. Depending on the fault response setting, UCC28610 latches off or tries to restart after junction temperature drops below  $T_{SD}T_{SDHYSS}$ .
- 5. Once UCC28610 latches off, VDD voltage needs to drop below VDD<sub>(FAULT RESET)</sub> to release the latch. During fault reset, input voltage must be disconnected from the source to allow VDD voltage to drop.



# <span id="page-18-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-18-1"></span>**8.1 Application Information**

#### **8.1.1 Transformer Selection**

To begin a power supply design, the power supply designer needs to know the peak power to be delivered by the converter, the input voltage range, the output voltage, and an estimate of the maximum allowable bulk voltage ripple. Select the maximum allowable stress voltage for the external power MOSFET. The stress voltage,  $V_{DS}$ , determines the reflected secondary voltage that resets the flyback transformer and the turn ratio between primary and secondary. A simplified diagram of the converter and its waveforms are shown in [Figure 22.](#page-18-2)





<span id="page-18-2"></span>Peak power is the maximum power level that must be regulated by the converter control system. Loads that last longer than the control loop time constant (100 μs - 300 μs) are directly considered "peak power". Loads lasting less than the control loop time constant can be averaged over the control loop time constant.

The minimum switching period is when the converter is operating in the Frequency Modulation (FM) mode, referred to as  $t_{S(HF)}$ . This switching period must equal the sum of the switching intervals at minimum input voltage, maximum load, as shown in [Figure 22](#page-18-2) and described in [Equation 6](#page-18-3). The switching intervals are  $t_{ON}$ , the conduction time of the MOSFET;  $t_{DM}$  the demagnetization time of the transformer and  $t_{DT}$ , the duration of the deadtime, equal to half of the resonant cycle, after the transformer is de-energized.

$$
t_{S(HF)} = t_{ON} + t_{DM} + t_{DT}
$$

(6)

<span id="page-18-3"></span>Solve for the primary to secondary turn ratio,  $N_{PS}$ , using the maximum allowable  $V_{DS}$ , the maximum input line voltage, the predicted voltage spike due to leakage inductance and the desired regulated output voltage of the converter,  $V_{\text{OUT}}$ .



$$
N_{PS} = \frac{V_{DS} - \sqrt{2} V_{IN(max)} - V_{leakage\_spike}}{V_{OUT}}
$$
(7)

<span id="page-19-0"></span>Assume a deadtime,  $t_{DT}$ , of 5% of the total minimum switching period to allow for variations in the output capacitance of the HVMOSFET and the leakage inductance value:

$$
t_{DT} = 0.05 \times t_{S(HF)} \tag{8}
$$

Using volt-seconds balance, set the volt-seconds on equal to the volt-seconds for demagnetizing and solve for the on-time:

$$
V_{BULK(min)} \times t_{ON} = V_{OUT} \times N_{PS} \times t_{DM}
$$
\n(9)

$$
t_{DM} = t_{S(HF)} - t_{ON} - t_{DT}
$$
 (10)

$$
t_{ON} = \frac{V_{OUT} \times N_{PS} \times (t_{S(HF)} - t_{DT})}{V_{BULK(min)} + (V_{OUT} \times N_{PS})}
$$
\n(11)

The maximum input power,  $P_{IN}$ , to the converter, in addition to being equal to the output power divided by the overall efficiency, is always equal to:

$$
P_{IN} = \frac{P_{OUT}}{efficiency} = \frac{\left(V_{BULK(min)} \times t_{ON}\right)^2}{2 \times L_M \times t_{S(HF)}}
$$
\n(12)

Solve for the primary inductance value:

$$
L_M = \frac{\left(V_{BULK(min)} \times t_{ON}\right)^2}{2 \times P_{IN} \times t_{S(HF)}}
$$
\n(13)

This equation is an approximation of the primary inductance value that is the best choice to minimize the primary side RMS current. In the actual circuit, when the resonance and delay due to leakage inductance can be measured, the magnetizing inductance value may need to be iterated for optimized low voltage switching.

Select the CL resistor,  $R_{CL}$ , based upon the maximum power constant of the controller,  $K_{P}$ , The tolerance of L<sub>M</sub> should be considered (such as 10% lower for a typical inductor) and the minimum value of  $L_M$  should be used to calculate the value of the CL resistor.

To avoid tripping the overload protection feature of the controller during the normal operating range, use the minimum value of  $K_P$  from the Electrical Characteristics Table:

$$
R_{CL} = 33.2k\Omega \times \sqrt{\frac{K_{P} \times L_{M}}{P_{IN}}} \tag{14}
$$

<span id="page-19-1"></span>Once  $R_{CL}$  is selected, the peak DRV current is calculated using Equation 10:

$$
I_{DRV(PK)} = \frac{100kV}{R_{CL}}
$$
 (15)

For high efficiency, the bias winding turn ratio,  $N_{PR}$ , should be designed to maintain the VDD voltage above the VGG clamp, which is equal to  $VGG_{(DISABLED)}$ , when the converter is in burst mode. If VDD discharges below this value, minus the threshold voltage of the HVMOSFET, the HVMOSFET will turn on and linearly supply the VDD current from the high voltage rail instead of from the bias windings. Adding a zener diode on VDD will protect VDD from exceeding its absolute maximum rating in the event of a spike due to excess leakage inductance.

#### **8.1.2 Cascode Bias and Start-Up**

The UCC28610 uses a cascode drive and bias to control the high voltage power MOSFET and provide initial bias at start-up. Thus, the external high voltage power MOSFET provides the start-up function in addition to the power switching function during converter operation. The cascode architecture utilizes a low voltage switch operating between ground and the source of a high voltage MOSFET (HVMOSFET) configured in a common gate configuration, as shown in [Figure 23](#page-20-0). There are some key points to note.

- 1. The gate of the external HVMOSFET is held at a DC voltage.
- 2. The HVMOSFET is driven through the source, not the gate.
- 3. The entire primary winding current passes through the internal low voltage Driver MOSFET (both DRV and GND pins).



**Figure 23. Cascoded Architecture**

<span id="page-20-0"></span>The UCC28610 integrates the low voltage switch in the form of a 90-mΩ FET along with all associated current sensing and drive. The HVMOSFET is forced to track the fast internal low voltage driver. The drain-gate charge in the HVMOSFET does not affect the turn-off speed because the gate is connected to a low impedance DC source. The cascode configuration results in very fast turn-off of the HVMOSFET, which keeps MOSFET switching losses low.

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth over 100 MHz and it can exhibit high frequency ringing. High frequency ringing can cause EMI problems and become destructive in some situations. The sub-intervals during and immediately following the turn-on and turn-off transients are particularly susceptible to oscillation. For avoidance or solutions, see the application section, Solving High Frequency Ringing.

The cascode configuration permits a unique start-up sequence that is fast yet low-loss. Start-up bias uses a low level bleed current from either the AC line or the rectified and filtered AC line, or bulk voltage (via  $R_{START}$ ) as shown in [Figure 24](#page-21-0). This current charges a small VGG capacitor,  $C_{VGG}$ , raising the HVMOSFET gate. The VGG pin will typically draw approximately 6  $\mu$ A ( $I_{VGG(SREG)}$ ) during this time, allowing the bulk bias current to be small and still charge the VGG capacitor. The HVMOSFET acts as a source follower once VGG reaches the threshold voltage of the HVMOSFET. Then, the HVMOSFET will bring up the DRV voltage as VGG continues to rise. During this time the UCC28610 is in UVLO and the Enable PWM signal is low. This turns on the VDD switch connecting VDD to DRV, allowing VDD to rise with the source of the HVMOSFET and charging  $C_{VDD}$ . An external Schottky diode, D1, is required between DRV and VDD. This diode passes potentially high switching currents that could otherwise flow through the body diode of the internal VDD Switch.

Copyright © 2009–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS888G&partnum=UCC28610)* 21



**Figure 24. Start-Up Currents for the Cascode Architecture**

<span id="page-21-0"></span>In order to achieve the lowest possible no-load power, select the number of turns in the bias winding so that VDD is higher than 16 V – V<sub>TH</sub> of the HVMOSFET. A bias winding voltage between 17 V and 20 V usually achieves minimum loss. The bias winding often tracks the primary leakage inductance turn-off voltage spike. Place a 20-V Zener diode between VDD and GND in applications where heavy loads cause excessive VDD voltage.





**Figure 25. Typical Start-Up Waveforms for a 17-V Bias Winding Voltage**

<span id="page-22-1"></span>Typical start-up waveforms are shown in [Figure 25.](#page-22-1) As VGG rises, VDD will follow, minus the threshold voltage of the HVMOSFET. When VDD reaches approximately 10 V, the UCC28610 initiates switching. The bias supply current,  $I_{VDD}$ , rises to its operating level and it is supplied from the VDD capacitor. Start-up times can be kept under 200 ms by selecting the VGG capacitor in the range of 33 nF to 1000 nF and selecting  $R_{START}$  to have a current of 15  $\mu$ A at the minimum AC line voltage. Select capacitor C<sub>VDD</sub> to have enough capacitance to provide operating bias current to the controller for the time it takes the auxiliary winding to take over. No-load burst operation may impose a requirement for additional  $C_{VDD}$  capacitance.

The voltage on VGG is shunt regulated to 16 V whenever the PWM action is disabled. This is reduced to 14 V during switching to limit voltage stress on the gate of the external HVMOSFET. The external HVMOSFET should have a threshold voltage of less than 6 V in order to permit proper starting.

### <span id="page-22-0"></span>**8.1.3 Feedback Function**

Modulation and modes are controlled by applying current to the FB pin. The FB pin is usually used to feed back the output error signal to the modulator. The UCC28610 uses internal current mirrors to apply the FB current to the Feedback Processing block, and then to the Frequency Modulator and Current Modulator blocks. The voltage of the FB pin is a constant 0.7 V. AC filtering of the output of the opto-coupler must be applied at the FB pin, as shown in [Figure 26.](#page-23-0) The corner frequency of the filter in [Figure 26](#page-23-0) should be at least a decade above the maximum switching frequency of the converter, as given in [Equation 16.](#page-23-1) A 100-kΩ resistor, R<sub>FB</sub>, between the opto-coupler emitter and GND prevents ground noise from resetting the overload timer by biasing the FB pin with a negative current. An opto-coupler with a low Current Transfer Ratio (CTR) is required to give better no-load performance than a high CTR device due to the bias current of the secondary reference. The low CTR also offers better noise immunity than a high CTR device.

(16)

## **Application Information (continued)**



<span id="page-23-1"></span><span id="page-23-0"></span>**8.1.4 Modulation Modes**

Under normal operating conditions, the FB current commands the operating mode of the UCC28610, as shown in [Figure 27](#page-24-0) and [Figure 28.](#page-25-0) The FB current commands the UCC28610 to operate the converter in one of three modes: Frequency Modulation (FM) mode, Amplitude Modulation (AM) mode, and Green Mode (GM).

The converter operates in FM mode with a large power load (22% to 100% the peak regulated power). The peak HVMOSFET current reaches its maximum programmed value and FB current regulates the output voltage by varying the switching frequency, which is inversely proportional to  $t<sub>S</sub>$ . The switching frequency is modulated from 30 kHz (22% peak power) to 133 kHz (100% peak power), the on time is constant, and the  $I_{DRV}$  peak current is constant. The maximum programmable HVMOSFET current, I<sub>DRV,PK(max)</sub>, is set by a resistor on the CL pin, as described in [Equation 15.](#page-19-1)

The converter operates in AM mode at moderate power levels (2.5% to 22% of the peak regulated power). The FB current regulates the output voltage by modulating the amplitude of the peak HVMOSFET current from 33% to 100% of the maximum programmed value while the switching frequency is fixed at approximately 30 kHz. The UCC28610 modulates the voltage on the CL pin from 3 V to 1 V to vary the commanded peak current, as shown in [Figure 27](#page-24-0) and [Figure 28](#page-25-0).

The converter operates in GM at light load (0% to 2.5% of the peak regulated power). The FB current regulates the output voltage in the Green Mode with hysteretic bursts of pulses using FB current thresholds. The peak HVMOSFET current is 33% of the maximum programmed value. The switching frequency within a burst of pulses is approximately 30 kHz. The duration between bursts is regulated by the power supply control dynamics and the FB hysteresis. The UCC28610 reduces internal bias power between bursts in order to conserve energy during light-load and no-load conditions.



#### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610) [www.ti.com](http://www.ti.com)** SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015

# **Application Information (continued)**



<span id="page-24-0"></span>**Figure 27. Modulation Control Blocks**







#### <span id="page-25-0"></span>**8.1.5 Primary Current Sense**

The UCC28610 uses a current mirror technique to sense primary current in the Current Modulator. See [Figure 29](#page-26-0) for details. All of the primary current passes into the DRV pin, through the Driver MOSFET and out of the GND pin. The Driver MOSFET current is scaled and reflected to the PWM Comparator where it is compared with the CL current. At the beginning of each switching cycle a blanking pulse,  $t_{BLANK,(Ilim)}$ , of approximately 220 ns is applied to the internal current limiter to allow the driver to turn on without false limiting on the leading edge capacitive discharge currents normally present in the circuit.





**Figure 29. CL pin and DRV Current Sense**

### <span id="page-26-0"></span>**8.1.6 Zero Crossing Detection**

The modulator requires three conditions in order to initiate the next switching cycle:

- 1. The time since the last turn-on edge must be equal to or greater than the time that is requested by the Feedback Processor as determined by the feedback current,  $I_{FB}$ .
- 2. The time since the last turn-on edge must be longer than the minimum period that is built into the UCC28610 (nominally 7.5 μs which equals 133 kHz).
- 3. Immediately following a high-to-low zero crossing of the ZCD voltage. Or, it has been longer than  $t_{WAIT ZCD}$ (~2.4 μs) since the last zero crossing has been detected.

Every switching cycle is preceded by at least one zero crossing detection by the ZCD pin. The modulator allows the resonant ring to damp between pulses if the period needs to exceed the damping limit, allowing long pauses between pulses during no-load operation.

The switching frequency is not allowed to exceed 133 kHz (nominally). This sets the maximum power limit so that it will be constant for all bulk voltages that exceed the minimum line voltage value.

[Figure 30](#page-27-0) illustrates a set of switching cycle waveforms over a range of operating conditions. The UCC28610 is designed to always keep the inductor current discontinuous. This prevents current tailing during start-up or short circuit conditions and accommodates control of the maximum power delivered.

Copyright © 2009–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS888G&partnum=UCC28610)* 27

Texas **INSTRUMENTS** 

# **Application Information (continued)**



**Figure 30. Switching Cycle Waveforms**

<span id="page-27-0"></span>Zero crossing is detected using a resistive divider across the bias winding, as shown in [Figure 31.](#page-27-1) The bias winding operates in phase with the output winding. The ZCD function detects transformer demagnetization when the ZCD voltage has a high to low crossing of the 20-mV ZCD threshold,  $ZCD_{TH}$ . The voltage at the ZCD pin is internally clamped to contain negative excursions at -160mV (ZCD<sub>CLAMP</sub>). A small delay, 50 ns to 200 ns, can be added with  $C_{ZCD}$  to align the turn-on of the primary switch with the resonant valley of the primary winding waveform.



<span id="page-27-1"></span>



$$
R_{ZCD1} = \frac{V_{OUT} + V_F}{100\mu A} \times \frac{N_B}{N_S}
$$
\n
$$
R_{ZCD2} = \frac{ZCD_{(ovp)} \times R_{ZCD1}}{\left(V_{OUT(pk)} \times \frac{N_B}{N_S}\right) \cdot ZCD_{(ovp)}}
$$
\n(18)

#### **8.1.7 Green Mode Operation**

During light load operation the UCC28610 cycles between two states: GM-on and GM-off. The details are shown in [Figure 32](#page-28-0). During the GM-on state, the controller is active while the modulator issues a burst of one or more pulses. During the GM-off state the controller reduces its operating current and switching action is inhibited. The rate and duration of the on and off states are controlled by the current into the FB pin as it cycles between the two hysteretic thresholds separated by  $I_{FB-GM HYST}$ , the load current, the output filter capacitor, and the details of the feedback circuit.

During the GM-off state the VDD supply current is reduced to approximately 550  $\mu$ A,  $I_{VDD(GM)}$ . The Enable PWM signal goes low which inhibits switching, sets the VGG shunt regulation to ~16 V, VGG<sub>(DISABLED)</sub>, and turns on the VDD switch. The VGG node quickly charges to 16V and the low VDD current is supplied from the VDD capacitor.

During the GM-on state the UCC28610 controls the peak primary current to 33% of  $I_{DRV,PK(max)}$ , at a 30-kHz rate. When switching, the VGG shunt regulator pulls the VGG voltage down to ~14 V. VDD is charged by the auxiliary winding during this time as long as VDD does not discharge below 14 V. The converter's output voltage is charged until the feedback network forces the FB current to the GM off threshold,  $I_{FR\text{ CNR3}}$ , and puts the controller back into the GM off state.

At very light loads the time between PWM bursts can be long. To obtain the lowest no-load power, it is important that VDD not discharge below 16 V by more than the threshold voltage of the HVMOSFET or the HVMOSFET will turn-on and linearly supply the VDD current from the high-voltage bulk rail. The VDD voltage can be extended by increasing the  $C_{VDD}$  capacitance without significant impact on start-up time.



<span id="page-28-0"></span>

<span id="page-29-1"></span>power level limits are found from DRV current estimates for typical universal AC adapters that use a 600-V

IN(max)

 $P_{IN(max)} =$ 

MOSFET. The power range and its associated peak current range are given in Equation 20. 
$$
P_{\text{IN}} \geq 12W
$$

$$
I_{\text{DRV,PK(min)}} \ge 1A
$$
\n(20)

The minimum power level is due to a loss of linearity of the current mirror, as shown in [Figure 33.](#page-29-2) A programmed  $I_{DRV,PK}$  level between 0.66 A and 1 A (by using 100 kΩ ≤ R<sub>CL</sub> ≤ 150 kΩ) allows only a 2:1 amplitude modulation range of the peak DRV current. The amplitude of  $I_{DRV}$  modulates linearly if  $I_{DRVPK}$  is programmed within its recommended operating range (1.0 A <  $I_{DRV,PK}$  < 4.1 A, corresponding to 100 kΩ > R<sub>CL</sub> > 24.3 kΩ respectively.



#### **8.1.8 Maximum Converter Power Limitation**

2  $m \times l_{DRV(pk)}^2 \times f_{S(max)}$ 

 $L_m \times I_{DRV(bk)}^2$  × f

<span id="page-29-0"></span>**8.1.9 Minimum Converter Power Limitation**

 $\times$   $\sim$   $\frac{2}{x}$ 

The suggested peak power range of the UCC28610 is 12 W to 65 W based on a universal AC line converter (90- VAC to 265-VAC input line voltage), using an external high voltage MOSFET with a voltage rating of 600 V. This power range may depend on application and external MOSFET stress voltage. Ultimately, the peak primary current is the limiting factor because this current must pass through the UCC28610. The limit on the peak primary current imposes a limit on the peak primary power. The peak power must be less than 65 W, not the average power. The peak power is defined as the highest power level where the controller must maintain regulation.

At all power levels, program the UCC28610 to control the power limit with the primary inductance, peak current and maximum switching frequency (133 kHz). The maximum peak input power level is given by [Equation 19](#page-29-0). The accuracy of the power limit is twice as sensitive to  $I_{DRV(PK)}$  errors than L<sub>M</sub> errors and f<sub>S(max)</sub> errors. If the load demands more power than the programmed level, the power supply output voltage sags and the overload timer is initiated.

$$
P_{IN} \ge 12W
$$
  
\n
$$
I_{DRV,PK(min)} \ge 1A
$$
  
\nminimum power level is due to a loss of linearity of the current mirror, as shown in Figure 33. A program  
\n
$$
P_{PK}
$$
 level between 0.66 A and 1 A (by using 100 kΩ ≤ R<sub>CL</sub> ≤ 150 kΩ) allows only a 2:1 amplitude modula

The dynamics of the DRV current sense imposes the 12-W minimum power level limit for this controller. The

<span id="page-29-2"></span>**Figure 33. Dynamic Operating Range**



(19)



### <span id="page-30-0"></span>**8.2 Typical Application**



**Figure 34. Recommended Operating Conditions Application**

#### <span id="page-30-1"></span>**8.2.1 Design Requirements**

[Table 1](#page-30-2) illustrates a typical subset of high-level design requirements. Many of these parameter values are used in the design equations contained in [Table 2](#page-31-0).

<span id="page-30-2"></span>

|                               | <b>PARAMETER</b>                         | <b>CONDITIONS</b>                               | <b>MIN</b> | <b>NOM</b> | <b>MAX</b> | <b>UNIT</b> |  |
|-------------------------------|------------------------------------------|-------------------------------------------------|------------|------------|------------|-------------|--|
| <b>INPUT CHARACTERISTICS</b>  |                                          |                                                 |            |            |            |             |  |
| $V_{IN}$                      | Input voltage                            |                                                 | 85         |            | 265        | <b>VRMS</b> |  |
| <b>OUTPUT CHARACTERISTICS</b> |                                          |                                                 |            |            |            |             |  |
| <b>VOUT</b>                   | Output voltage                           | $V_{IN}$ = min to max, $I_{O IIT}$ = min to max | 10.8       | 12         | 13.2       | V           |  |
| V <sub>ripple</sub>           | Output voltage ripple                    | $V_{IN}$ = 115 $V_{RMS}$ , $I_{OUT}$ = max      |            | 80         | 120        | mVpp        |  |
| $I_{\text{OUT}}$              | Output current                           | $V_{IN}$ = min to max                           | $\Omega$   |            | 2.1        | A           |  |
| $I_{OCP}$                     | Output over current<br>inception point   | $V_{IN}$ = max                                  |            | 3          |            | A           |  |
| V <sub>OVP</sub>              | Output OVP                               | $I_{\Omega IIT}$ = min to max                   |            |            | 16         | V           |  |
|                               | Transient response<br>voltage over shoot | $I_{\text{OUT}}$ = min to max                   |            | 500        |            | mV          |  |
| <b>SYSTEM CHARACTERISTICS</b> |                                          |                                                 |            |            |            |             |  |
| $h_{PEAK}$                    | Peak efficiency                          | $V_{IN}$ = 115 $V_{RMS}$ , $I_{OUT}$ = 1.05 A   |            | 85.7%      |            |             |  |
|                               | No load power<br>consumption             | $V_{IN}$ = 115 $V_{RMS}$                        |            | 67         |            |             |  |
|                               |                                          | $V_{IN}$ = 230 $V_{RMS}$                        |            | 107        |            | mW          |  |

**Table 1. UCC28610EVM-474 Electrical Performance Specifications**

For reference designators refer to [Figure 34](#page-30-1).

#### **8.2.2 Detailed Design Procedure**



<span id="page-31-0"></span>

(1) Refer to the *[Electrical Characteristics](#page-5-1)* table for all constants and measured values, unless otherwise noted.







#### <span id="page-32-0"></span>*8.2.2.1 Input Bulk Capacitance and Minimum Bulk Voltage*

Bulk capacitance may consist of one or more capacitors connected in parallel. The input power of the converter based on target full-load efficiency, minimum input RMS voltage, minimum AC input frequency, and minimum bulk capacitor voltage are used to determine the bulk capacitor value. Maximum input power is used in the  $C_{BULK}$ calculation and is determined by:

$$
P_{in(max)} = \frac{V_{OUT} \times I_{OUT}}{\eta}
$$
 (21)

Assume 30% voltage ripple on the bulk capacitor, the minimum bulk capacitor voltage is 70% of the minimum input AC voltage at its peak value.

$$
V_{\text{BULK(min)}} = 0.7 \times \sqrt{2} \times V_{\text{in(min)}}
$$
\n(22)

[Equation 23](#page-32-1) provides an accurate solution for input capacitance needed to achieve a minimum bulk valley voltage target  $V_{BULK(min)}$ , accounting for hold-up during any loss of AC power for a certain number of half cycles,  $N_{HC}$ , by an AC-line drop-out condition. Alternatively, if a given input capacitance value is prescribed, iterate the  $V_{BULK(min)}$  value until that target capacitance is obtained, which determines the  $V_{BULK(min)}$  expected for that capacitance.

<span id="page-32-1"></span>
$$
C_{\text{BULK}} \geq \frac{2P_{\text{in(max)}} \times \left(0.25 + 0.5N_{\text{HC}} + \frac{1}{2\pi} \times \arcsin\left(\frac{V_{\text{BULK(min)}}}{\sqrt{2} \times V_{\text{in(min)}}}\right)\right)}{(2V_{\text{IN(min)}}^2 - V_{\text{BULK(min)}}^2) \times f_{\text{LINE(min)}}}
$$
(23)

### *8.2.2.2 Transformer Selection*

To begin a power supply design, the power supply designer needs to know the peak power to be delivered by the converter, the input voltage range, the output voltage, and an estimate of the maximum allowable bulk voltage ripple. Select the maximum allowable stress voltage for the external power MOSFET. The stress voltage,  $V_{DS}$ , determines the reflected secondary voltage that resets the flyback transformer and the turn ratio between primary and secondary. A simplified diagram of the converter and its waveforms are shown in [Figure 22.](#page-18-2)



**NPS**



VGS

DRV (PEAK)

SIHEL

Figure 35. Basic Flyback Converter and Waveforms at Peak Load and Minimum V<sub>BULK</sub> Voltage

<span id="page-33-0"></span>Peak power is the maximum power level that must be regulated by the converter control system. Loads that last longer than the control loop time constant (100 μs - 300 μs) are directly considered "peak power". Loads lasting less than the control loop time constant can be averaged over the control loop time constant.

The minimum switching period is when the converter is operating in the Frequency Modulation (FM) mode, referred to as  $t_{S(HF)}$ . This switching period must equal the sum of the switching intervals at minimum input voltage, maximum load, as shown in [Figure 35](#page-33-0) and described in [Equation 24](#page-33-2). The switching intervals are  $t_{ON}$ , the conduction time of the MOSFET; t<sub>DM</sub> the demagnetization time of the transformer and t<sub>DT</sub>, the duration of the deadtime, equal to half of the resonant cycle, after the transformer is de-energized.

$$
t_{S(HF)} = t_{ON} + t_{DM} + t_{DT}
$$
\n
$$
\tag{24}
$$

<span id="page-33-2"></span><span id="page-33-1"></span>Solve for the primary to secondary turn ratio,  $N_{PS}$ , using the maximum allowable  $V_{DS}$ , the maximum input line voltage, the predicted voltage spike due to leakage inductance and the desired regulated output voltage of the converter,  $V_{OUT}$ .

$$
N_{PS} = \frac{V_{DS} - \sqrt{2} V_{IN(max)} - V_{leakage\_spike}}{V_{OUT}}
$$
 (25)

Assume a deadtime,  $t_{DT}$ , of 5% of the total minimum switching period to allow for variations in the output capacitance of the HVMOSFET and the leakage inductance value:

$$
t_{DT} = 0.05 \times t_{S(HF)} \tag{26}
$$

Using volt-seconds balance, set the volt-seconds on equal to the volt-seconds for demagnetizing and solve for the on-time:

$$
V_{BULK(min)} \times t_{ON} = V_{OUT} \times N_{PS} \times t_{DM}
$$
\n(27)

$$
t_{DM} = t_{S(HF)} - t_{ON} - t_{DT}
$$
 (28)



$$
t_{ON} = \frac{V_{OUT} \times N_{PS} \times (t_{S(HF)} - t_{DT})}{V_{BULK(min)} + (V_{OUT} \times N_{PS})}
$$
\n(29)

The maximum input power,  $P_{IN}$ , to the converter, in addition to being equal to the output power divided by the overall efficiency, is always equal to:

$$
P_{IN} = \frac{P_{OUT}}{efficiency} = \frac{(V_{BULK(min)} \times t_{ON})^2}{2 \times L_M \times t_{S(HF)}}
$$
(30)

Solve for the primary inductance value:

$$
L_M = \frac{\left(V_{BULK(min)} \times t_{ON}\right)^2}{2 \times P_{IN} \times t_{S(HF)}}
$$
\n(31)

This equation is an approximation of the primary inductance value that is the best choice to minimize the primary side RMS current. In the actual circuit, when the resonance and delay due to leakage inductance can be measured, the magnetizing inductance value may need to be iterated for optimized low voltage switching.

Select the CL resistor,  $R_{CL}$ , based upon the maximum power constant of the controller,  $K_{P}$ , The tolerance of L<sub>M</sub> should be considered (such as 10% lower for a typical inductor) and the minimum value of  $L_M$  should be used to calculate the value of the CL resistor.

To avoid tripping the overload protection feature of the controller during the normal operating range, use the minimum value of  $K_P$  from the Electrical Characteristics Table:

$$
R_{CL} = 33.2k\Omega \times \sqrt{\frac{K_{P} \times L_{M}}{P_{IN}}} \tag{32}
$$

Once  $R_{CL}$  is selected, the peak DRV current is calculated using Equation 10:

$$
I_{DRV(PK)} = \frac{100kV}{R_{CL}}
$$
 (33)

For high efficiency, the bias winding turn ratio,  $N_{PB}$ , should be designed to maintain the VDD voltage above the VGG clamp, which is equal to VGG<sub>(DISABLED)</sub>, when the converter is in burst mode. If VDD discharges below this value, minus the threshold voltage of the HVMOSFET, the HVMOSFET will turn on and linearly supply the VDD current from the high voltage rail instead of from the bias windings. Adding a zener diode on VDD will protect VDD from exceeding its absolute maximum rating in the event of a spike due to excess leakage inductance.

#### <span id="page-34-0"></span>*8.2.2.3 Feedback Function*

Modulation and modes are controlled by applying current to the FB pin. The FB pin is usually used to feed back the output error signal to the modulator. The UCC28610 uses internal current mirrors to apply the FB current to the Feedback Processing block, and then to the Frequency Modulator and Current Modulator blocks. The voltage of the FB pin is a constant 0.7 V. AC filtering of the output of the opto-coupler must be applied at the FB pin, as shown in [Figure 36.](#page-35-0) The corner frequency of the filter in [Figure 36](#page-35-0) should be at least a decade above the maximum switching frequency of the converter, as given in [Equation 34.](#page-35-1) A 100-kΩ resistor, R<sub>FB</sub>, between the opto-coupler emitter and GND prevents ground noise from resetting the overload timer by biasing the FB pin with a negative current. An opto-coupler with a low Current Transfer Ratio (CTR) is required to give better no-load performance than a high CTR device due to the bias current of the secondary reference. The low CTR also offers better noise immunity than a high CTR device.





<span id="page-35-0"></span>
$$
f_{FB} = \frac{1}{2 \times \pi \times P} \qquad \qquad \sqrt{C}
$$

$$
^{_{FB}}-2\times\pi\times R_{_{FBfilter}}\times C_{_{FBfilter}}
$$

(34)

EXAS

**NSTRUMENTS** 

<span id="page-35-1"></span>Zero crossing is detected using a resistive divider across the bias winding, as shown in [Figure 37.](#page-35-2) The bias winding operates in phase with the output winding. The ZCD function detects transformer demagnetization when the ZCD voltage has a high to low crossing of the 20-mV ZCD threshold,  $ZCD_{TH}$ . The voltage at the ZCD pin is internally clamped to contain negative excursions at -160mV (ZCD<sub>CLAMP</sub>). A small delay, 50 ns to 200 ns, can be added with  $C_{ZCD}$  to align the turn-on of the primary switch with the resonant valley of the primary winding waveform.





<span id="page-35-2"></span>
$$
R_{ZCD1} = \frac{V_{OUT} + V_F}{100 \mu A} \times \frac{N_B}{N_S}
$$
\n
$$
R_{ZCD2} = \frac{ZCD_{(ovp)} \times R_{ZCD1}}{\left(V_{OUT(pk)} \times \frac{N_B}{N_S}\right) - ZCD_{(ovp)}}
$$
\n(36)



#### **8.2.3 Application Curves**



#### **[UCC28610](http://www.ti.com/product/ucc28610?qgpn=ucc28610)**

SLUS888G –JANUARY 2009–REVISED SEPTEMBER 2015 **[www.ti.com](http://www.ti.com)**







## <span id="page-38-0"></span>**9 Power Supply Recommendations**

The UCC28610 VDD can be charged through high-voltage MOSFET directly from the high-voltage bus at startup. Due to the nature of high loss, this charging path is intended for startup operation only. During normal operation, the VDD voltage should be high enough to avoid this high-loss charging path.

In order to achieve the lowest possible no-load power, select the number of turns in the bias winding so that VDD is higher than 16V-V<sub>TH</sub> of the high voltage MOSFET. A bias winding voltage between 17 V and 20 V usually achieves minimum loss. The bias winding often tracks the primary leakage inductance turn-off voltage spike. Place a 20-V Zener diode between VDD and GND in applications where the heavy loads cause excessive VDD voltage.

### <span id="page-38-1"></span>**10 Layout**

#### <span id="page-38-2"></span>**10.1 Layout Guidelines**

It is possible to design a power supply on a single layer board using the UCC28610. [Figure 43](#page-39-1) and [Figure 44](#page-40-0) show an example of a typical layout and design, respectively. Proper use of ground planes can solve EMI and thermal problems. For best results, create a quiet ground plane for the components associated with pins 1 through 4. This offers shielding for the control signals. Also, do not extend the ground plane under heat sinks, thermistors or snubbers so that these components do not heat the UCC28610.



### <span id="page-39-0"></span>**10.2 Layout Example**





#### **NOTE**

<span id="page-39-1"></span>The reference designators correspond to the components shown in the schematic of [Figure 44.](#page-40-0)





<span id="page-40-0"></span>**Figure 44. Typical Design Schematic**



# <span id="page-41-0"></span>**11 Device and Documentation Support**

### <span id="page-41-1"></span>**11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-41-2"></span>**11.2 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-41-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-41-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-41-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Sep-2022



\*All dimensions are nominal



# **TEXAS NSTRUMENTS**

www.ti.com

www.ti.com 28-Sep-2022

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated