# *HR1002A*



# **Enhanced LLC Controller with Robust Adaptive Dead-Time Adjustment and Capacitive Mode Protection**

# **DESCRIPTION**

The HR1002A is an enhanced LLC controller that provides robust adaptive dead-time adjustment (ADTA) and capacitive mode protection (CMP), as well as improved functional surge performance.

ADTA automatically inserts a dead time between the two complimentary gate outputs. This is ensured by keeping the outputs off while sensing the dV/dt current of the half-bridge switching node. ADTA simplifies the design and provides lower EMI, as well as higher efficiency.

The HR1002A incorporates capacitive mode protection, which prevents potentially destructive capacitive mode switching if the output is shorted or is severely overloaded. This feature protects the MOSFET during abnormal conditions to provide a robust converter.

The HR1002A has a configurable oscillator that sets both the maximum and minimum switching frequencies. To prevent excessive inrush current, it starts up at a configured maximum switching frequency and decays until the control loop takes over.

The HR1002A enters a controlled burst mode under light-load conditions to minimize power consumption and tighten the output regulation.

Full protection features include two-level overcurrent protection (OCP) with external latched shutdown, auto-recovery, brown-in and brownout, capacitive mode protection (CMP), and over-temperature protection (OTP).

The HR1002A requires minimal external components, and is available in an SOIC16-15 package.

# **FEATURES**

- Over-Current Protection (OCP) with Configurable Delay for Enhanced Surge **Performance**
- Adaptive Dead-Time Adjustment (ADTA)
- Capacitive Mode Protection (CMP)
- 50% Duty Cycle, Variable Frequency Control for Resonant Half-Bridge Converter
- 600V High-Side Gate Driver with Integrated Bootstrap Diode, High-Accuracy Oscillator, and High dV/dt Immunity
- Operates Up to 600kHz
- Two-Level Over-Current Protection (OCP): Frequency Shift and Latched Shutdown with Configurable Duration
- Latched Disable Input for Easy Protection
- Remote On/Off Control and Brownout Protection through BO
- Configurable Burst Mode Operation under Light-Load Conditions
- Nonlinear Soft Start for Monotonic Output Voltage Rising
- Available in an SOIC16-15 Package

# **APPLICATIONS**

- LCD and PDP TVs
- Desktop PCs and Servers
- Telecom SMPSs
- AC/DC Adapters, Open-Frame SMPSs
- Power Tools
- Video Game Consoles
- Electronic Lighting Ballasts

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**





### **ORDERING INFORMATION**



\* For Tape & Reel, add suffix –Z (e.g. HR1002AGSE–Z).

# **TOP MARKING**

# **MPSYYWW**

# **HR1002A**

# LLLLLLLLL

MPS: MPS prefix YY: Year code WW: Week code HR1002A: Part number LLLLLLLLL: Lot number



# **PACKAGE REFERENCE**

**SOIC16-15** 



# **PIN FUNCTIONS**





# **PIN FUNCTIONS** *(continued)*





### **ABSOLUTE MAXIMUM RATINGS (1)**



### *ESD Ratings*



#### *Recommended Operating Conditions* (3)



#### *Thermal Resistance*  (4) *θJA θJC*

SOIC16-15 ............................. 80 ....... 35 ... °C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.<br>2) The maximum allowable power dissipation is a fu
- The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  $(MAX) = (T_J (MAX) - T_A) / \theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

**VCC = 13V, CHG = CLG = 1nF, CT = 470pF, RFSET = 12kΩ, TJ = -40°C to +125°C, min and max values guaranteed by characterization, typical value tested under 25°C, unless otherwise specified.** 





# **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 13V, CHG = CLG = 1nF, CT = 470pF, RFSET = 12kΩ, TJ = -40°C to +125°C, min and max values guaranteed by characterization, typical value tested under 25°C, unless otherwise specified.** 





# **ELECTRICAL CHARACTERISTICS** *(continued)*

**VCC = 13V, CHG = CLG = 1nF, CT = 470pF, RFSET = 12kΩ, TJ = -40°C to +125°C, min and max values guaranteed by characterization, typical value tested under 25°C, unless otherwise specified.** 



**Note:** 

5) Guaranteed by design.



# **TYPICAL CHARACTERISTICS**

 $V_{CC}$  = 13V,  $C_{HG}$  =  $C_{LG}$  = 1nF,  $C_T$  = 470pF,  $R_{FSET}$  = 12kΩ,  $T_J$  = -40°C to +125°C, unless otherwise **noted.** 



# **TYPICAL CHARACTERISTICS** *(continued)*

 $V_{CC}$  = 13V,  $C_{HG}$  =  $C_{LG}$  = 1nF,  $C_T$  = 470pF,  $R_{FSET}$  = 12kΩ,  $T_J$  = -40°C to +125°C, unless otherwise **noted.** 





1.5

1.6

# **TYPICAL CHARACTERISTICS** *(continued)*

 $V_{CC}$  = 13V,  $C_{HG}$  =  $C_{LG}$  = 1nF,  $C_T$  = 470pF,  $R_{FSET}$  = 12kΩ,  $T_J$  = -40°C to +125°C, unless otherwise **noted.** 



-50 0 50 100 150 **JUNCTION TEMPERATURE (°C)**

**BO Threshold vs. Junction Temperature**





# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are generated using the evaluation board (see Figure 26 on page 32).**   $V_{AC}$  = 230V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 20A,  $T_A$  = 25°C, unless otherwise noted.









# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are generated using the evaluation board (see Figure 26 on page 32).**   $V_{AC}$  = 230V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 20A,  $T_A$  = 25<sup>°</sup>C, unless otherwise noted.



**Over-Current Protection Entry**  Full load





### **Short-Circuit Protection**



#### **Over-Current Protection Recovery**  Full load



#### **Capacitive Mode Protection**  Short circuit





# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are generated using the evaluation board (see Figure 26 on page 32).**   $V_{AC}$  = 230V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 20A,  $T_A$  = 25<sup>°</sup>C, unless otherwise noted.





9.087μs<br>9.564μs<br>Δ477.0ns  $\frac{6.100 \text{ V}}{15.20 \text{ V}}$ <br> $\Delta$ 9.100 10 19.081 **CH1: VLG CH3: VHG CH2: VSW CH4: VHBVS 3.00 V \ (2)** 100 V \ (2) 5.00 V \ (4) 2.00 V \ (2) 100ms 2.50GS/s  $1 4.60$ 

Dead Time When HG Turns Off **Delay Time When HG Turns Off** 







# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



# **OPERATION**

#### **Oscillator**

Figure 2 shows the oscillator block diagram. A modulated current charges and discharges the CT capacitor repeatedly between its peak valley thresholds, which determines the oscillator frequency.



**Figure 2: Oscillator Block Diagram** 

FSET sets the CT charge current, with  $I_{S-1}$ being equal to  $I_{\text{SET}}$ . When CT passes its peak threshold ( $V_{\text{CFP}}$ ), the RS latch is set, and a discharge current source  $(I<sub>S-2</sub>)$  that equals 2 times  $I_{\text{SET}}$  is enabled. The difference between these two currents forces CT to have equal charging and discharging values. If the voltage on the CT capacitor falls below its valley threshold (V<sub>CFV</sub>, hysteresis V<sub>CT</sub>  $HYS = V_{CFP} - V_{CFV}$ ), the flip-flop is reset and  $I_{S-2}$  turns off. This starts a new switching cycle. Figure 3 shows the oscillator's detailed waveform.



**Figure 3: CT Waveform and Gate Signal** 

An RC network that is externally connected to FSET determines the normal switching frequency and the soft-start switching frequency.

The resistor from FSET to GND  $(R_{FMIN})$ contributes to the maximum resistance of the external RC network when the phototransistor is not conducting. This sets the FSET minimum source current, which defines the minimum switching frequency.

During normal operation, the phototransistor adjusts the current flowing through  $R_{FMAX}$  to modulate the frequency for output voltage regulation. If the phototransistor is saturated, the current through  $R_{FMAX}$  is at its maximum, which sets the frequency at its maximum.

An RC connected in series between FSET and GND shifts the frequency at start-up. See the Soft Start (SS) section below for more details.

Calculate the minimum and maximum frequencies with Equation (1) and Equation (2), respectively:

$$
f_{\text{MIN}} \approx \frac{1}{V_{\text{CT\_HYS}} \times C_{\text{T}} \times R_{\text{FMIN}}} \tag{1}
$$

$$
f_{_{MAX}} \approx \frac{R_{_{FMIN}} + R_{_{FMAX}}}{V_{_{CT\_HYS}} \times G_{_{T}} \times R_{_{FMIN}} \times R_{_{FMAX}}} \qquad \qquad (2)
$$

It is recommended to use a CT capacitor (≤330pF) for the best overall temperature performance. Estimate the values of  $R_{FMIN}$  and  $R_{FMAX}$  with Equation (3) and Equation (4), respectively:

$$
R_{FMIN} = \frac{1}{V_{CT\_HYS} \times C_T \times f_{MIN}}
$$
 (3)

$$
R_{FMAX} = \frac{R_{FMIN}}{\frac{f_{MAX}}{f_{MIN}} - 1}
$$
 (4)

#### **Soft Start (SS)**

For the resonant half-bridge converter, the power delivered is inversely proportional to its switching frequency. To ensure that the converter starts or restarts with a safe current level, soft start forces a high initial switching frequency until the frequency is controlled by the closed loop.

Soft start is achieved using an external RC series circuit (see Figure 4).





**Figure 4: Soft-Start Block** 

When start-up begins, the SS voltage is 0V, so the soft-start resistor  $(R_{SS})$  is in parallel to  $R_{FMIN}$ .  $R_{FMIN}$  and  $R_{SS}$  determine the initial frequency  $(f<sub>STAT</sub>)$ , which can be calculated with Equation  $(5)$ :

$$
f_{\text{START}} = \frac{R_{\text{FMIN}} + R_{\text{SS}}}{V_{\text{CT HYS}} \times C_{\text{T}} \times R_{\text{FMIN}} \times R_{\text{SS}}}
$$
(5)

During start-up,  $C_{SS}$  charges until its voltage reaches the reference voltage  $(V_{REF})$ , and the current through  $R_{SS}$  decays to 0A. This period takes about 5 times the  $(R_{SS} \times C_{SS})$  value. During this period, the switching frequency changes following an exponential curve. Initially, the  $C_{SS}$  charge reduces the frequency relatively quickly, but the rate gradually decreases.

After soft start, the switching frequency is dominated by the feedback loop to regulate the output voltage. With soft start, the current of the resonant tank gradually increases during startup.

Calculate  $R_{SS}$  with Equation (6):

$$
R_{SS} = \frac{R_{FMIN}}{\frac{f_{START}}{f_{MIN}} - 1}
$$
 (6)

Estimate  $C_{SS}$  with Equation (7):

$$
C_{\rm SS} = \frac{3 \times 10^3}{R_{\rm SS}}\tag{7}
$$

Select the initial frequency  $(f_{START})$  to be at least four times greater than  $f_{MIN}$ . When selecting  $C_{SS}$ , there is a tradeoff between the desired soft start operation and over-current protection (OCP) speed. See the Over-Current Protection (OCP) section on page 21 for more details.

#### **Adaptive Dead-Time Adjustment (ADTA)**

When operating in inductive mode, the soft switching of the power MOSFETs results in high efficiency for the resonant converter. A fixed dead time may result in hard switching under light loads, especially if the magnetizing inductance  $(L_M)$  is too large. A dead time that is too long may lead to zero-voltage switching (ZVS) loss. In addition, the current may change polarity during the dead time, resulting in capacitive mode switching. Adaptive dead-time control adjusts the dead time automatically by detecting the dV/dt of the half-bridge's switching node (SW).

The HR1002A incorporates an intelligent adaptive dead-time adjustment (ADTA) logic circuit, which detects SW's dV/dt and inserts a proper dead time automatically. For the external circuit, connect a capacitor  $(C_{H B V S}$ , typically  $5pF$ ) between SW and HBVS to sense dV/dt. Figure 5 shows the simplified ADTA block diagram.



#### **Figure 5: ADTA Block Diagram**

Figure 6 shows the operation waveform for ADTA.





**Figure 6: Operation Waveform of ADTA**

When HG switches off, the SW voltage swings from high to low due to the resonant tank current (I<sub>R</sub>). Accordingly, this negative dV/dt pulls current from HBVS via  $C_{H B V S}$ . If the dV/dt current exceeds the internal comparison current, the voltage on HBVS ( $V_{HBVS}$ ) is pulled down and clamped at 0V. When SW stops slewing and the differential current stops,  $V_{H BVS}$  starts to ramp up. LG turns on after a delay (minimum dead time). The dead time is the time between HG turning off and LG turning on.

When LG switches off, the SW voltage swings from low to high, and a positive dV/dt current is detected via  $C_{H BVS}$ . The dead time between LG turning off and HG turning on is maintained automatically by sensing the dV/dt current.

To avoid damaging HBVS, CHBVS should be selected carefully. Keep the dV/dt current below 65mA.  $I_{H BVS}$  can be calculated with Equation (8):

$$
I_{H BVS} = \left| C_{H BVS} \times \frac{dV}{dt} \right| < 65 mA \tag{8}
$$

If  $C_{H BVS}$  is too low to sense the dV/dt, the minimum voltage change rate  $(dV_{MIN}/dt)$  must be accounted for to ensure a proper  $C_{H\text{BVS}}$ value.

First, calculate the peak magnetizing current  $(\mathsf{I}_{\mathsf{M}})$ with Equation (9):

$$
I_{\rm M} = \frac{V_{\rm BUS}}{8 \times L_{\rm M} \times f_{\rm MAX}} \tag{9}
$$

Estimate  $C_{HBVS}$  with Equation (10):

$$
C_{\text{H BVS}} > 5pF \times \frac{dV_{\text{MIN}}}{dt} \times \frac{2 \times C_{\text{OSS}}}{I_{\text{M}}}\qquad \quad \ \textbf{(10)}
$$

Where  $C<sub>oss</sub>$  is the output capacitance of MOSFET, and dV<sub>MIN</sub>/dt is 180V/us. Leave a margin that is 2 to 3 times greater than the calculated capacitance for  $C_{H B V S}$  due to design and component tolerance.

Figure 7 shows a possible dead time using ADTA logic. Note that there are three types of dead times: the minimum dead time  $(t_{DMIN})$ , maximum dead time (t<sub>DMAX</sub>), and adjusted dead time  $(t_D)$ , which is between  $t_{DMIN}$  and  $t_{DMAX}$ .





ADTA logic sets  $t_{DMIN}$  to 235ns. If the SW transition time is shorter than  $t_{DMIN}$ , the logic does not let the gate turn on, which prevents shoot-through between the low-side and highside MOSFETs. A maximum dead time  $(t<sub>DMAX</sub>,$ typically 1.5µs) forces the gate to turn on, preventing duty cycle losses or soft switching.

ADTA adjusts the dead time automatically and ensures ZVS, which enables more flexibility when selecting the MOSFET and  $L_M$ . ADTA also prevents hard switching if the design does not carefully account for light-load or no-load conditions.



Under light-load conditions, the switching frequency goes high and the magnetizing current goes low, which risks hard switching that can lead to thermal or reliability issues.

If HBVS is not connected, the internal circuit cannot detect the differential current from HBVS, so the dead time remains fixed at the maximum dead time  $(t_{DMAX})$ .

If  $V_{H BVS}$  is pulled down too low by the negative current from  $C_{H BVS}$ , the dead time from  $HG$ turning off to LG turning on may be too long. To clamp HBVS at lower negative voltage and ensure an optimal dead time, connect a Schottky diode (D1) (such as BAT54) from GND to HBVS.

#### **Capacitive Mode Protection (CMP)**

When the resonant HB converter output is subject to overload or short circuit conditions, the converter may run into a capacitive region. In capacitive mode, the voltage applied to the resonant tank causes the resonant tank's current to lag. Under this condition, the body diode of only one MOSFET is conducting. To prevent the device from failing, the other MOSFET should not be turned on. Figure 8 shows the functional block diagram for capacitive mode protection (CMP).



**Figure 8: CMP and OCP Block Diagram** 

Figure 9 shows the operating current principles of CMP. CSPOS and CSNEG stand for the current polarity, which is generated by comparing the voltage on CS with the internal V<sub>CSNB</sub> and V<sub>CSPB</sub> voltage references.



t0: At t0, LG turns off and CSNEG is high. This means the current is flowing in the correct direction and converter operates in inductive mode.

t1: At t1, HG turns off and CSPOS is high. This means that the current is flowing in the correct direction and converter operates in inductive mode.

t2: At t2, LG turns off for the second time. CSNEG is low, indicating that the current is flowing in the wrong direction (the low-side MOSFET body diode is conducting), and the converter is operating in capacitive mode.

SW does not go high until the current returns to the correct polarity. DT stays high and Vosc is stopped, preventing the other MOSFET from turning on. This prevents capacitive switching.

t3: At t3, the current returns to the correct polarity, and the other MOSFET turns on after the dV/dt current is detected.

Between t2 and t5, the correct current polarity cannot be detected, meaning there is so little current that SW cannot be pulled up or down.

Eventually, the timer  $(t_{\text{CMP}})$  for CMP expires, and the other MOSFET is forced to turn on (see Figure 11).

If capacitive mode operation is detected, the  $V_{SS}$  control signal goes high, turning on an internal transistor to discharge  $C_{SS}$  after a blanking delay of  $t_{DMAX}$  (typically 1.5 $\mu$ s). This causes the frequency to increase quickly to limit



the output power. The  $V_{SS}$  control is reset, and soft start is activated when the first low-side gate driver is switched off after CMP. The switching frequency decreases smoothly until the control loop takes over.

Figure 10 shows CMP behavior when the output is shorted. The current polarity goes in the wrong direction when LG switches off. The CMP logic detects this capacitive mode immediately and prohibits HG from turning on, which prevents destructive capacitive switching. Once the current  $(I_R)$  returns to the correct polarity, SW ramps up, the dV/dt current is detected, and HG turns on once the ZVS condition is met.



**Figure 10: Capacitive Mode Protection Waveform** 

#### **Over-Current Protection (OCP)**

The HR1002A provides two levels of overcurrent protection (see Figure 11).



**Figure 11: OCP Timing Sequence** 

The first level of protection occurs when the voltage on the CS pin  $(V_{CS})$  exceeds  $V_{CS-OCR}$ . This is followed by two actions. First, the internal transistor connected between SS and GND turns on for at least 10µs, which discharges  $C_{SS}$ . This creates a sharp increase on the oscillator frequency, reducing the energy transferred to the output. Second, an internal current source  $(I_{\text{TIMER}})$  turns on to charge the capacitor on TIMER  $(C_{TIMER})$ , ramping the TIMER voltage.

If  $V_{CS}$  drops below  $V_{CS-OCR}$  before the TIMER voltage  $(V_{TIMER})$  reaches  $V_{TIMER\text{-}FMAX}$ , both  $C_{SS}$ discharging and  $C_{TIMFR}$  charging are stopped. The converter resumes normal operation.

 $t_{OC}$  is the time for  $V_{TIMER}$  to rise from 0V to  $V_{\text{TIMER-FMAX}}$ . tog is also a delay time for overcurrent regulation. There is not a simple relationship between t<sub>oc</sub> and  $C_{TIMER}$ . Select CTIMER based on experimental results. Based on experiments,  $C_{TIMER}$  may increase the operating time by 100ms.

If  $V_{CS}$  still exceeds  $V_{CS-OCR}$  after  $V_{TIMER}$  reaches  $V$ TIMER-FMAX,  $C_{SS}$  is discharged completely. Simultaneously,  $I_{TIMER}$  continues to charge  $C$ TIMER until  $V$ TIMER reaches  $V$ TIMER-SD, and then turns off all gate drivers.

Calculate the time for  $V_{TIMER}$  to rise from  $V$ TIMER-FMAX to  $V$ TIMER-SD (top) with Equation (11):

$$
t_{\rm OP} = 10^4 \times C_{\rm TIMER} \tag{11}
$$

The IC maintains the condition until  $V_{TIMER}$ decreases to  $V_{TIMER-R}$ , and then the IC restarts. Calculate this time period with Equation (12):

$$
t_{\text{OFF}}\!=\!R_{\text{TIMER}}\times C_{\text{TIMER}}\times \ln \frac{V_{\text{TIMER-SD}}}{V_{\text{TIMER-R}}}\approx 2.5\!\times\!R_{\text{TIMER}}\times C_{\text{TIMER}}\left(12\right)
$$

The second level of over-current protection is triggered when  $V_{CS}$  reaches  $V_{CS-OCP}$ . Typically, this condition occurs when  $V_{CS}$  continues to rise during a short circuit. Once  $V_{CS}$  reaches  $V_{CS-OCP}$ , the HR1002A does not stop switching  $immediately,$  and  $C_{SS}$  is continuously discharged by an internal transistor. If  $V_{\text{CS}}$ remains above  $V_{CS-OCP}$  until  $V_{SS}$  drops below  $V_{SS-OCP}$ , the IC shuts down and latches off (see Figure 12).

While  $V_{SS}$  is dropping, the converter resumes normal operation if  $V_{CS}$  falls below  $V_{CS-OCB}$ . This is a particular characteristic of the HR1002A, and prevents instantaneous interference on CS to trigger any protection if the converter experiences a surge or other transient waves. Once this is triggered, it does not reset until VCC drops below the under-voltage lockout (UVLO) threshold.





**Figure 12: SCP Waveform**

OCP limits the energy transferred from the primary side to the secondary side during an overload or short-circuit condition. Excessive power consumption due to high continuous currents can damage the secondary-side windings and rectifiers. TIMER provides additional protection to reduce the average power consumption. When OCP is triggered (except when  $V_{CS} > V_{CS-OCP}$ ), the converter enters a hiccup-like protection mode that operates intermittently.

#### **Current Sensing**

There are two current-sensing methods: lossless current sensing and current sensing with a current-sense resistor.

Generally, lossless current sensing is used in high-power applications (see Figure 13).



#### **Figure 13: Current Sensing with a Lossless Network**

To design a lossless current sensing network, estimate  $C_s$  with Equation (13):

$$
C_{\rm S} \le \frac{C_{\rm R}}{100} \tag{13}
$$

Calculate  $R<sub>S</sub>$  with Equation (14):

$$
R_s \!<\! \frac{V_{_{CS\text{-OCR}}} }{I_{_{RPK}}} \!\times\! (1 \!+\! \frac{C_{_{R}}}{C_{_{S}}}) \tag{14}
$$

Where  $I_{RPK}$  is the peak current of the resonant tank at a low input voltage and full load. Calculate  $I_{RPK}$  with Equation (15):

$$
I_{\text{RPK}} = \sqrt{(\frac{N_{\text{PS}} \times V_{\text{O}}}{4 \times L_{\text{M}} \times f_{\text{SW}}})^2 + (\frac{I_{\text{O}} \times \pi}{2 \times N_{\text{PS}}})^2}
$$
(15)

Where  $N_{PS}$  is the turns ratio of the transformer,  $I<sub>O</sub>$  is the output current,  $V<sub>O</sub>$  is the output voltage,  $f_{SW}$  is the switching frequency, and  $L_M$  is the magnetizing inductance.

For capacitive mode detection under no-load or light-load conditions,  $R<sub>S</sub>$  should fulfill the condition estimated with Equation (16):

$$
R_s > \frac{|V_{\text{CSPR}}|}{I_M} \times (1 + \frac{C_{\text{R}}}{C_{\text{S}}})
$$
(16)

Under some conditions, especially if a large  $L_M$ is used, it can be difficult to fulfill both Equation (14) and Equation (16). The IC operates without CMP functionality under light loads if it is not restricted by the calculations from Equation (16).

The R1 and C1 network attenuates the switching noise on CS. The time constant should be about 100ns.

An alternate solution uses a current-sense resistor placed in series with the resonant tank (see Figure 14). This method simplifies the design but results in power loss on the currentsense resistor.



#### **Figure 14: Current Sensing with a Current-Sense Resistor**

Calculate the value of the current-sense resistor with Equation (17):



$$
R_{s} = \frac{V_{\text{CS-OCR}}}{I_{\text{RPK}}} \tag{17}
$$

#### **Input Voltage Sensing (BI/BO)**

The HR1002A stops switching if the input voltage drops below a specified value, and restarts when the input voltage returns to normal. This function guarantees that the resonant half-bridge converter always operates within the specified input voltage range. The IC senses the voltage on the BO pin  $(V_{BO})$  through the tap of a resistor divider connected to the rectified AC voltage or the PFC output.

Figure 15 shows the line-sensing internal block diagram.



**Figure 15: Input Voltage Sensing Block** 

If  $V_{BO}$  exceeds  $V_{BO-ON}$ , the IC provides the gate driver outputs. The IC does not stop the gate driver until  $V_{BO}$  drops below  $V_{BO-OFF}$ .

For the half-bridge's minimum operation input voltage ( $V_{BUS-MIN}$ ), select a value for  $R_H$  that can sufficiently reduce power consumption at no load. Then calculate  $R_L$  with Equation (18):

$$
R_{L}=R_{H}\times\frac{V_{\text{BO-OFF}}}{V_{\text{BUS-MIN}}-V_{\text{BO-OFF}}}\hspace{1.5cm}(18)
$$

For additional protection, the IC shuts down when  $V_{BO}$  exceeds the internal clamp voltage ( $V_{BO-CLAMP}$ ). When  $V_{BO}$  is between  $V_{BO-ON}$  and  $V_{BO-}$ CLAMP, the IC operates normally.

#### **Burst Mode Operation**

Under light-load or no-load conditions, the maximum frequency limits the resonant halfbridge switching frequency. To control the output voltage and limit power consumption, the HR1002A enables compatible converters to operate in burst mode. This greatly reduces the average switching frequency, which reduces the average residual magnetizing current and associated losses.

Operating in burst mode requires setting the BURST pin. If the voltage on BURST  $(V_{\text{BUR}})$ drops below the internal threshold ( $V_{\text{BURST}}$ ), the HR1002A shuts down the HG and LG outputs, leaving only the 2V reference voltage on FSET and SS to retain the previous state and minimize the power consumption. When  $V_{\text{BUR}}$ exceeds  $V_{\text{BURST}}$  by 30mV ( $V_{\text{BURST-HYS}}$ ), the HR1002A resumes normal operation.

Based on the burst mode operating principle, BURST must be connected to the feedback loop. Figure 16 shows a typical circuit connecting BURST to the feedback signal for narrow input voltage range applications.



**Figure 16: Burst Mode Operation Set-Up** 

In addition to setting the oscillator maximum frequency at start-up,  $R_{FMAX}$  determines the maximum burst mode frequency. After confirming  $f_{MAX}$ , calculate  $R_{FMAX}$  with Equation  $(19)$ :

$$
R_{\text{FMAX}} = \frac{3}{8} \times \frac{R_{\text{FMIN}}}{\frac{f_{\text{MAX}}}{f_{\text{MIN}}}-1}
$$
(19)

 $f_{MAX}$  corresponds to a load point ( $P_{BURST}$ ), where the peak current flowing through the transformer is too low to cause audible noise.

As a property of the resonant circuit, the input voltage determines the switching frequency. This means  $P_{\text{BURST}}$  has a large variance across the wide input voltage range. To stabilize  $P_{\text{BURST}}$ across the input range, use a circuit to insert the input voltage signal into the feedback loop (see Figure 17).





**Figure 17: Burst Mode Set-Up for a Wide Input Voltage Range** 

 $R_{B1}$  and  $R_{B2}$  in Figure 19 correct against the wide input voltage range. Select both resistors based on experimental results. The total resistance of  $R_{B1}$  and  $R_{B2}$  should exceed  $R_H$  to minimize the effect on  $V_{BO}$ . During burst mode, when the load is below  $P_{\text{BURST}}$ , the switching frequency is clamped at the maximum frequency. The output voltage must exceed the setting value, which increases the current flowing through the optocoupler. Therefore, the voltage on R<sub>FMAX</sub> rises due to the increased phototransistor current. Then  $V_{\text{BUR}}$  drops below  $V_{\text{BURST}}$ , triggering the gate signal to turn off. Until the output voltage falls below the setting value, the current flow through the optocoupler decreases, causing  $V_{\text{BUR}}$  to rise. When  $V_{\text{BUR}}$ exceeds  $V_{\text{BURST}} + 30 \text{mV}$  (V<sub>BURST-HYS</sub>), the IC restarts to generate the gate signal. The IC operates in this mode under no-load or lightload conditions to decrease average power consumption.

#### **Latch-Off**

The HR1002A provides a simple latch-off function through LATCH. Applying an external voltage over VLATCH causes the IC to enter a latched shutdown. After the IC is latched, its consumption drops (see the residual current in the Electrical Characteristics section on page 5). Resetting the IC requires dropping  $V_{CC}$  below the under-voltage lockout (UVLO) threshold (see Figure 18).



**Figure 18: Latch-Off Function Block** 

#### **High-Side Gate Driver (HG)**

The external BST capacitor provides energy to the high-side gate driver (HG). An integrated bootstrap diode charges this capacitor through VCC. This diode allows the BST capacitor to charge when the low-side MOSFET  $(S_1)$  turns on (see Figure 1 on page 16).

To provide enough gate driver energy (considering the BST capacitor charge time), use a 100nF to 470nF capacitor for the BST capacitor. It is recommended to use an external diode connecting VCC to BST for fast start-up, especially when using a large BST capacitor (≥330nF).





#### **Low-Side Gate Driver (LG)**

The low-side gate driver (LG) provides the gate driver signal for the external low-side MOSFET  $(S_1)$  (see Figure 1 on page 16). The maximum voltage on LG is 16V. Under certain conditions, a large voltage spike occurs on LG due to oscillations from the long gate driver wire, the MOSFET parasitic capacitance, or the small gate driver resistor. This voltage spike is dangerous for LG, so it is recommended to place a 15V Zener diode close to LG and GND (see Figure 20).

HR1002A Rev. 1.0 www.MonolithicPower.com **24** 10/13/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.





**Figure 20: Low-Side Gate Driver**



# **APPLICATION INFORMATION**

The HR1002A is designed to minimize power loss and achieve a suitable peak gain that ensures a wider input voltage range. The conduction and switching losses are related to the magnetizing inductance  $(L_M)$ . The following design methodology is based on the achievable peak gain, as well as h and Q combinations. h is the ratio for  $L_M$ ,  $L_R$  is the resonant inductance, and Q is the quality factor.

#### **Frequency Domain Analysis of LLC-SRC**

First-harmonic approximation (FHA) is normally used to simplify calculations by assuming that the input-output power transfer is due to first order harmonics of the fundamental Fourier series of the currents and voltages. Figure 21 shows the LLC-SRC circuit simplified via FHA.



#### **Figure 21: Simplified LLC-SRC Circuit**

The fundamental of the Fourier component analysis of the input voltage can be calculated with Equation (20):

$$
V_{ab(1)} = \frac{2}{\pi} \times V_{IN} \times \sin(2\pi \times f_{SW} \times t)
$$
 (20)

Where  $V_{IN}$  is the input voltage of LLC's halfbridge.

The circuit on secondary side of transformer can be reflected to primary side. The equivalent resistance  $($ R<sub>EQ</sub> $)$  can be calculated with Equation (21):

$$
R_{\text{EQ}} = N_{\text{PS}}^2 \times \frac{8}{\pi^2} \times R_{\text{L}} \tag{21}
$$

Where RL is the load impedance, estimated with Equation (22):

$$
R_{L} = \frac{V_{\odot}}{I_{\odot}}
$$
 (22)

Based on the simplified circuit of LLC topology, the voltage gain of the output and input can be calculated with Equation (23):

$$
M(h,Q,f_N) = \frac{1}{\sqrt{(1+\frac{1}{h}-\frac{1}{h \times f_N^2})^2 + Q^2 \times (f_N - \frac{1}{f_N})^2}}
$$
(23)

Where the parameters are defined below.

The inductor ratio (h) can be calculated with Equation (24):

$$
h = \frac{L_M}{L_R} \tag{24}
$$

The normalized frequency  $(f_N)$  can be estimated with Equation (25):

$$
f_N = \frac{f_{SW}}{f_R} \tag{25}
$$

The quality factor (Q) can be calculated with Equation (26):

$$
Q = \frac{\sqrt{L_{\rm R}/C_{\rm R}}}{R_{\rm EQ}}\tag{26}
$$

There are three resonant components in the LLC-SRC topology, which lead to two inherent resonant frequencies:  $f_R$  and  $f_M$ .

The first resonant frequency  $(f_R)$  can be calculated with Equation (27):

$$
f_{\rm R} = \frac{1}{2\pi \times \sqrt{L_{\rm R} \times C_{\rm R}}}
$$
 (27)

The second resonant frequency  $(f_M)$  can be estimated with Equation (28):

$$
f_{M} = \frac{1}{2\pi \times \sqrt{(L_{\rm R} + L_{M}) \times C_{\rm R}}} \qquad (28)
$$

A benefit of LLC-SRC is that it can achieve ZVS not only when  $f_{SW} \ge f_B$ , but also when  $f_M < f_{SW}$  $f<sub>R</sub>$ . Figure 22 shows a gain curve with different h and Q combinations. The voltage gain is always 1 when  $f_N = 1$ . This means that the switching frequency is equal to the series resonant frequency, calculated with Equation (29):

$$
f_{SW} = f_R \tag{29}
$$





**Figure 22: Gain Curve vs. h and Q**

#### **Setting the Transformer Turning Ratio**

Generally, the LLC-SRC switching frequency is designed at the resonant frequency  $(f_R)$ , at the normal input voltage to optimize efficiency.

Due to unit gain at the resonant frequency  $(f_R)$ , the turn ratio only depends on the input and output voltages. Calculate turn ratio for halfbridge applications with Equation (30):

$$
N_{PS} = \frac{V_{IN\_DC\_NOM}/2}{V_O}
$$
 (30)

Calculate the turn ratio for full-bridge applications with Equation (31):

$$
N_{PS} = \frac{V_{IN\_DC\_NOM}}{V_O}
$$
 (31)

Where  $V_O$  is the output voltage, and  $V_{INDC}$  NOM is the typical DC input voltage.

#### **Setting the Maximum and Minimum Gain**

The maximum and minimum gain can be estimated with Equation (32) and Equation (33), respectively:

$$
M_{\text{MAX}} = \frac{V_{\text{O}\_\text{MAX}} \times N_{\text{PS}}}{V_{\text{IN}\_\text{DC}\_\text{MIN}}/2}
$$
(32)

$$
M_{\text{MIN}} = \frac{V_{\text{O\_MIN}} \times N_{\text{PS}}}{V_{\text{IN\_DC\_MAX}} / 2}
$$
 (33)

Where  $V_{\text{O MAX}}$  is the maximum output voltage,  $V_{\text{O-MIN}}$  is the minimum output voltage,  $V_{\text{IN-DC MAX}}$  is the maximum input voltage, and  $V_{\text{IN-DC-MIN}}$  is the minimum input voltage.

#### **Setting h and Q**

Each gain curve has a peak gain (see Figure 22). Figure 23 illustrates the peak gain with different h and Q combinations. Depending on the required maximum peak, select the optimal h and Q combination. Note that a higher h provides a higher magnetizing inductance  $(L_M)$ , which results in higher efficiency.



**Figure 23: Peak Gain vs. h and Q**

#### **Setting LR, CR, and L<sup>M</sup>**

Other parameters can be calculated once the values for h and  $Q$  are set.  $C_R$  can be calculated with Equation (34):

$$
C_{\rm R} = \frac{1}{2\pi \times f_{\rm R} \times R_{\rm EQ} \times Q}
$$
 (34)

 $L_R$  can be estimated with Equation (35):

$$
L_{\rm R} = \frac{1}{(2\pi \times f_{\rm R})^2 \times C_{\rm R}}
$$
 (35)

The magnetizing inductance  $(L_M)$  can be calculated with Equation (36):

$$
L_{\rm M} = h \times L_{\rm R} \tag{36}
$$



#### **Setting the Maximum Magnetizing Inductance**

To ensure the ZVS turn-on condition, the MOSFET junction capacitor should be discharged during the maximum dead time. The discharge current equals the peak magnetizing current, which is inversely proportional to L<sub>M</sub>. This relationship is expressed with Equation (37):

$$
\frac{I_M}{2} \times t_{DEAD} = 2 \times C_{EQ} \times V_{IN}
$$
 (37)

Where  $I_M$  is the peak magnetizing current during dead time, t<sub>DEAD</sub> is the dead time,  $C_{EQ}$  is the MOSFET's equivalent output capacitance, and  $V_{IN}$  is the input of the LLC stage. I<sub>M</sub> can be estimated with Equation (38):

$$
I_{M} = \frac{V_{IN}}{8 \times L_{M} \times f_{MAX}}
$$
 (38)

The conditions that  $L_M$  must satisfy in a halfbridge topology can be estimated with Equation (39):

$$
L_{\rm M} < \frac{t_{\rm DEAD}}{16 \times C_{\rm EQ} \times f_{\rm MAX}} = \frac{t_{\rm DMAX}}{16 \times C_{\rm EQ} \times f_{\rm MAX}} \qquad (39)
$$

# **TRANSFORMER DESIGN**

#### **Setting the RMS Value**

The primary-side RMS current can be estimated with Equation (40):

$$
I_{RMS\_PRI} = \frac{V_0 \times \sqrt{4\pi^2 + {N_{PS}}^4 \times {R_L}^2 \times \frac{T_R^2}{L_M^2}}}{4\sqrt{2} \times N_{PS} \times R_L}
$$
 (40)

Where  $T_R = 1/f_R$ .

The primary-side peak current  $(I_{PK, PRI})$  can be estimated with Equation (41):

$$
I_{PK\_PRI} = \sqrt{2} \times I_{RMS\_PRI}
$$
 (41)

The secondary-side RMS current can be calculated with Equation (42):

$$
I_{\rm RMS\_SEC} = \sqrt{3} \frac{V_{\rm O} \times \sqrt{12 \pi^4 + \frac{5 \pi^2 - 48}{L_{\rm M}^{\ 2}} {N_{\rm PS}}^4 \times {R_{\rm L}}^2 \times {T_{\rm R}}^2}}{24 \pi \times R_{\rm L}} \eqno(42)
$$

The transformer's total RMS current  $(I<sub>RMS T</sub>)$ includes the current through the primary side

and the current reflected from the secondary side. The total RMS current can be calculated with Equation (43):

$$
I_{RMS\_T} = I_{RMS\_PRI} + \frac{I_{RMS\_SEC}}{N_{PS}}
$$
 (43)

#### **Selecting the Core Size**

Select an optimal core that considers the specific output power value at the operating frequency (typically ferrite for most applications). The core area product (AP) is the core's magnetic cross-section area multiplied by the window area available for winding. AP provides an initial estimate of the core size for a given application. A rough indication of the required  $A_{E}$ x  $A_W$  (cm<sup>4</sup>) size can be estimated with Equation (44):

$$
AP_{T} = (\frac{L_{M} \times I_{PK\_PRI} \times I_{RMS\_T} \times 10^{4}}{B_{MAX} \times K_{U} \times K_{J}})^{\frac{4}{3}} \quad cm^{4} \quad (44)
$$

Where  $K_U$  is winding factor (typically 0.2 to 0.3),  $K_J$  is the current-density coefficient (typically 600A/cm<sup>2</sup>), and B<sub>MAX</sub> is the flux density. B<sub>MAX</sub> should be between 0.1T and 0.3T for a ferrite core, which is based on the tradeoff between core loss and winding loss.

#### **Selecting the Primary Side and Secondary Side Turns**

With a defined core size, the turns of the secondary side can be calculated with Equation  $(45)$ :

$$
N_{\rm S} = \frac{V_{\rm O}}{4 \times f_{\rm R} \times B_{\rm MAX} \times A_{\rm E}}\tag{45}
$$

Where  $V_{\text{O}}$  is the output voltage,  $B_{\text{max}}$  is the allowable flux density (generally selected according to the core loss), and  $A<sub>E</sub>$  is the effective area cross sectional core,

The primary winding  $(N_P)$  can be estimated with Equation (46):

$$
N_{\rm p} = N_{\rm ps} \times N_{\rm s} \tag{46}
$$

#### **Selecting the Wire Size**

After the winding turns are determined, select



the wire size to minimize the winding conduction loss. The winding loss depends on the RMS current value, transformer structure, and the wire's length and cross section.

Determine the wire size through the winding RMS current.

The required wire size for the primary and secondary side can be calculated with Equation (47) and Equation (48), respectively:

$$
S_{\rm PRI} = \frac{I_{\rm RMS\_PRI}}{K_{\rm J}}\tag{47}
$$

$$
S_{\text{SEC}} = \frac{I_{\text{RMS\_SEC}}}{K_{\text{J}}}
$$
 (48)

Due to the skin effect and proximity effect of the conductor, the diameter of the wire should be below (2 x ∆d) (where ∆d is the skin-effect depth). ∆d can be calculated with Equation (49):

$$
\Delta d = \sqrt{\frac{1}{\pi \times f_s \times \mu_0 \times \sigma}}
$$
 mm (49)

Where  $\mu_0$  is the vacuum's permeability  $(4\pi x 10^{-7}H/m)$ , and  $\sigma$  is the wire's conductivity (e.g. for copper wires,  $\sigma$  is typically  $6x10^7$ S/m).

If the required winding size exceeds ∆d, use multiple strands of thinner wire or Litz wire to minimize the AC resistance. The effective cross-section area of multiple wire strands or the Litz wire must meet the requirement set by the current density.

After determining the wire size, determine whether the window area with the selected core can accommodate the windings.

Calculate the window area required by each winding and include the area for inter-winding insulation, bobbin, and spaces existing between the turns. Select a fill factor (the winding area to the whole window area of the core) below 1 due to the inter-winding insulation and spaces between turns. For the best results, select a fill factor no greater than 30%. Use smaller fill factors for transformers with multiple outputs.

Compare the total window area required to the available window area of a selected core based on these considerations. If the required window area exceeds the selected core area, either reduce the wire size or select a larger core. Note that reducing the wire size increases the copper loss of the transformer.

#### **Air Gap**

Using the selected core and winding turns, calculate the air gap of the core with Equation (50):

$$
I_{G\_TR} = \frac{\mu_0 \times N_P^2 \times A_E}{L_M}
$$
 (50)

#### **Selecting the Inductor**

The AP solution can be used to select an inductor.  $AP<sub>L</sub>$  can be estimated with Equation  $(51)$ :

$$
AP_{L} = \left(\frac{L_{R} \times I_{PK\_PRI} \times I_{RMS\_PRI} \times 10^{4}}{B_{MAX} \times K_{U} \times K_{J}}\right)^{\frac{4}{3}} \text{ cm}^{4} \text{ (51)}
$$

With the defined core size, estimate the turns of the inductor with Equation (52):

$$
N_{L} = \frac{L_{R} \times I_{PK\_PRI}}{B_{MAX} \times A_{E}}
$$
(52)

The required wire size for the inductor should be equal to S<sub>PRI</sub>.

The air gap of the inductor's core can be calculated with Equation (53):

$$
I_{G_{-}LR} = \frac{\mu_0 \times N_L^2 \times A_E}{L_R}
$$
 (53)

#### **Setting the Maximum and Minimum Switching Frequencies**

The minimum and maximum switching frequencies can be based on the gain curve (see Figure 24). The red gain curve is the full load Q curve, and the blue gain curve is the light-load Q curve (e.g. a 20% load). The intersection between the maximum gain requirement  $(M_{MAX})$  and full-load Q curve generate the minimum frequency  $(f_{MIN})$ . The intersection between the minimum gain requirement (M<sub>MIN</sub>) and light-load Q curve generate the maximum frequency  $(f_{MAX})$ .





**Figure 24: Frequency Range vs. Gain Curve**

 $C_T$  should be selected (typically 330pF with ±5% capacitance tolerance) depending on the maximum source current capability (2mA). Design R<sub>FMIN</sub> and R<sub>FMAX</sub> such that the selected oscillator frequency can cover the regulatory range, from the minimum frequency (minimum input and maximum load), to the maximum frequency (maximum input and minimum load).

Using the minimum frequency,  $R_{FMIN}$  can be calculated with Equation (54):

$$
R_{FMIN} = \frac{1}{3 \times C_{T} \times f_{MIN}}
$$
 (54)

R<sub>FMAX</sub> determines the maximum frequency, and when the controller enters burst mode operation at the minimum load.

 $R_{FMAX}$  can be estimated with Equation (55):

$$
R_{FMAX} = \frac{3}{8} \times \frac{R_{FMIN}}{\frac{f_{MAX}}{f_{MIN}} - 1}
$$
 (55)

Calculate  $R_{SS}$  with Equation (56):

$$
R_{SS} = \frac{R_{FMIN}}{\frac{f_{START}}{f_{MIN}} - 1}
$$
 (56)

Estimate  $C_{SS}$  with Equation (57):

$$
C_{SS} = \frac{3 \times 10^{-3}}{R_{SS}}
$$
 (57)



#### **PCB Layout Guidelines**

The PCB layout is critical for stable operation and EMI performance. If the layout is not properly designed, the device can malfunction due to noise coupling. For the best results, refer to Figure 25 and follow the guidelines below:

- 1. Make the high-current loop as small as possible.
- 2. Do not place the IC in a power loop.
- 3. Make the areas of high dV/dt junctions (e.g. the drain of the external primary MOSFET) as small as possible. Place the IC and control circuits far away from these areas.
- 4. Separate the reference ground of the IC and control signals circuit from the ground of the power loop. Then connect this signal ground to the ground of the output capacitor with a single-point junction.
- 5. Connect the VCC-GND capacitor close to the IC.
- 6. Connect the following capacitors and resistors close to the IC:  $R_{SS}$ ,  $C_{SS}$ ,  $C_T$ ,  $R_{FMIN}$ ,  $R_{FMAX}$ ,  $C_{BURST}$ ,  $C_{BO}$ , and  $C_1$ .
- 7. Connect the slope-sensing capacitor  $C_{H BVS}$ close to the HBVS pin.
- 8. Connect the feedback and ground of the optocoupler to the HR1002A with two separate wires in parallel.
- 9. If the PFC stage is connected to a cascading DC/DC stage, separate both GNDs with an output capacitor, so that the GND noises do not interfere with one another.



**Figure 25: Recommended PCB Layout**



# **DESIGN EXAMPLE**



**Figure 26: Design Example for a 12V/20A Output** 



# **CONTROL FLOWCHART**



**Figure 27: Control Flowchart**



# **TYPICAL APPLICATION CIRCUIT**







# **SYSTEM TIMING**





# **PACKAGE INFORMATION**

**SOIC16-15** 



**FORMING) SHALL BE 0.004" INCHES MAX. 5) DRAWING CONFORMS TO JEDEC MS-012,** 

**VARIATION BC.** 

 **6) DRAWING IS NOT TO SCALE.** 



# **CARRIER INFORMATION**







# **Revision History**



**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that thirdparty Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.