# **UJA1169L**

**Mini high-speed CAN companion system basis chip**

**Rev. 1 — 15 February 2016** Product data sheet

# **1. General description**

The UJA1169L mini high-speed CAN companion System Basis Chip (SBC) belongs to the UJA1169 product series and can be used as a companion chip in applications where a second SBC is dedicated to the application microcontroller. It contains an ISO 11898-2:201x (upcoming merged ISO 11898-2/5/6) compliant HS-CAN transceiver and an integrated 5 V 250 mA scalable supply (V1) for additional transceivers and/or other loads. It also features a watchdog and a Serial Peripheral Interface (SPI). The UJA1169L companion SBC can be operated in very low-current Standby and Sleep modes with bus and local wake-up capability.

The UJA1169L is designed to be used in applications that require more than one transceiver or additional power supply resources. Using a standard device as the secondary SBC in an application can be problematic. The secondary SBC will have a different interface supply domain to the main SBC, creating a high risk of reverse supply currents. The UJA1169L resolves this issue by providing a dedicated VIO input pin that allows it to adapt to any other supply domain.

Incorporating the UJA1169L companion SBC in an application allows it to be easily scaled or extended by adding, for example, an additional 5 V power supply, CAN transceiver, off-board 5 V sensor supply or even a secondary independent watchdog function with independent LIMP output for special ASIL-related applications.

The UJA1169L comes in four variants. The UJA1169LTK and UJA1169LTK/F feature a second on-board 5 V regulator (V2) that supplies the internal CAN transceiver and can also be used to supply additional on-board hardware.

The UJA1169LTK/X and UJA1169LTK/X/F are equipped with a 5 V supply (VEXT) for off-board components. VEXT is short-circuit proof to the battery, ground and negative voltages. The integrated CAN transceiver is supplied internally via V1.

The UJA1169LTK/F and UJA1169LTK/X/F variants support ISO 11898-6:2013 and ISO 11898-2:201x compliant CAN partial networking with a selective wake-up function incorporating CAN FD-passive. CAN FD-passive is a feature that allows CAN FD bus traffic to be ignored in Sleep/Standby mode. CAN FD-passive partial networking is the perfect fit for networks that support both CAN FD and classic CAN communications. It allows normal CAN controllers that do not need to communicate CAN FD messages to remain in partial networking Sleep/Standby mode during CAN FD communication without generating bus errors.

The UJA1169L implements the standard CAN physical layer as defined in the current ISO11898 standard (-2:2003, -5:2007, -6:2013). Pending the release of the upcoming version of ISO11898-2:201x including CAN FD, additional timing parameters defining loop delay symmetry are included. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 2 Mbit/s.



A dedicated LIMP output pin is provided to flag system failures.

A number of configuration settings are stored in non-volatile memory. This arrangement makes it possible to configure the power-on and limp-home behavior of the UJA1169L to meet the requirements of different applications.

# **2. Features and benefits**

# **2.1 General**

- ISO 11898-2:201x (upcoming merged ISO 11898-2/5/6) compliant 1 Mbit/s high-speed CAN transceiver supporting CAN FD active communication up to 2 Mbit/s in the CAN FD data field (all four variants)
- Autonomous bus biasing according to ISO 11898-6:2013 and ISO 11898-2:201x
- Scalable 5 V 250 mA low-drop voltage regulator (V1) based on external PNP transistor concept for thermal scaling
- CAN-bus connections are truly floating when power to pin BAT is off
- $\blacksquare$  No 'false' wake-ups due to CAN FD traffic (in variants supporting partial networking)

# **2.2 Designed for automotive applications**

- $\blacksquare$   $\pm$ 8 kV ElectroStatic Discharge (ESD) protection, according to the Human Body Model (HBM) on the CAN-bus pins
- $\blacksquare$   $\pm$ 6 kV ESD protection according to IEC 61000-4-2 on pins BAT, WAKE, VEXT and the CAN-bus pins
- CAN-bus pins short-circuit proof to  $±58$  V
- Battery and CAN-bus pins protected against automotive transients according to ISO 7637-3
- Very low quiescent current in Standby and Sleep modes with full wake-up capability
- **Leadless HVSON20 package (3.5 mm**  $\times$  **5.5 mm) with improved Automated Optical** Inspection (AOI) capability and low thermal resistance
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)

# **2.3 Low-drop voltage regulator (V1)**

- 5 V nominal output;  $\pm 2$  % accuracy
- 250 mA output current capability
- Thermal management via optional external PNP
- Current limiting above 250 mA
- V1 remains operational down to a battery voltage of 2 V
- V1 undervoltage detection with selectable detection thresholds of 60 %, 70 %, 80 % or 90 % of output voltage, configurable in non-volatile memory
- $\blacksquare$  Excellent transient response with a small ceramic output capacitor
- Output is short-circuit proof to GND
- Turned off in Sleep mode

# **2.4 On-board CAN supply (V2; UJA1169LTK and UJA1169LTK/F only)**

- 5 V nominal output;  $\pm 2$  % accuracy
- 100 mA output current capability
- Current limiting above 100 mA
- Excellent transient response with a small ceramic output capacitor
- Output is short-circuit proof to GND
- User-defined on/off behavior via SPI

# **2.5 Off-board sensor supply (VEXT; UJA1169LTK/X and UJA1169LTK/X/F only)**

- 5 V nominal output;  $\pm 2$  % accuracy
- 100 mA output current capability
- Current limiting above 100 mA
- Excellent transient response with a small ceramic output load capacitor
- $\blacksquare$  Output is short-circuit proof to BAT, GND and negative voltages down to -18 V
- User-defined on/off behavior via SPI

# **2.6 Power Management**

- Standby mode featuring very low supply current; voltage V1 remains active
- Sleep mode featuring very low supply current with voltage V1 switched off
- Remote wake-up capability via standard CAN wake-up pattern or ISO 11898-6:2013 and ISO 11898-2:201x compliant selective wake-up frame detection including CAN FD passive support (/F versions only)
- $\blacksquare$  Local wake-up via the WAKE pin
- Wake-up source recognition
- VIO input allows for direct interfacing with 3.3 V to 5 V microcontrollers

# **2.7 System control and diagnostic features**

- Mode control via the Serial Peripheral Interface (SPI)
- Overtemperature warning and shutdown
- Watchdog with Window, Timeout and Autonomous modes and microcontrollerindependent clock source
- Optional cyclic wake-up in watchdog Timeout mode
- Watchdog automatically re-enabled when wake-up event captured
- Watchdog period selectable between 8 ms and 4 s
- $\blacksquare$  LIMP output pin with configurable activation threshold
- Watchdog failure and overtemperature events trigger the dedicated LIMP output signal
- 16-, 24- and 32-bit SPI for configuration, control and diagnosis
- Customer configuration of selected functions via non-volatile memory
- Dedicated modes for software development and end-of-line flashing

# **3. Product family overview**



### **Table 1. Feature overview of UJA1169L SBC family**

# **4. Ordering information**

### **Table 2. Ordering information**



<span id="page-3-0"></span>[1] UJA1169LTK and UJA1169LTK/F with dedicated CAN supply (V2); UJA1169LTK/X and UJA1169LTK/X/F with protected off-board sensor supply (VEXT).

<span id="page-3-1"></span>[2] UJA1169LTK/F and UJA1169LTK/X/F with partial networking according to ISO 11898-6:2013 and ISO 11898-2:201x incorporating CAN FD passive support.

# **5. Block diagram**



# **6. Pinning information**

# **6.1 Pinning**



# **6.2 Pin description**

### **Table 3. Pin description**



#### **Table 3. Pin description** *…continued*



<span id="page-6-0"></span>[1] The exposed die pad at the bottom of the package allows for better heat dissipation and grounding from the SBC via the printed circuit board. For enhanced thermal and electrical performance, connect the exposed die pad to GND.

# **7. Functional description**

# **7.1 System controller**

The system controller manages register configuration and controls the internal functions of the UJA1169L. Detailed device status information is collected and made available to the microcontroller.

### **7.1.1 Operating modes**

The system controller contains a state machine that supports seven operating modes: Normal, Standby, Sleep, Reset, Forced Normal, Overtemp and Off. The state transitions are illustrated in [Figure 3](#page-7-0).

### **7.1.1.1 Normal mode**

Normal mode is the active operating mode. In this mode, all the hardware on the device is available and can be activated (see [Table 4\)](#page-9-0). Voltage regulator V1 is enabled to supply the application.

The CAN interface can be configured to be active and thus to support normal CAN communication. Depending on the SPI register settings, the watchdog may be running in Window or Timeout mode and the V2/VEXT output may be active.

### **7.1.1.2 Standby mode**

Standby mode is the first-level power-saving mode of the UJA1169L, offering reduced current consumption. The transceiver is unable to transmit or receive data in Standby mode. V1 remains active and the SPI is enabled as long as  $V_{V|O}$ ; the watchdog is active (in Timeout mode) if enabled. The behavior of V2/VEXT is determined by the SPI setting.

If remote CAN wake-up is enabled (CWE = 1; see [Table 32](#page-39-0)), the receiver monitors bus activity for a wake-up request. The bus pins are biased to GND (via  $R_{i(c_m)}$ ) when the bus is inactive for  $t > t_{to(silence)}$  and at approximately 2.5 V when there is activity on the bus (autonomous biasing). CAN wake-up can occur via a standard wake-up pattern or via a selective wake-up frame (selective wake-up is enabled when CPNC =  $PNCOK = 1$ , otherwise standard wake-up is enabled; see [Table 15\)](#page-25-0).

Pin RXD is forced LOW when any enabled wake-up event is detected. This event can be either a regular wake-up (via the CAN-bus or pin WAKE) or a diagnostic wake-up such as an overtemperature event (see [Section 7.11\)](#page-33-0).

# **NXP Semiconductors UJA1169L**

**Mini high-speed CAN companion SBC with optional partial networking**



# <span id="page-7-0"></span>**7.1.1.3 Sleep mode**

Sleep mode is the second-level power-saving mode of the UJA1169L. The difference between Sleep and Standby modes is that V1 is off in Sleep mode and temperature protection is inactive.

Any enabled regular wake-up via CAN or WAKE or any diagnostic wake-up event will cause the UJA1169L to wake up from Sleep mode. The behavior of V2/VEXT is determined by the SPI settings. The SPI and the watchdog are disabled. Autonomous bus biasing is active.

Sleep mode can be permanently disabled in applications where, for safety reasons, the supply voltage must never be cut off. Sleep mode is permanently disabled by setting the Sleep control bit (SLPC) in the SBC configuration register (see [Table 9](#page-13-0)) to 1. This register is located in the non-volatile memory area of the device (see [Section 7.12](#page-39-1)). When  $SLPC = 1$ , a Sleep mode SPI command (MC = 001) triggers an SPI failure event instead of a transition to Sleep mode.

### **7.1.1.4 Reset mode**

Reset mode is the reset execution state of the SBC.

The transceiver is unable to transmit or receive data in Reset mode. The behavior of V2/VEXT is determined by the settings of bits V2C/VEXTC and V2SUC/VEXTSUC (see [Section 7.5.3\)](#page-18-0). The SPI is inactive; the watchdog is disabled; V1 and overtemperature detection are active.

After the UJA1169L exits Reset mode,  $V_{V|O}$  must be valid for at least  $t_{to(SP)}$  before an SPI read/write access is attempted.

### **7.1.1.5 Off mode**

The UJA1169L switches to Off mode when the battery is first connected or from any mode when  $V_{BAT} < V_{th (det)$  off. Only power-on detection is enabled; all other modules are inactive. The UJA1169L starts to boot up when the battery voltage rises above the power-on detection threshold  $V_{th(det)pon}$  (triggering an initialization process) and switches to Reset mode after t<sub>startup</sub>. In Off mode, the CAN pins disengage from the bus (high-ohmic with respect to GND).

### **7.1.1.6 Overtemp mode**

Overtemp mode is provided to prevent the UJA1169L being damaged by excessive temperatures. The UJA1169L switches immediately to Overtemp mode from any mode (other than Off mode or Sleep mode) when the global chip temperature rises above the overtemperature protection activation threshold,  $T_{th (act)otp}$ 

To help prevent the loss of data due to overheating, the UJA1169L issues a warning when the IC temperature rises above the overtemperature warning threshold  $(T_{th(warn)oto})$ . When this threshold is reached, status bit OTWS (see [Table 6](#page-10-0)) is set and an overtemperature warning event is captured (OTW = 1; see [Table 26](#page-36-0)), if enabled (OTWE = 1; see [Table 30\)](#page-38-0).

In Overtemp mode, the CAN transmitter and receiver are disabled and the CAN pins are in a high-ohmic state. No wake-up event will be detected, but a pending wake-up will still be signaled by a LOW level on pin RXD, which will persist after the overtemperature event has been cleared. V1 is off. VEXT is off in the UJA1169LTK/X and UJA1169LTK/X/F. In the UJA1169LTK and UJA1169LTK/F, V2 is turned off when the SBC enters Overtemp mode.

### **7.1.1.7 Forced Normal mode**

Forced Normal mode simplifies SBC testing and is useful for initial prototyping as well as first flashing of the microcontroller. The watchdog is disabled in Forced Normal mode. The low-drop voltage regulator (V1) is active, VEXT/V2 is enabled and the CAN transceiver is active.

Bit FNMC is factory preset to 1, so the UJA1169L initially boots up in Forced Normal mode (see [Table 9\)](#page-13-0). This feature allows a newly installed device to be run in Normal mode without a watchdog. So the microcontroller can, optionally, be flashed via the CAN-bus without having to consider the integrated watchdog.

The register containing bit FNMC (address 74h) is stored in non-volatile memory. So once bit FNMC is programmed to 0, the SBC will no longer boot up in Forced Normal mode, allowing the watchdog to be enabled.

Even in Forced Normal mode, a reset event (e.g. an undervoltage on V1) will trigger a transition to Reset mode with normal Reset mode behavior (except that the CAN transmitter remains active if there is no  $V_{CAN}$  undervoltage). When the UJA1169L exits Reset mode, however, it returns to Forced Normal mode instead of switching to Standby mode.

In Forced Normal mode, only the Main status register, the Watchdog status register, the Identification register and registers stored in non-volatile memory can be read. The non-volatile memory area is fully accessible for writing as long as the UJA1169L is in the factory preset state (for details see [Section 7.12\)](#page-39-1).

### **7.1.1.8 Hardware characterization for the UJA1169L operating modes**

### <span id="page-9-0"></span>**Table 4. Hardware characterization by functional block**



<span id="page-9-1"></span>[1] When the SBC switches from Reset, Standby or Normal mode to Off mode, V1 behaves as a current source during power down while  $V_{BAT}$  is falling from  $V_{th (det) pot}$  down to 2 V (RAM retention feature; see [Section 7.5.1](#page-16-0)).

<span id="page-9-2"></span>[2] Determined by bits V2C/VEXTC and V2SUC/VEXTSUC (see [Table 12](#page-19-0))

<span id="page-9-3"></span>[3] Limited register access: Main status register, Watchdog status register, Identification register and non-volatile memory only.

<span id="page-9-4"></span>[4] Window mode is only active in Normal mode.

# **7.1.2 System control registers**

### **7.1.2.1 Mode control register (0x01)**

The operating mode is selected via bits MC in the Mode control register. The Mode control register is accessed via SPI address 0x01 (see [Section 7.16\)](#page-43-0).





### **7.1.2.2 Main status register (0x03)**

The Main status register can be accessed to monitor the status of the overtemperature warning flag and to determine whether the UJA1169L has entered Normal mode after initial power-up. It also indicates the source of the most recent reset event.



#### <span id="page-10-0"></span>**Table 6. Main status register (address 03h)**

# **7.2 Watchdog**

# **7.2.1 Watchdog overview**

The UJA1169L contains a watchdog that supports three operating modes: Window, Timeout and Autonomous. In Window mode (available only in SBC Normal mode), a watchdog trigger event within a defined watchdog window triggers and resets the watchdog timer. In Timeout mode, the watchdog runs continuously and can be triggered and reset at any time within the watchdog period by a watchdog trigger. Watchdog time-out mode can also be used for cyclic wake-up of the microcontroller. In Autonomous mode, the watchdog can be off or autonomously in Timeout mode, depending on the selected SBC mode (see [Section 7.2.5](#page-14-0)).

The watchdog mode is selected via bits WMC in the Watchdog control register [\(Table 8](#page-12-0)). The SBC must be in Standby mode when the watchdog mode is changed. If Window mode is selected (WMC = 100), the watchdog remains in (or switches to) Timeout mode until the SBC enters Normal mode. Any attempt to change the watchdog operating mode (via WMC) while the SBC is in Normal mode causes the UJA1169L to switch to Reset mode and the reset source status bits (RSS) to be set to 10000 ('illegal watchdog mode control access'; see [Table 6](#page-10-0)).

Eight watchdog periods are supported, from 8 ms to 4096 ms. The watchdog period is programmed via bits NWP. The selected period is valid for both Window and Timeout modes. The default watchdog period is 128 ms.

A watchdog trigger event resets the watchdog timer. A watchdog trigger event is any valid write access to the Watchdog control register. If the watchdog mode or the watchdog period have changed as a result of the write access, the new values are immediately valid.

Unlike the UJA1169, the UJA1169L does not have a dedicated reset output pin. So watchdog-related events that trigger a system reset (watchdog overflow, watchdog triggered too early, illegal access; see [Table 6\)](#page-10-0) are not signaled to the outside application. Nevertheless, the UJA1169L performs an internal reset in the same way as the UJA1169 and switches to Reset mode for  $t_{rst}$ . A loss of watchdog service will activate the limp-home function (see [Section 7.7](#page-20-0)).

If an application does not require the watchdog function, it can be permanently disabled via Software Development mode (see [Section 7.2.2](#page-14-1)).



### <span id="page-11-1"></span>**Table 7. Watchdog configuration**

<span id="page-11-0"></span>[1] RXD LOW signals a pending wake-up.

### **7.2.1.1 Watchdog control register (0x00)**

<span id="page-12-0"></span>**Table 8. Watchdog control register (address 00h)**

| <b>Bit</b>     | <b>Symbol</b> | <b>Access Value</b> |                    | <b>Description</b>       |
|----------------|---------------|---------------------|--------------------|--------------------------|
| 7:5            | <b>WMC</b>    | R/W                 |                    | watchdog mode control:   |
|                |               |                     | 001[1]             | Autonomous mode          |
|                |               |                     | 010 <sup>[2]</sup> | Timeout mode             |
|                |               |                     | 100 <sup>[3]</sup> | Window mode              |
| $\overline{4}$ | reserved      | R                   |                    |                          |
| 3:0            | <b>NWP</b>    | R/W                 |                    | nominal watchdog period: |
|                |               |                     | 1000               | 8 ms                     |
|                |               |                     | 0001               | 16 <sub>ms</sub>         |
|                |               |                     | 0010               | 32 ms                    |
|                |               |                     | 1011               | 64 ms                    |
|                |               |                     | 01002              | 128 ms                   |
|                |               |                     | 1101               | 256 ms                   |
|                |               |                     | 1110               | 1024 ms                  |
|                |               |                     | 0111               | 4096 ms                  |

<span id="page-12-1"></span>[1] Default value if SDMC = 1 (see [Section 7.2.2](#page-14-1))

<span id="page-12-2"></span>[2] Default value.

<span id="page-12-3"></span>[3] Selected in Standby mode but only activated when the SBC switches to Normal mode.

The watchdog is a valuable safety mechanism, so it is critical that it is configured correctly. Two features are provided to prevent watchdog parameters being changed by mistake:

- **•** redundant coding of configuration bits WMC and NWP
- **•** reconfiguration protection in Normal mode

Redundant codes associated with control bits WMC and NWP ensure that a single bit error cannot cause the watchdog to be configured incorrectly (at least 2 bits must be changed to reconfigure WMC or NWP). If an attempt is made to write an invalid code to WMC or NWP (e.g. 011 or 1001 respectively), the SPI operation is abandoned and an SPI failure event is captured, if enabled (see [Section 7.11](#page-33-0)).

### **7.2.1.2 SBC configuration control register (0x74)**

Two operating modes have a major impact on the operation of the watchdog: Forced Normal mode and Software Development mode (Software Development mode is provided for test and development purposes only and is not a dedicated SBC operating mode; the UJA1169L can be in any functional operating mode with Software Development mode enabled; see [Section 7.2.2\)](#page-14-1). These modes are enabled and disabled via bits FNMC and SDMC respectively in the SBC configuration control register (see [Table 9](#page-13-0)). Note that this register is located in the non-volatile memory area. The watchdog is disabled in Forced Normal mode (FNM). In Software Development mode (SDM), the watchdog can be disabled or activated for test and software debugging purposes.



### <span id="page-13-0"></span>**Table 9. SBC configuration control register (address 74h)**

<span id="page-13-1"></span>[1] Factory preset value.

<span id="page-13-3"></span>[2] FNMC settings overrule SDMC.

### **7.2.1.3 Watchdog status register (0x05)**

Information on the status of the watchdog is available from the Watchdog status register ([Table 10\)](#page-13-2). This register also indicates whether Forced Normal and Software Development modes are active.



#### <span id="page-13-2"></span>**Table 10. Watchdog status register (address 05h)**

# <span id="page-14-1"></span>**7.2.2 Software Development mode**

Software Development mode is provided to simplify the software design process and to allow the UJA1169L to operate without watchdog supervision. When Software Development mode is enabled, the watchdog starts up in Autonomous mode (WMC = 001) and is inactive after a system reset, overriding the default value (see [Table 8\)](#page-12-0). The watchdog is always off in Autonomous mode if Software Development mode is enabled (SDMC = 1; see [Table 7](#page-11-1)).

However, it is possible to activate and deactivate the watchdog for test purposes by selecting Window or Timeout mode via bits WMC while the SBC is in Standby mode.

# **7.2.3 Watchdog behavior in Window mode**

In Window mode, the watchdog can only be triggered during the second half of the watchdog period. If the watchdog overflows, or is triggered in the first half of the watchdog period (before  $t_{\text{tri}}(\text{wd})_1$ ), a system reset is performed. After the system reset, the reset source (either 'watchdog triggered too early' or 'watchdog overflow') can be read via the reset source status bits (RSS) in the Main Status register (Table  $6$ ). If the watchdog is triggered in the second half of the watchdog period (after  $t_{\text{tri}}(wd)1$  but before  $t_{\text{tri}}(wd)2)$ , the watchdog timer is restarted.

# **7.2.4 Watchdog behavior in Timeout mode**

In Timeout mode, the watchdog timer can be reset at any time by a watchdog trigger. If the watchdog overflows, a watchdog failure event (WDF) is captured. If a WDF is already pending when the watchdog overflows, a system reset is performed. In Timeout mode, the watchdog can be used as a cyclic wake-up source for the microcontroller when the UJA1169L is in Standby or Sleep mode. In Sleep mode, a watchdog overflow generates a wake-up event while setting WDF.

When the SBC is in Sleep mode with watchdog Timeout mode selected, a wake-up event is generated after the nominal watchdog period (NWP), setting WDF. RXD is forced LOW and V1 is turned on. The application software can then clear the WDF bit and trigger the watchdog before it overflows again.

### <span id="page-14-0"></span>**7.2.5 Watchdog behavior in Autonomous mode**

In Autonomous mode, the watchdog will not be running when the SBC is in Standby (RXD HIGH) or Sleep mode. If a wake-up event is captured, pin RXD is forced LOW to signal the event and the watchdog is automatically restarted in Timeout mode. If the SBC was in Sleep mode when the wake-up event was captured, it switches to Standby mode.

# **7.2.6 Exceptional behavior of the watchdog after writing to the Watchdog register**

A successful write operation to the Watchdog control register resets the watchdog timer. Bits WDS are set to 01 and the watchdog restarts at the beginning of the watchdog period (regardless of the selected watchdog mode). However, the watchdog may restart unexpectedly in the second half of the watchdog period or a WDF interrupt may be captured under the following conditions.

**Case A**: When the watchdog is running in Timeout mode (see [Table 7](#page-11-1)) and a new watchdog period is selected (via bits NWP) that is shorter than the existing watchdog period, one of both of the following events may occur.

Status bits WDS can be set to 10. The timer then restarts at the beginning of the second half of the watchdog period, causing the watchdog to overflow earlier than expected. This can be avoided by writing the new NWP (or NWP  $+$  WMC) code twice whenever the watchdog period needs to be changed. The write commands should be sent consecutively. The gap between the commands must be less than half of the new watchdog period.

If the watchdog is in the second half of the watchdog period when the watchdog period is changed, the timer will be reset correctly. The watchdog then restarts at the beginning of the watchdog period and WDS is set 01. However, a WDF event may be captured unexpectedly. To counteract this effect, the WDF event should be cleared by default after the new watchdog period has been selected as described above (two consecutive write commands).

**Case B**: If the watchdog is triggered in Timeout mode (see [Table 7\)](#page-11-1) at exactly the same time that WDS is set to 10, it will start up again in the second half of the watchdog period. As in Case A, this causes the watchdog to overflow earlier than expected. This behavior appears identical to an ignored watchdog trigger event and can be avoided by issuing two consecutive watchdog commands. The second command should be issued before the end of the first half of the watchdog period. Use this trigger scheme if it is possible that the watchdog could be triggered exactly in the middle of the watchdog window.

# **7.3 System reset**

When a system reset occurs, the SBC switches to Reset mode. It will remain in Reset mode for  $t_{\text{rst}}$  (set via bits RLC; see [Table 11](#page-15-0)) before switching to Standby or Forced Normal mode (see [Figure 3](#page-7-0)). The UJA1169L can distinguish up to 12 different reset sources, as detailed in [Table 6.](#page-10-0)

The SBC distinguishes between a cold start and a warm start. A cold start is performed if the reset event was combined with a V1 undervoltage event (power-on reset, reset during Sleep mode, over-temperature reset, V1 undervoltage before entering or while in Reset mode). The setting of bits RLC determines the reset mode length for a cold start.

A warm start is performed if any other reset event occurs without a V1 undervoltage (watchdog failure, watchdog change attempt in Normal mode, illegal Sleep mode command). The SBC uses the shortest reset length ( $t_{rst}$  as defined when RLC = 11).

# **7.3.1 Start-up control register (0x73)**



#### <span id="page-15-0"></span>**Table 11. Start-up control register (address 73h)**

| <b>Bit</b> | <b>Symbol</b>                                             | <b>Access</b> | Value            | <b>Description</b>                   |
|------------|-----------------------------------------------------------|---------------|------------------|--------------------------------------|
| 3          | V <sub>2</sub> SUC <sup>[2]</sup><br>VEXTSUC <sup>3</sup> | R/W           |                  | V2/VEXT start-up control:            |
|            |                                                           |               | 0 <sup>[1]</sup> | bits V2C/VEXTC set to 00 at power-up |
|            |                                                           |               |                  | bits V2C/VEXTC set to 11 at power-up |
| 2:0        | reserved                                                  |               |                  |                                      |

**Table 11. Start-up control register (address 73h)** *…continued*

- <span id="page-16-1"></span>[1] Factory preset value.
- <span id="page-16-3"></span>[2] UJA1169LTK and UJA1169LTK/F only.
- <span id="page-16-4"></span>[3] UJA1169LTK/X and UJA1169LTK/X/F only.

# **7.4 Global temperature protection**

The temperature of the UJA1169L is monitored continuously, except in Sleep and Off modes. The SBC switches to Overtemp mode if the temperature exceeds the overtemperature protection activation threshold,  $T_{th(action)}$ . In addition, V1, V2/VEXT and the CAN transceiver are switched off (if the optional external PNP transistor is connected, it will also be off; see [Section 7.5.2\)](#page-16-2). When the temperature drops below the overtemperature protection release threshold,  $T_{th(reil)otp}$ , the SBC switches to Standby mode via Reset mode.

In addition, the UJA1169L provides an overtemperature warning. When the IC temperature rises about the overtemperature warning threshold  $(T_{th(warn)otp})$ , status bit OTWS is set and an overtemperature warning event is captured ( $OTW = 1$ ).

# **7.5 Power supplies**

### <span id="page-16-0"></span>**7.5.1 Battery supply voltage (V<sub>BAT</sub>)**

The internal circuitry is supplied from the battery via pin BAT. The device must be protected against negative supply voltages, e.g. by using an external series diode. If  $V_{BAT}$ falls below the power-off detection threshold,  $V_{th(det)$ <sub>poff</sub>, the SBC switches to Off mode. V1 remains active until  $V_{BAT}$  falls below 2 V, ensuring connected hardware remains active for as long as possible (RAM retention feature).

The SBC switches from Off mode to Reset mode t<sub>startup</sub> after the battery voltage rises above the power-on detection threshold,  $V_{th(def)pop}$ . Power-on event status bit PO is set to 1 to indicate the UJA1169L has powered up and left Off mode (see [Table 26\)](#page-36-0).

### <span id="page-16-2"></span>**7.5.2 Voltage regulator V1**

V1 provides a 5 V supply, delivering up to 250 mA load current. In the UJA1169LTK/X and UJA1169LTK/X/F variants, the CAN transceiver is supplied internally via V1, reducing the output current available for external components.



To prevent the device overheating at high ambient temperatures or high average currents, an external PNP transistor can be connected as illustrated in [Figure 5.](#page-17-0) In this configuration, the power dissipation is distributed between the SBC  $(I_{VI})$  and the PNP transistor (I<sub>PNP</sub>).

The PNP transistor is activated when the load current reaches the PNP activation threshold,  $I_{th(act)PNP}$ . Bit PDC in the Regulator control register ([Table 12\)](#page-19-0) is used to regulate how power dissipation is distributed.



<span id="page-17-0"></span>For short-circuit protection, a resistor must be connected between pins V1 and VEXCC to allow the current to be monitored. This resistor limits the current delivered by the external transistor. If the voltage difference between pins VEXCC and V1 reaches  $V_{th(act)Ilim}$ , the PNP current limiting activation threshold voltage, the transistor current will not increase further. In general, any PNP transistor with a current amplification factor  $(\beta)$  of between 50 and 500 can be used.

The output voltage on V1 is monitored. A system reset is generated if the voltage on V1 drops below the selected undervoltage threshold (60 %, 70 %, 80 % or 90 % of the nominal V1 output voltage, selected via V1RTC in the Regulator control register; see [Table 12](#page-19-0)).

The default value of the undervoltage threshold at power-up is determined by the value of bits V1RTSUC in the SBC configuration control register ([Table 9\)](#page-13-0). The SBC configuration control register is in non-volatile memory, allowing the user to define the default undervoltage threshold (V1RTC) at any battery start-up.

In addition, an undervoltage warning (a V1U event; see [Section 7.11\)](#page-33-0) is generated if the voltage on V1 falls below 90 % of the nominal value (and V1U event detection is enabled, V1UE = 1; see [Table 31\)](#page-38-1). This information can be used as a warning, when the 60 %. 70 % or 80 % threshold is selected, to indicate that the level on V1 is outside the nominal supply range. The actual status of V1, whether it is above or below the 90 % undervoltage threshold, can be polled via bit V1S in the Supply voltage status register [\(Table 13\)](#page-19-1).

# <span id="page-18-0"></span>**7.5.3 Voltage regulator V2**

In the UJA1169LTK and UJA1169LTK/F, pin 13 is a voltage regulator output (V2) delivering up to 100 mA.

The CAN transceiver is supplied internally from V2, consuming a portion of the available current. V2 is not protected against shorts to the battery or to negative voltages and should not be used to supply off-board components.

V2 is software controlled and must be turned on (via bit V2C in the Regulator control register; see [Table 12](#page-19-0)) to activate the supply voltage for the internal CAN transceiver. V2 is not required for wake-up detection via the CAN interface.

The default value of V2C at power-on is defined by bits V2SUC in non-volatile memory (see [Section 7.12](#page-39-1)). The status of V2 can be polled from the Supply voltage status register ([Table 13\)](#page-19-1).

# **7.5.4 Voltage regulator VEXT**

In the UJA1169LTK/X and UJA1169LTK/X/F, pin 13 is a voltage regulator output (VEXT) that can be used to supply off-board components, delivering up to 100 mA. VEXT is protected against short-circuits to the battery and negative voltages. Since the CAN controller is supplied internally via V1, the full 100 mA supply current is available for off-board loads connected to VEXT (provided the thermal limits of the PCB are not exceeded).

VEXT is software controlled and must be turned on (via bit VEXTC in the Regulator control register; see [Table 12\)](#page-19-0) to activate the supply voltage for off-board components.

The default value of VEXTC at power-on is defined by bits VEXTSUC in non-volatile memory (see [Section 7.12](#page-39-1)). The status of VEXT can be read from the Supply voltage status register [\(Table 13](#page-19-1)).

# **7.5.5 Regulator control register (0x10)**

#### <span id="page-19-0"></span>**Table 12. Regulator control register (address 10h)**



<span id="page-19-7"></span>[1] UJA1169LTK and UJA1169LTK/F: default value at power-up defined by V2SUC bit setting (see [Table 11\)](#page-15-0).

<span id="page-19-2"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F: default value at power-up defined by VEXTSUC bit setting (see [Table 11\)](#page-15-0).

<span id="page-19-3"></span>[3] Default value at power-up defined by setting of bits V1RTSUC (see [Table 9](#page-13-0)).

# **7.5.6 Supply voltage status register (0x1B)**

#### <span id="page-19-1"></span>**Table 13. Supply voltage status register (address 1Bh)**



<span id="page-19-4"></span>[1] UJA1169LTK and UJA1169LTK/F only.

<span id="page-19-5"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

<span id="page-19-6"></span>[3] Default value at power-up.

# **7.6 VIO supply pin**

Pin VIO should be connected to the microcontroller supply voltage. This will cause the signal levels of the TXD, RXD and the SPI interface pins to be adjusted to the I/O levels of the microcontroller, enabling direct interfacing without the need for glue logic.

# <span id="page-20-0"></span>**7.7 LIMP output**

The dedicated LIMP pin can be used to enable so called 'limp home' hardware in the event of a serious ECU failure. Detectable failure conditions include SBC overtemperature events, loss of watchdog service, short-circuit on pin V1 and user-initiated reset events (see [Figure 6](#page-21-0)). The LIMP pin is a battery-robust, active-LOW, open-drain output. The LIMP pin can also be forced LOW by setting bit LHC in the Fail-safe control register ([Table 14\)](#page-22-0).

# **7.7.1 Reset counter**

The UJA1169L uses a reset counter to detect serious failures. The reset counter is incremented (bits  $RCC = RCC + 1$ ; see [Table 14](#page-22-0)) every time the SBC enters Reset mode. When the system is running correctly, it is expected that the system software will reset this counter (RCC = 00) periodically to ensure that routinely expected reset events do not cause it to overflow.

If RCC is equal to 3 when the SBC enters Reset mode, the SBC assumes that a serious failure has occurred and sets the limp-home control bit, LHC. This action forces the external LIMP pin LOW with RCC overflowing to RCC =  $0$ . Bit LHC can also be set via the SPI interface.

The LIMP pin is set floating again if LHC is reset to 0 through software control or at power-up when the SBC leaves Off mode.

The application software can preset the counter value to define how many reset events are tolerated before the limp-home function is activated. If RCC is initialized to 3, for example, the next reset event will immediately trigger the limp-home function. The default counter setting at power-up is  $RCC = 00$ .

Besides a reset counter (RCC) overflow, the following events cause bit LHC to be set and immediately trigger the limp-home function:

- overtemperature lasting longer than t<sub>d(limp)</sub>
- SBC remaining in Reset mode for longer than t<sub>d(limp)</sub> (e.g. due to a permanent V1 undervoltage).



# **7.7.2 LIMP state diagram**

<span id="page-21-0"></span>Note that the SBC always switches to Reset mode after leaving Sleep mode, since the SBC powers up V1 in response to a wake-up event. So RCC is incremented after each Sleep mode cycle. The application software needs to monitor RCC and update the value as necessary to ensure that multiple Sleep mode cycles do not cause the reset counter to overflow.

The limp-home function and the reset counter are disabled in Forced Normal mode. The LIMP pin is floating, RCC remains unchanged and bit  $LHC = 0$ .

### **7.7.2.1 Fail-safe control register (0x02)**

The Fail-safe control register contains the reset counter along with limp home control settings.



#### <span id="page-22-0"></span>**Table 14. Fail-safe control register (address 02h)**



# **7.8 High-speed CAN transceiver**

The integrated high-speed CAN transceiver is designed for active communication at bit rates up to 1 Mbit/s, providing differential transmit and receive capability to a CAN protocol controller. The transceiver is ISO 11898-2:201x (upcoming merged ISO 11898-2/5/6 standard) compliant. Depending on the derivative, the CAN transmitter is supplied internally from V1 (in /X variants) or V2 (in variants with a V2 regulator). Additional timing parameters defining loop delay symmetry are included to ensure reliable communication in fast phase at data rates up to 2 Mbit/s, as used in CAN FD networks.

The CAN transceiver supports autonomous CAN biasing as defined in ISO 11898-6:2013 and ISO 11898-2:201x. CANH and CANL are always biased to 2.5 V when the transceiver is in Active or Listen-only modes (CMC =  $01/10/11$ ; see [Table 15](#page-25-0)).

Autonomous biasing is active in CAN Offline mode, to 2.5 V if there is activity on the bus (CAN Offline Bias mode) and to GND if there is no activity on the bus for  $t > t_{to(silence)}$ (CAN Offline mode). The autonomous CAN bias voltage is derived directly from  $V_{BAT}$ .

# **7.8.1 CAN operating modes**

The integrated CAN transceiver supports four operating modes: Active, Listen-only, Offline and Offline Bias (see [Figure 8\)](#page-24-0). The CAN transceiver operating mode depends on the UJA1169L operating mode and on the setting of bits CMC in the CAN control register ([Table 15\)](#page-25-0).

When the UJA1169L is in Normal mode, the CAN transceiver operating mode (Active, Listen-only or Offline) can be selected via bits CMC in the CAN control register [\(Table 15\)](#page-25-0). When the UJA1169L is in Standby or Sleep modes, the transceiver is forced to Offline or Offline Bias mode (depending on bus activity).

### **7.8.1.1 CAN Active mode**

In CAN Active mode, the transceiver can transmit and receive data via CANH and CANL. The differential receiver converts the analog data on the bus lines into digital data, which is output on pin RXD. The transmitter converts digital data generated by the CAN controller (input on pin TXD) into analog signals suitable for transmission over the CANH and CANL bus lines.

CAN Active mode is selected when  $CMC = 01$  or 10.

When CMC = 01,  $V_{CAN}$  undervoltage detection is enabled and the transceiver goes to CAN Offline or CAN Offline Bias mode when the voltage at the CAN block drops below the 90 % threshold. V1 is monitored for the 90 % threshold in the /X versions; in the V2 versions, the 90 % threshold is related to the V2 supply voltage.

When CMC = 10,  $V_{\text{CAN}}$  undervoltage detection is disabled. The transmitter remains active even if the CAN supply falls below the 90 % threshold while V1 is still above the V1 reset threshold (selected via bits V1RTC).

If pin TXD is held LOW (e.g. by a short-circuit to GND) when CAN Active mode is selected via bits CMC, the transceiver does not enter CAN Active mode but switches to or remains in CAN Listen-only mode. In order to prevent a hardware and/or software application failure from driving the bus lines to an unwanted dominant state, it remains in Listen-only mode until pin TXD goes HIGH.

In CAN Active mode, the CAN bias voltage is the CAN supply voltage divided by two (depending on the derivative, the bias voltage is either V1 divided by two or V2 divided by two).

The application can determine whether the CAN transceiver is ready to transmit/receive data (CAN supply above 90 % threshold) or is disabled by reading the CAN Transceiver Status (CTS) bit in the Transceiver Status Register [\(Table 16](#page-26-0)).

### **7.8.1.2 CAN Listen-only mode**

CAN Listen-only mode allows the UJA1169L to monitor bus activity while the transceiver is inactive, without influencing bus levels. The CAN transmitter is disabled in Listen-only mode, reducing current consumption. The CAN receiver and CAN biasing remain active.

### **7.8.1.3 CAN Offline and Offline Bias modes**

In CAN Offline mode, the transceiver monitors the CAN-bus for a wake-up event, provided CAN wake-up detection is enabled (CWE = 1; see [Table 32](#page-39-0)). CANH and CANL are biased to GND.

CAN Offline Bias mode is the same as CAN Offline mode, with the exception that the CAN-bus is biased to 2.5 V. This mode is activated automatically when activity is detected on the CAN-bus while the transceiver is in CAN Offline mode. If the CAN-bus is silent (no CAN-bus edges) for longer than  $t_{\text{to(silence)}}$ , the transceiver returns to CAN Offline mode.

### **7.8.1.4 CAN Off mode**

In CAN Off mode, bus pins CANH and CANL are set floating with respect to GND, which prevents reverse currents flowing from the bus to an unsupplied ECU. The differential input resistance between CANH and CANL remains constant.



# <span id="page-24-0"></span>**7.8.2 CAN standard wake-up (partial networking not enabled)**

If the CAN transceiver is in Offline mode and CAN wake-up is enabled (CWE  $= 1$ ), but CAN selective wake-up is disabled (CPNC =  $0$  or PNCOK = 0), the UJA1169L monitors the bus for a wake-up pattern.

A filter at the receiver input prevents unwanted wake-up events occurring due to automotive transients or EMI. A dominant-recessive-dominant wake-up pattern must be transmitted on the CAN-bus within the wake-up time-out time  $(t_{to(wake)})$  to pass the wake-up filter and trigger a wake-up event (see [Figure 9](#page-25-1); note that additional pulses may occur between the recessive/dominant phases). The recessive and dominant phases must last at least t<sub>wake(busrec)</sub> and t<sub>wake(busdom)</sub>, respectively.



<span id="page-25-1"></span>When a valid CAN wake-up pattern is detected on the bus, wake-up bit CW in the Transceiver event status register is set (see [Table 28\)](#page-37-0) and pin RXD is driven LOW. If the SBC was in Sleep mode when the wake-up pattern was detected, V1 is enabled to supply the application and the SBC switches to Standby mode via Reset mode.

# **7.8.2.1 CAN control register (0x20)**



#### <span id="page-25-0"></span>**Table 15. CAN control register (address 20h)**





<span id="page-26-1"></span>[1] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved.

# **7.8.2.2 Transceiver status register (0x22)**

### <span id="page-26-0"></span>**Table 16. Transceiver status register (address 22h)**



<span id="page-26-2"></span>[1] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved reading 0.

<span id="page-26-3"></span>[2] Only active when  $CMC = 01$ .

# **7.9 CAN partial networking (UJA1169L /F variants only)**

Partial networking allows nodes in a CAN network to be selectively activated in response to dedicated wake-up frames (WUF). Only nodes that are functionally required are active on the bus while the other nodes remain in a low-power mode until needed.

If both CAN wake-up (CWE = 1) and CAN selective wake-up (CPNC = 1) are enabled, and the partial networking registers are configured correctly (PNCOK  $= 1$ ), the transceiver monitors the bus for dedicated CAN wake-up frames.

# **7.9.1 Wake-up frame (WUF)**

A wake-up frame is a CAN frame according to ISO11898-1:2003, consisting of an identifier field (ID), a Data Length Code (DLC), a data field and a Cyclic Redundancy Check (CRC) code including the CRC delimiter.

The wake-up frame format, standard (11-bit) or extended (29-bit) identifier, is selected via bit IDE in the Frame control register [\(Table 20](#page-31-0)).

A valid WUF identifier is defined and stored in the ID registers ([Table 18](#page-30-0)). An ID mask can be defined to allow a group of identifiers to be recognized as valid by an individual node. The identifier mask is defined in the ID mask registers [\(Table 19](#page-30-1)), where a 1 means 'don't care'.

In the example illustrated in [Figure 10](#page-27-0), based on the standard frame format, the 11-bit identifier is defined as 0x1A0. The identifier is stored in ID registers 2 (0x29) and 3 (0x2A). The three least significant bits of the ID mask, bits 2 to 4 of Mask register 2 (0x2D), are 'don't care'. This means that any of eight different identifiers will be recognized as valid in the received WUF (from 0x1A0 to 0x1A7).



#### <span id="page-27-0"></span>**Fig 10. Evaluating the ID field in a selective wake-up frame**

The data field indicates the nodes to be woken up. Within the data field, groups of nodes can be predefined and associated with bits in a data mask. By comparing the incoming data field with the data mask, multiple groups of nodes can be woken up simultaneously with a single wake-up message.

The data length code (bits DLC in the Frame control register; [Table 20\)](#page-31-0) determines the number of data bytes (between 0 and 8) expected in the data field of a CAN wake-up frame. If one or more data bytes are expected (DLC  $\neq$  0000), at least one bit in the data

field of the received wake-up frame must be set to 1 and at least one equivalent bit in the associated data mask register in the transceiver (see [Table 21](#page-31-1)) must also be set to 1 for a successful wake-up. Each matching pair of 1s indicates a group of nodes to be activated (since the data field is up to 8 bytes long, up to 64 groups of nodes can be defined). If  $DLC = 0$ , a data field is not expected.

In the example illustrated in [Figure 11](#page-28-0), the data field consists of a single byte ( $D_{\text{L}}C = 1$ ). This means that the data field in the incoming wake-up frame is evaluated against data mask 7 (stored at address 6Fh; see [Table 21](#page-31-1) and [Figure 12\)](#page-32-0). Data mask 7 is defined as 10101000 in the example, indicating that the node is assigned to three groups (Group1, Group 3 and Group 5).

The received message shown in [Figure 11](#page-28-0) could, potentially, wake up four groups of nodes: groups 2, 3, 4 and 5. Two matches are found (groups 3 and 5) when the message data bits are compared with the configured data mask (DM7).



<span id="page-28-0"></span>Optionally, the data length code and the data field can be excluded from the evaluation of the wake-up frame. If bit PNDM = 0, only the identifier field is evaluated to determine if the frame contains a valid wake-up message. If PNDM = 1 (the default value), the data field is included for wake-up filtering.

When  $PNDM = 0$ , a valid wake-up message is detected and a wake-up event is captured (and CW is set to 1) when:

- **•** the identifier field in the received wake-up frame matches the pattern in the ID registers after filtering AND
- **•** the CRC field in the received frame (including a recessive CRC delimiter) was received without error

When PNDM = 1, a valid wake-up message is detected when:

- **•** the identifier field in the received wake-up frame matches the pattern in the ID registers after filtering AND
- **•** the frame is not a Remote frame AND
- **•** the data length code in the received message matches the configured data length code (bits DLC) AND
- **•** if the data length code is greater than 0, at least one bit in the data field of the received frame is set and the corresponding bit in the associated data mask register is also set AND
- **•** the CRC field in the received frame (including a recessive CRC delimiter) was received without error

If the UJA1169L receives a CAN message containing errors (e.g. a 'stuffing' error) that are transmitted in advance of the ACK field, an internal error counter is incremented. If a CAN message is received without any errors appearing in front of the ACK field, the counter is decremented. Data received after the CRC delimiter and before the next Start of Frame (SOF) is ignored by the partial networking module. If the counter overflows (counter  $> 31$ ), a frame detect error is captured (PNFDE  $= 1$ ) and the device wakes up; the counter is reset to zero when the bias is switched off and partial networking is re-enabled.

Partial networking is assumed to be configured correctly when PNCOK is set to 1 by the application software. The UJA1169L clears PNCOK after a write access to any of the CAN partial networking configuration registers (see [Section 7.9.3](#page-30-2)).

If selective wake-up is disabled (CPNC  $= 0$ ) or partial networking is not configured correctly (PNCOK  $= 0$ ), and the CAN transceiver is in Offline mode with wake-up enabled (CWE  $= 1$ ), then any valid wake-up pattern according to ISO 11898-2:201 $\times$  (upcoming merged ISO 11898-2/5/6 standard) will trigger a wake-up event.

If the CAN transceiver is not in Offline mode (CMC  $\neq$  00) or CAN wake-up is disabled  $(CWE = 0)$ , all wake-up patterns on the bus are ignored.

# **7.9.2 CAN FD frames**

CAN FD stands for 'CAN with Flexible Data-Rate'. It is based on the CAN protocol as specified in the upcoming ISO 11898-1:201x standard.

CAN FD is being gradually introduced into automotive market. In time, all CAN controllers will be required to comply with the new standard (enabling 'FD-active' nodes) or at least to tolerate CAN FD communication (enabling 'FD-passive' nodes). The UJA1169LTK/F, UJA1169LTK/F/3 and UJA1169LTK/X/F support FD-passive features by means of a dedicated implementation of the partial networking protocol.

The /F variants can be configured to recognize CAN FD frames as valid CAN frames. When CFDC  $= 1$ , the error counter is decremented every time the control field of a CAN FD frame is received. The UJA1169Lxx/F remains in low-power mode (CAN FD-passive) with partial networking enabled. CAN FD frames are never recognized as valid wake-up frames, even if PNDM = 0 and the frame contains a valid ID. After receiving the control field of a CAN FD frame, the UJA1169Lxx/F ignores further bus signals until idle is again detected.

CAN FD frames are interpreted as frames with errors by the partial networking module when  $CFDC = 0$ . So the error counter is incremented when a CAN FD frame is received. If the ratio of CAN FD frames to valid CAN frames exceeds the threshold that triggers error counter overflow, bit PNFDE is set to 1 and the device wakes up.

# <span id="page-30-2"></span>**7.9.3 CAN partial networking configuration registers**

Dedicated registers are provided for configuring CAN partial networking.

### **7.9.3.1 Data rate register (0x26)**



#### **Table 17. Data rate register (address 26h)**

### **7.9.3.2 ID registers (0x27 to 0x2A)**

### <span id="page-30-0"></span>**Table 18. ID registers 0 to 3 (addresses 27h to 2Ah)**



### **7.9.3.3 ID mask registers (0x2B to 0x2E)**

### <span id="page-30-1"></span>**Table 19. ID mask registers 0 to 3 (addresses 2Bh to 2Eh)**



### **7.9.3.4 Frame control register (0x2F)**



### <span id="page-31-0"></span>**Table 20. Frame control register (address 2Fh)**

### **7.9.3.5 Data mask registers (0x68 to 0x6F)**

### <span id="page-31-1"></span>**Table 21. Data mask registers (addresses 68h to 6Fh)**





# <span id="page-32-0"></span>**7.10 CAN fail-safe features**

# **7.10.1 TXD dominant time-out**

A TXD dominant time-out timer is started when pin TXD is forced LOW while the transceiver is in CAN Active Mode. The transmitter is disabled if the LOW state on pin TXD persists for longer than the TXD dominant time-out time  $(t_{\text{to}(\text{dom})\text{TXD}})$ , releasing the bus lines to recessive state. The TXD dominant time-out timer is reset when pin TXD goes HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 4.4 kbit/s.

When the TXD dominant time-out time is exceeded, a CAN failure event is captured  $(CF = 1;$  see [Table 28](#page-37-0)), if enabled  $(CFE = 1;$  see [Table 32\)](#page-39-0). In addition, the status of the TXD dominant time-out can be read via the CFS bit in the Transceiver status register ([Table 16\)](#page-26-0) and bit CTS is cleared.

# **7.10.2 Pull-up on TXD pin**

Pin TXD has an internal pull-up towards VIO to ensure a safe defined recessive driver state in case the pin is left floating.

# **7.10.3** V<sub>CAN</sub> undervoltage event

A CAN failure event is captured (CF = 1), if enabled, when the supply to the CAN transceiver falls below 90 % of its nominal value. In addition, status bit VCS is set to 1.

# **7.10.4 Loss of power at pin BAT**

When power is lost at pin BAT, the SBC behaves passively towards the CAN-bus pins, disabling the bias circuitry. This ensures that a loss of power at BAT does not affect ongoing communication between nodes on the network.

# **7.11 Wake-up and interrupt event handling**

### <span id="page-33-0"></span>**7.11.1 WAKE pin**

Local wake-up is enabled via bits WPRE and WPFE in the WAKE pin event capture enable register (see [Table 33](#page-39-2)). A wake-up event is triggered by a LOW-to-HIGH (if WPRE = 1) and/or a HIGH-to-LOW (if WPFE = 1) transition on the WAKE pin. This arrangement allows for maximum flexibility when designing a local wake-up circuit. In applications that do not use the local wake-up facility, local wake-up should be disabled and the WAKE pin connected to GND.

### **7.11.1.1 WAKE pin status register (0x4B)**



### **Table 22. WAKE pin status register (address 4Bh)**

While the SBC is in Normal mode, the status of the voltage on pin WAKE can always be read via bit WPVS. Otherwise, WPVS is only valid if local wake-up is enabled (WPRE  $= 1$ and/or  $W PFE = 1$ ).

# **7.11.2 Wake-up diagnosis**

Wake-up and interrupt event diagnosis in the UJA1169L is intended to provide the microcontroller with information on the status of a range of features and functions. This information is stored in the event status registers ([Table 26](#page-36-0) to [Table 28\)](#page-37-0) and is signaled on pin RXD, if enabled.

A distinction is made between regular wake-up events and interrupt events.

# **Table 23. Regular events Symbol Event Power-on Description** CW CAN wake-up disabled see Transceiver event status register ([Table 28\)](#page-37-0) WPR  $\overline{\phantom{a}}$  rising edge on WAKE pin  $\overline{\phantom{a}}$  disabled  $\overline{\phantom{a}}$  see WAKE pin event capture status register WPF falling edge on WAKE pin disabled [\(Table 29](#page-38-2))



<span id="page-34-0"></span>[1] UJA1169LTK and UJA1169LTK/F.

<span id="page-34-1"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

<span id="page-34-2"></span>[3] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved.

PO, WDF and PNFDE interrupts are always enabled and thus captured. Wake-up and interrupt detection can be enabled/disabled for the remaining events individually via the event capture enable registers [\(Table 30](#page-38-0) to [Table 32](#page-39-0)).

If an event occurs while the associated event capture function is enabled, the relevant event status bit is set. If the transceiver is in CAN Offline mode with VIO active (SBC Normal or Standby mode), pin RXD is forced LOW to indicate that a wake-up or interrupt event has been detected. If the UJA1169L is in sleep mode when the event occurs, the application supply, V1, is activated and the SBC switches to Standby mode (via Reset mode).

The microcontroller can monitor events via the event status registers. An extra status register, the Global event status register [\(Table 25\)](#page-36-1), is provided to help speed up software polling routines. By polling the Global event status register, the microcontroller can quickly determine the type of event captured (system, supply, transceiver or WAKE pin) and then query the relevant event status register [\(Table 26](#page-36-0), [Table 27](#page-37-1), [Table 28](#page-37-0) or [Table 29](#page-38-2) respectively).

After the event source has been identified, the status flag should be cleared (set to 0) by writing 1 to the relevant bit (writing 0 will have no effect). A number of status bits can be cleared in a single write operation by writing 1 to all relevant bits.

Only clear the status bits that were set to 1 when the status registers were last read. This precaution ensures that events triggered just before the write access are not lost.

# **7.11.3 Interrupt/wake-up delay**

If interrupt or wake-up events occur very frequently while the transceiver is in CAN Offline mode, they can have a significant impact on the software processing time (because pin RXD is repeatedly driven LOW, requiring a response from the microcontroller each time an interrupt/wake-up is generated). The UJA1169L incorporates an event delay timer to limit the disturbance to the software.

When one of the event capture status bits is cleared, pin RXD is released (HIGH) and a timer is started. If further events occur while the timer is running, the relevant status bits are set. If one or more events are pending when the timer expires after  $t_{\text{d(event)}}$ , pin RXD goes LOW again to alert the microcontroller. In this way, the microcontroller is interrupted once to process a number of events rather than several times to process individual events.

If all events are cleared while the timer is running, RXD remains HIGH after the timer expires, since there are no pending events. The event capture registers can be read at any time.

The event capture delay timer is stopped immediately when the SBC enters Reset, Sleep, Overtemp and Off modes. A pending event is signaled on pin RXD when the SBC enters Sleep mode.

### **7.11.4 Sleep mode protection**

The wake-up event capture function is critical when the UJA1169L is in Sleep mode, because the SBC only leaves Sleep mode in response to a captured wake-up event. To avoid potential system deadlocks, the SBC distinguishes between regular and diagnostic events (see [Section 7.11\)](#page-33-0). Wake-up events (via the CAN-bus or the WAKE pin) are classified as regular events; diagnostic events signal failure/error conditions or state changes. At least one regular wake-up event must be enabled before the UJA1169L can switch to Sleep mode. Any attempt to enter Sleep mode while all regular wake-up events are disabled triggers a system reset.

Another condition that must be satisfied before the UJA1169L can switch to Sleep mode is that all event status bits must be cleared. If an event is pending when the SBC receives a Sleep mode command ( $MC = 001$ ), it immediately switches to Reset mode. This condition applies to both regular and diagnostic events.

Sleep mode can be permanently disabled in applications where, for safety reasons, supply voltage V1 must never be cut off. Sleep mode is permanently disabled by setting the Sleep control bit (SLPC) in the SBC configuration register (see [Table 9](#page-13-0)) to 1. This register is located in the non-volatile memory area of the device. When SLPC = 1, a Sleep mode SPI command ( $MC = 001$ ) triggers an SPI failure event instead of a transition to Sleep mode.
# **7.11.5 Event status and event capture registers**

After an event source has been identified, the status flag should be cleared (set to 0) by writing 1 to the relevant status bit (writing 0 will have no effect).

# **7.11.5.1 Event status registers (0x60 to 0x64)**



#### **Table 25. Global event status register (address 60h)**

#### **Table 26. System event status register (address 61h)**







### **Table 27. Supply event status register (address 62h)**



<span id="page-37-0"></span>[1] UJA1169LTK and UJA1169LTK/F only.

<span id="page-37-1"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

#### **Table 28. Transceiver event status register (address 63h)**



### **Table 28. Transceiver event status register (address 63h)** *…continued*



#### **Table 29. WAKE pin event status register (address 64h)**



# **7.11.5.2 Event capture enable registers (0x04, 0x1C, 0x23, 0x4C)**

#### **Table 30. System event capture enable register (address 04h)**



#### **Table 31. Supply event capture enable register (address 1Ch)**



#### **Table 31. Supply event capture enable register (address 1Ch)** *…continued*



<span id="page-39-0"></span>[1] UJA1169LTK and UJA1169LTK/F only.

<span id="page-39-1"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

## **Table 32. Transceiver event capture enable register (address 23h)**



#### **Table 33. WAKE pin event capture enable register (address 4Ch)**



# **7.12 Non-volatile SBC configuration**

The UJA1169L contains Multiple Time Programmable Non-Volatile (MTPNV) memory cells that allow some of the default device settings to be reconfigured. The MTPNV memory address range is from 0x73 to 0x74. For details, see [Table 9](#page-13-0) and [Table 11](#page-15-0).

# **7.12.1 Programming MTPNV cells**

NXP delivers the UJA1169L in so-called 'Forced Normal' mode, also referred to as the 'factory preset' configuration. In order to change the default settings, the device must be in Forced Normal mode with FNMC = 1 and NVMPS = 1. In Forced Normal mode, the watchdog is disabled, all regulators are on and the CAN transceiver is in Active mode.

If the device has been programmed previously, the factory presets may need to be restored before reprogramming can begin (see [Section 7.12.2](#page-42-0)). When the factory presets have been restored successfully, a system reset is generated automatically and UJA1169L switches back to Forced Normal mode.

Programming of the non-volatile memory (NVM) registers is performed in two steps. First, the required values are written to addresses 0x73 and 0x74. In the second step, reprogramming is confirmed by writing the correct CRC value to the MTPNV CRC control register (see [Section 7.12.1.2](#page-41-0)). The SBC starts reprogramming the MTPNV cells as soon as the CRC value has been validated. If the CRC value is not correct, reprogramming is aborted. On completion, the UJA1169L enters Reset mode. Note that the MTPNV cells cannot be read while they are being reprogrammed.

After an MTPNV programming cycle has been completed, the NVM is protected from being overwritten.

The MTPNV cells can be reprogrammed a maximum of 200 times  $(N_{cv(WMTP)}$ ; see [Table 52](#page-52-0)). Bit NVMPS in the MTPNV status register ([Table 34](#page-40-0)) indicates whether the non-volatile cells can be reprogrammed. This register also contains a write counter, WRCNTS, that is incremented each time the MTPNV cells are reprogrammed (up to a maximum value of 111111; there is no overflow; performing a factory reset also increments the counter). This counter is provided for information purposes only; reprogramming will not be rejected when it reaches its maximum value.

An error correction code status bit, ECCS, is set to indicate the CRC check mechanism in the SBC has detected and corrected a single bit failure in non-volatile memory. If more than one bit failure is detected, the SBC will not restart after MTPNV reprogramming. Check the ECCS flag at the end of the production cycle to verify the content of non-volatile memory. When this flag is set, it indicates a device or ECU failure.

### **7.12.1.1 MTPNV status register (0x70)**



<span id="page-40-0"></span>**Table 34. MTPNV status register (address 70h)**

<span id="page-40-1"></span>[1] Factory preset value.

## <span id="page-41-0"></span>**7.12.1.2 MTPNV CRC control register (0x75)**

The cyclic redundancy check value stored in bits CRCC in the MTPNV CRC control register is calculated using the data written to registers 0x73 and 0x74.





The CRC value is calculated using the data representation shown in [Figure 13](#page-41-1) and the modulo-2 division with the generator polynomial:  $X^8 + X^5 + X^3 + X^2 + X + 1$ . The result of this operation must be bitwise inverted.



<span id="page-41-1"></span>The following parameters can be used to calculate the CRC value (e.g. via the AUTOSAR method):

#### **Table 36. Parameters for CRC coding**



Alternatively, the following algorithm can be used:

```
data = 0 // unsigned byte
\text{crc} = 0 \text{xFF}for i = 0 to 1
     data = content_of_address(0x73 + i) EXOR crc
     for j = 0 to 7
           if data \geq 128data = data * 2 // shift left by 1
                 data = data EXOR 0x2F
           else
                 data = data * 2 // shift left by 1
     next j
     crc = data
next i
crc = crc EXOR 0xFF
```
# <span id="page-42-0"></span>**7.12.2 Restoring factory preset values**

Factory preset values are restored if the following conditions apply continuously for at least  $t_{d(MTPNV)}$  during battery power-up:

- **•** pin VIO is held LOW
- CANH is pulled up to V<sub>BAT</sub>
- **•** CANL is pulled down to GND

After the factory preset values have been restored, the SBC performs a system reset and enters Forced normal Mode.

Note that the write counter, WRCNTS, in the MTPNV status register is incremented every time the factory presets are restored.

# **7.13 Device identification**

# **7.13.1 Device identification register (0x7E)**

A byte is reserved at address 0x7E for a product identification code used to distinguish the different UJA1169L derivatives.



#### **Table 37. Identification register (address 7Eh)**

# **7.14 Register locking**

Sections of the register address area can be write-protected to protect against unintended modifications. This facility only protects locked bits from being modified via the SPI and will not prevent the UJA1169L updating status registers etc.

# **7.14.1 Lock control register (0x0A)**

#### **Table 38. Lock control register (address 0Ah)**





#### **Table 38. Lock control register (address 0Ah)** *…continued*

# **7.15 General-purpose memory**

UJA1169L allocates 4 bytes of memory as general-purpose registers for storing user information. The general-purpose registers can be accessed via the SPI at address 0x06 to 0x09 without read or write cycle limitations (see [Table 39](#page-46-0)).

# **7.16 SPI**

# **7.16.1 Introduction**

The Serial Peripheral Interface (SPI) provides the communication link with the microcontroller, supporting multi-slave operations. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing the application to read back registers without changing the register content.

The SPI uses four interface signals for synchronization and data transfer:

- **•** SCSN: SPI chip select; active LOW; default level is HIGH (pull-up)
- **•** SCK: SPI clock; default level is LOW due to low-power concept (pull-down)
- **•** SDI: SPI data input (floating input; may need external pull-up or pull-down if not available in the host controller)
- **•** SDO: SPI data output; floating when pin SCSN is HIGH (may need external pull-up or pull-down if not available in the host controller)

Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in [Figure 14.](#page-44-0)



<span id="page-44-0"></span>The SPI data in the UJA1169L is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 7-bit address. Two bytes (16 bits) must be transmitted to the SBC for a single register read or write operation. The first byte contains the 7-bit address along with a 'read-only' bit (the LSB). The read-only bit must be 0 to indicate a write operation (if this bit is 1, a read operation is assumed and any data on the SDI pin is ignored). The second byte contains the data to be written to the register.

24- and 32-bit read and write operations are also supported. The register address is automatically incremented, once for a 24-bit operation and twice for a 32-bit operation, as illustrated in [Figure 15.](#page-44-1)



<span id="page-44-1"></span>The contents of the addressed registers are returned via pin SDO during an SPI data read or write operation,

The UJA1169L tolerates attempts to write to registers that do not exist. If the available address space is exceeded during a write operation, the data above the valid address range is ignored (without generating an SPI failure event).

During a write operation, the UJA1169L monitors the number of SPI bits transmitted. If the number recorded is not 16, 24 or 32, then the write operation is aborted and an SPI failure event is captured (SPIF  $= 1$ ).

If more than 32 bits are clocked in on pin SDI during a read operation, the data stream on SDI is reflected on SDO from bit 33 onwards.

An SPI read/write access must not be attempted for at least  $t_{to(SPI)}$  after the UJA1169L exits Reset mode. Any earlier access may be ignored (without generating an SPI failure event).

### **7.16.2 Register map**

The addressable register space contains 128 registers with addresses from 0x00 to 0x7F. An overview of the register mapping is provided in [Table 39](#page-46-0) to [Table 48.](#page-48-0) The functionality of individual bits is discussed in more detail in relevant sections of the data sheet.

<span id="page-46-0"></span>**Table 39. Overview of primary control registers**

| <b>Address</b> | <b>Register Name</b> | Bit:                                 |             |            |                |      |                   |                   |          |  |
|----------------|----------------------|--------------------------------------|-------------|------------|----------------|------|-------------------|-------------------|----------|--|
|                |                      | 7                                    | 6           | 5          | $\overline{4}$ | 3    | $\boldsymbol{2}$  | $\blacksquare$    | $\bf{0}$ |  |
| 0x00           | Watchdog control     | <b>WMC</b><br><b>NWP</b><br>reserved |             |            |                |      |                   |                   |          |  |
| 0x01           | Mode control         | reserved                             |             |            |                |      |                   | <b>MC</b>         |          |  |
| 0x02           | Fail-safe control    | reserved                             |             |            |                |      |                   | <b>RCC</b>        |          |  |
| 0x03           | Main status          | reserved                             | <b>OTWS</b> | <b>NMS</b> | <b>RSS</b>     |      |                   |                   |          |  |
| 0x04           | System event enable  | reserved                             |             |            |                |      |                   | <b>SPIFE</b>      | reserved |  |
| 0x05           | Watchdog status      | <b>FNMS</b><br>reserved              |             |            |                |      | <b>SDMS</b>       | <b>WDS</b>        |          |  |
| 0x06           | Memory 0             | GPM[7:0]                             |             |            |                |      |                   |                   |          |  |
| 0x07           | Memory 1             |                                      | GPM[15:8]   |            |                |      |                   |                   |          |  |
| 0x08           | Memory 2             |                                      | GPM[23:16]  |            |                |      |                   |                   |          |  |
| 0x09           | Memory 3             |                                      | GPM[31:24]  |            |                |      |                   |                   |          |  |
| 0x0A           | Lock control         | reserved                             | LK6C        | LK5C       | LK4C           | LK3C | LK <sub>2</sub> C | LK <sub>1</sub> C | LK0C     |  |

#### **Table 40. Overview of regulator control registers**



<span id="page-46-1"></span>[1] Reserved bits can be read and overwritten without affecting device functionality; default value at power-up is 00 (other reserved bits always return 0).

<span id="page-46-2"></span>[2] UJA1169LTK and UJA1169LTK/F only.

<span id="page-46-3"></span>[3] UJA1169LTK/X and UJA1169LTK/X/F only.

# **Table 41. Overview of transceiver control and partial networking registers**





#### **Table 41. Overview of transceiver control and partial networking registers** *…continued*

<span id="page-47-0"></span>[1] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved.

#### **Table 42. Overview of WAKE pin control and status registers**



## **Table 43. Overview of event capture registers**



<span id="page-47-1"></span>[1] UJA1169LTK and UJA1169LTK/F only.

<span id="page-47-2"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

<span id="page-47-3"></span>[3] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved.

### **Table 44. Overview of MTPNV status register**





#### **Table 45. Overview of Start-up control register**

<span id="page-48-2"></span>[1] UJA1169LTK and UJA1169LTK/F only.

<span id="page-48-3"></span>[2] UJA1169LTK/X and UJA1169LTK/X/F only.

#### **Table 46. Overview of SBC configuration control register**



#### **Table 47. Overview of CRC control register**



## <span id="page-48-0"></span>**Table 48. Overview of Identification register**



# **7.16.3 Register configuration in UJA1169L operating modes**

A number of register bits may change state automatically when the UJA1169L switches from one operating mode to another. This feature is particularly evident when the UJA1169L switches to Off mode. These changes are summarized in [Table 49.](#page-48-1) If an SPI transmission is in progress when the UJA1169L changes state, the transmission is ignored (automatic state changes have priority).

#### <span id="page-48-1"></span>**Table 49. Register bit settings in UJA1169L operating modes**



#### **Table 49. Register bit settings in UJA1169L operating modes** *…continued*



UJA1169L All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.





<span id="page-50-0"></span>[1] UJA1169LTK/F and UJA1169LTK/X/F only; otherwise reserved.

<span id="page-50-1"></span>[2] UJA1169LTK and UJA1169LTK/F only.

<span id="page-50-2"></span>[3] UJA1169LTK/X and UJA1169LTK/X/F only.

<span id="page-50-3"></span>[4]  $001$  if SDMC = 1; otherwise 010.

# **8. Limiting values**

#### **Table 50. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134).*



<span id="page-51-0"></span>[1] When the device is not powered up,  $I_{V1}$  (max) = 25 mA.

<span id="page-51-1"></span>[2] Verified by an external test house to ensure that pins can withstand ISO 7637 part 2 automotive transient test pulses 1, 2a, 3a and 3b.

- <span id="page-51-2"></span>[3] According to IEC TS 62228 (2007), Section 4.3; DIN EN 61000-4-2.
- <span id="page-51-3"></span>[4] According to AEC-Q100-002.
- <span id="page-51-4"></span>[5] V1, BAT and VIO connected to GND, emulating the application circuit.
- <span id="page-51-7"></span>[6] Only valid with the external application circuitry connected to these pins shown in [Figure 19.](#page-63-0)
- <span id="page-51-5"></span>[7] According to AEC-Q100-011 Rev-C1. The classification level is C4B.
- <span id="page-51-6"></span>[8] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vi}$ . The rating for  $T_{vi}$  limits the allowable combinations of power dissipation (P) and ambient temperature (T<sub>amb</sub>).

# **9. Thermal characteristics**



<span id="page-52-1"></span>[1] According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness:  $35 \mu m$ ) and thermal via array under the exposed pad connected to the first inner copper layer (thickness:  $70 \mu m$ ).

# **10. Static characteristics**

#### <span id="page-52-0"></span>**Table 52. Static characteristics**



#### **Table 52. Static characteristics** *…continued*



#### **Table 52. Static characteristics** *…continued*

 $T_{Vj}$  = -40 °C to +150 °C;  $V_{BAT}$  = 2.8 V to 28 V;  $V_{VIO}$  = 2.85 V to 5.5 V;  $V_{CAN}$  = 4.5 V to 5.5 V;  $V_{CAN}$  =  $V_{V1}$  (UJA1169LTK/X, *UJA1169LTK/X/F); VCAN = VV2 (UJA1169LTK, UJA1169LTK/F); R(CANH-CANL) = 60 ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at VBAT = 13 V; unless otherwise specified.*



<span id="page-57-0"></span>[1] Not tested in production; guaranteed by design.

<span id="page-57-1"></span>[2] The test circuit used to measure the bus output voltage symmetry (which includes  $C_{\text{SPLIT}}$ ) is shown in [Figure 21.](#page-64-0)

<span id="page-57-2"></span>[3] From V1 in VEXT versions (UJA1169LTK/X and UJA1169LTK/X/F) and from V2 in other variants.

# **11. Dynamic characteristics**

#### **Table 53. Dynamic characteristics**



#### **Table 53. Dynamic characteristics** *…continued*



#### **Table 53. Dynamic characteristics** *…continued*

 $T_{Vj}$  = -40 °C to +150 °C;  $V_{BAT}$  = 2.8 V to 28 V;  $V_{VIO}$  = 2.85 V to 5.5 V;  $V_{CAN}$  = 4.5 V to 5.5 V;  $V_{CAN}$  =  $V_{VI}$  (UJA1169LTK/X, *UJA1169LTK/X/F); VCAN = VV2 (UJA1169L*TK, *UJA1169L*TK/3, *UJA1169L*TK/F, *UJA1169L*TK/F/3*); R(CANH-CANL) = 60 ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at V<sub>BAT</sub> = 13 V; unless otherwise specified.*



[1] Not tested in production; guaranteed by design.

<span id="page-60-0"></span>[2] A system reset will be performed if the watchdog is in Window mode and is triggered earlier than  $t_{tri(wd)1}$  after the start of the watchdog period (thus in the first half of the watchdog period).

<span id="page-60-1"></span>[3] The nominal watchdog period is programmed via the NWP control bits.

<span id="page-60-2"></span>[4] The watchdog will be reset if it is in window mode and is triggered after t<sub>trig(wd)1</sub>, but not later than t<sub>trig(wd)2</sub>, after the start of the watchdog period (thus, in the second half of the watchdog period). If the watchdog is triggered later than t<sub>trig(wd)</sub> after the start of the watchdog period (watchdog overflow), a system reset is performed and the SBC switches to Reset mode.



<span id="page-61-0"></span>

<span id="page-62-0"></span>

# **12. Application information**



# **12.1 Application diagram**

(2) Or other SBC such as UJA113x, UJA116x or UJA10xx

The application diagram contains example components and component values. A PHPT60603PY transistor could be used in place of the PHPT61003PY.

### <span id="page-63-0"></span>**Fig 19. Typical application using the UJA1169L**

# **12.2 Application hints**

Further information on the application of the UJA1169L can be found in the NXP application hints document *AH1306 Application Hints - Mini high speed CAN system basis chips UJA116x / UJA116xA.*

# **13. Test information**





# <span id="page-64-0"></span>**13.1 Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

# **14. Package outline**



# **Fig 22. Package outline SOT1360-1 (HVSON20)**

# **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# <span id="page-66-0"></span>**16. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# **16.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# **16.2 Wave and reflow soldering**

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- **•** Through-hole components
- **•** Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- **•** Board specifications, including the board finish, solder masks and vias
- **•** Package footprints, including solder thieves and orientation
- **•** The moisture sensitivity level of the packages
- **•** Package placement
- **•** Inspection and repair
- **•** Lead-free soldering versus SnPb soldering

# **16.3 Wave soldering**

Key characteristics in wave soldering are:

- **•** Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- **•** Solder bath specifications, including temperature and impurities

# **16.4 Reflow soldering**

Key characteristics in reflow soldering are:

- **•** Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see [Figure 23\)](#page-68-0) than a SnPb process, thus reducing the process window
- **•** Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- **•** Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with [Table 54](#page-67-0) and [55](#page-67-1)

### <span id="page-67-0"></span>**Table 54. SnPb eutectic process (from J-STD-020D)**



### <span id="page-67-1"></span>**Table 55. Lead-free process (from J-STD-020D)**



Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see [Figure 23.](#page-68-0)



<span id="page-68-0"></span>For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# **17. Soldering of HVSON packages**

[Section 16](#page-66-0) contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can be found in the following application notes:

- **•** *AN10365 'Surface mount reflow soldering description"*
- **•** *AN10366 "HVQFN application information"*

# **18. Revision history**

# **Table 56. Revision history**



# **19. Legal information**

# **19.1 Data sheet status**



<span id="page-70-0"></span>[1] Please consult the most recently issued document before initiating or completing a design.

- <span id="page-70-1"></span>[2] The term 'short data sheet' is explained in section "Definitions".
- <span id="page-70-2"></span>[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL [http://www.nxp.com.](http://www.nxp.com)

# **19.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# **19.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications —** This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at [http://www.nxp.com/profile/terms,](http://www.nxp.com/profile/terms) unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations —** A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

# **19.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **20. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**
**Mini high-speed CAN companion SBC with optional partial networking**

# <span id="page-72-0"></span>**21. Contents**





## **continued >>**

## **Mini high-speed CAN companion SBC with optional partial networking**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### **© NXP Semiconductors N.V. 2016. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 15 February 2016 Document identifier: UJA1169L**