# **Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits**

### **General Description**

The MAX16041/MAX16042/MAX16043 are dual-/triple-/ quad-voltage monitors and sequencers that are offered in a small thin QFN package. These devices offer enormous design flexibility as they allow fixed and adjustable thresholds to be selected through logic inputs and provide sequence timing through small external capacitors. These versatile devices are ideal for use in a wide variety of multivoltage applications.

As the voltage at each monitored input exceeds its respective threshold, its corresponding output goes high after a propagation delay or a capacitor-set time delay. When a voltage falls below its threshold, its respective output goes low after a propagation delay. Each detector circuit also includes its own enable input, allowing the power-good outputs to be shut off independently. The independent output for each detector has an opendrain configuration capable of supporting voltages up to 28V, thereby allowing them to interface to shutdown and enable inputs of various DC-DC regulators. Each detector can operate independently as four separate supervisory circuits or can be daisy-chained to provide controlled power-supply sequencing.

The MAX16041/MAX16042/MAX16043 also include a push-pull reset function that deasserts only after all of the independently monitored voltages exceed their threshold. The reset timeout is internally fixed or can be adjusted externally. These devices are offered in a 4mm x 4mm TQFN package and are fully specified from -40°C to +125°C.

### **Applications**

- Multivoltage Systems
- DC-DC Supplies
- Servers/Workstations
- Storage Systems
- Networking/Telecommunication Equipment

### **Selector Guide**



#### **Features**

- 2.2V to 28V Operating Voltage Range
- Fixed Thresholds for 3.3V, 2.5V, 1.8V, 1.5V, and 1.2V Systems
- 1.5% Accurate Adjustable Threshold Monitors Voltages Down to 0.5V
- 2.7% Accurate Fixed Thresholds Over Temperature
- Fixed (140ms min)/Capacitor-Adjustable Delay Timing
- Independent Open-Drain Outputs/Push-Pull RESET Output
- **Enable Inputs for Each Monitored Voltage**
- 9 Logic-Selectable Threshold Options
- Manual Reset and Tolerance Select (5%/10%) Inputs
- Small, 4mm x 4mm TQFN Package
- Fully Specified from -40°C to +125°C

### **Ordering Information**



+*Denotes lead-free package.*

\**For tape and reel, add a "T" after the "+." All tape and reel orders are available in 2.5k increments.*

### **Pin Configurations**





# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

# **Absolute Maximum Ratings**



Continuous Power Dissipation ( $T_A$  = +70°C) 16-Pin TQFN (derate 25mW/°C above +70°C) .........2000mW 20-Pin TQFN (derate 25.6mW/°C above +70°C) ......2051mW 24-Pin TQFN (derate 27.8mW/°C above +70°C) ......2222mW Operating Temperature Range ......................... -40°C to +125°C Storage Temperature Range ............................ -65°C to +150°C Junction Temperature ......................................................+150°C Lead Temperature (soldering, 10s) .................................+300°C

*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

### **Electrical Characteristics**

(V<sub>CC</sub> = 2.2V to 28V, T<sub>A</sub> = -40°C to +125°C, unless otherwise specified. Typical values are at V<sub>CC</sub> = 3.3V and T<sub>A</sub> = +25°C.) (Note 1)



# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Electrical Characteristics (continued)**

(V<sub>CC</sub> = 2.2V to 28V, T<sub>A</sub> = -40°C to +125°C, unless otherwise specified. Typical values are at V<sub>CC</sub> = 3.3V and T<sub>A</sub> = +25°C.) (Note 1)



**Note 1:** Devices are production tested at  $T_A = +25^{\circ}$ C. Limits over temperature are guaranteed by design.

Note 2: Operating below the UVLO causes all outputs to go low. The outputs are guaranteed to be in the correct state for V<sub>CC</sub> down to 1.2V.

**Note 3:** To guarantee an assertion, the minimum input pulse width must be greater than 2µs.

# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Typical Operating Characteristics**

(VCC =  $3.3V$ , TA =  $+25^{\circ}$ C, unless otherwise noted.)



# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Typical Operating Characteristics (continued)**

(VCC =  $3.3V$ , TA =  $+25^{\circ}$ C, unless otherwise noted.)





100ms/div





4µs/div



RESET 5V/div

# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Pin Description**



## Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

#### **PIN** NAME RUNCTION **MAX16041 MAX16042 MAX16043** 11  $\begin{vmatrix} 1 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix}$  output 1. When the voltage at IN1 is below its threshold or EN1 goes low, OUT1 goes low. 12 | 15 | 18 | RESET Active-Low Reset Output. RESET asserts low when any of the monitored voltages (IN) falls below its respective threshold, any EN goes low, or  $\overline{\text{MR}}$ is asserted. RESET remains asserted for the reset timeout period after all of the monitored voltages exceed their respective threshold, all EN\_ are high, all OUT are high, and  $\overline{\text{MR}}$  is deasserted. 13 16 19 MR Active-Low Manual Reset Input. Pull MR low to assert RESET low. RESET remains low for the reset timeout period after  $\overline{\mathsf{MR}}$  is deasserted (as long as all OUT are high). 14 17 20 CRESET Capacitor-Adjustable Reset Delay Input. Connect an external capacitor from CRESET to GND to set the reset timeout period or connect to  $V_{CC}$  for the default 140ms minimum reset timeout period. Leave CRESET open for internal propagation delay.  $21$  CDLY4 Capacitor-Adjustable Delay Input 4. Connect an external capacitor from CDLY4 to GND to set the IN4 to OUT4 (and EN4 to OUT4) delay period. Leave CDLY4 open for internal propagation delay. 18 | 22 | CDLY3 Capacitor-Adjustable Delay Input 3. Connect an external capacitor from CDLY3 to GND to set the IN3 to OUT3 (and EN3 to OUT3) delay period. Leave CDLY3 open for internal propagation delay. 15 19 23 CDLY2 Capacitor-Adjustable Delay Input 2. Connect an external capacitor from CDLY2 to GND to set the IN2 to OUT2 (and EN2 to OUT2) delay period. Leave CDLY2 open for internal propagation delay. 16 20 24 CDLY1 Capacitor-Adjustable Delay Input 1. Connect an external capacitor from CDLY1 to GND to set the IN1 to OUT1 (and EN1 to OUT1) delay period. Leave CDLY1 open for internal propagation delay.  $E$  Exposed Pad. EP is internally connected to GND. Connect EP to the ground plane.

### **Pin Description (continued)**

### **Detailed Description**

The MAX16041/MAX16042/MAX16043 are low-voltage, accurate, dual-/triple-/quad-voltage microprocessor (µP) supervisors in a small TQFN package. These devices provide supervisory and sequencing functions for complex multivoltage systems. The MAX16041 monitors two voltages, the MAX16042 monitors three voltages, and the MAX16043 monitors four voltages.

The MAX16041/MAX16042/MAX16043 offer independent outputs and enable functions for each monitored voltage. This configuration allows the device to operate as four separate supervisory circuits or be daisy-chained together to allow controlled sequencing of power supplies during

power-up initialization. When all of the monitored voltages exceed their respective thresholds, an independent reset output deasserts to allow the system processor to operate.

These devices offer enormous flexibility as there are nine threshold options that are selected through two thresholdselect logic inputs. Each monitor circuit also offers an independent enable input to allow both digital and analog control of each monitor output. A tolerance select input allows these devices to be used in systems requiring 5% or 10% power-supply tolerances. In addition, the time delays and reset timeout can be adjusted using small capacitors. There is also a fixed 140ms minimum reset timeout feature.

# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits



*Figure 1. MAX16043 Simplified Functional Diagram*

## Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits



*Figure 2. Timing Diagram (CDLY\_ Open)*

#### **Applications Information**

#### **Tolerance**

The MAX16041/MAX16042/MAX16043 feature a pinselectable threshold tolerance. Connect TOL to GND to select the thresholds 5% below the nominal value. Connect TOL to  $V_{CC}$  to select the threshold tolerance 10% below the nominal voltage. Do not leave TOL unconnected.

#### **Adjustable Input**

These devices offer several monitoring options with both fixed and/or adjustable reset thresholds (see Table 2). For the adjustable threshold inputs, the threshold voltage  $(V<sub>TH</sub>)$  at each adjustable IN\_ input is typically 0.5V (TOL = GND) or 0.472V (TOL =  $V_{CC}$ ). To monitor a voltage V<sub>INTH</sub>, connect a resistive divider network to the circuit as shown in Figure 3 and use the following equation to calculate the threshold voltage:

$$
V_{INTH} = V_{TH} \times \left(1 + \frac{R1}{R2}\right)
$$

Choosing the proper external resistors is a balance between accuracy and power use. The input to the voltage monitor is a high-impedance input with a small 100nA leakage current. This leakage current contributes to the overall error of the threshold voltage where the output is asserted. This induced error is proportional to the value of the resistors used to set the threshold. With lower value resistors, this error is reduced, but the amount of power consumed in the resistors increases.

## Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits



*Figure 3. Setting the Adjustable Input*

The following equation is provided to help estimate the value of the resistors based on the amount of acceptable error:

$$
R1 = \frac{e_A \times V_{INTH}}{I_L}
$$

where  $e_A$  is the fraction of the maximum acceptable absolute resistive divider error attributable to the input leakage current (use 0.01 for  $\pm$ 1%), V<sub>INTH</sub> is the voltage at which the output (OUT) should assert, and  $I_1$  is the worst-case IN\_ leakage current (see the *Electrical Characteristics*). Calculate R2 as follows:

$$
R2 = \frac{V_{TH} \times R1}{V_{INTH} - V_{TH}}
$$

#### **Unused Inputs**

Connect any unused IN and EN inputs to  $V_{CC}$ .

#### **OUT\_ Output**

The MAX16041/MAX16042/MAX16043 feature opendrain outputs. An OUT\_ goes low when its respective IN\_ input voltage drops below its specified threshold or when its EN\_ goes low (see Table 1). OUT\_ goes high when  $EN_{-}$  is high and  $V_{IN}$  is above its threshold after a time delay. Open-drain outputs require an external pullup resistor to any voltage from 0 to 28V.

#### **Table 1. Output State\***



\**When VCC falls below the UVLO, all outputs go low regardless of the state of EN\_ and VIN\_. The outputs are guaranteed to be in the correct state for VCC down to 1.2V.*

#### **Table 2. Input-Voltage Threshold Selector**



### **RESET Output**

RESET asserts low when any of the monitored voltages (IN) falls below its respective threshold, any EN goes low, or MR is asserted. RESET remains asserted for the reset timeout period after all of the monitored voltages exceed their respective thresholds, all EN\_ are high, all OUT\_ are high, and MR is deasserted. All devices have a push-pull, active-low reset output.

### Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

#### **Adjustable Reset Timeout Period (CRESET)**

All of these parts offer an internally fixed reset timeout (140ms min) by connecting CRESET to  $V_{CC}$ . The reset timeout can also be adjusted by connecting a capacitor from CRESET to GND. When the voltage at CRESET reaches 0.5V, RESET goes high. When RESET goes high, CRESET is immediately held low.

Calculate the reset timeout period as follows:

$$
t_{RP} = \frac{V_{TH-REST}}{I_{CH-REST}} \times C_{CRESET} + 30 \times 10^{-6}
$$

where  $V$ TH-RESET is 0.5V,  $I$ CH-RESET is 0.5µA, tRP is in seconds, and  $C_{CRESET}$  is in Farads. To ensure timing accuracy and proper operation, minimize leakage at CCRESET.

#### **Adjustable Delay (CDLY\_)**

When  $V_{IN}$  rises above  $V_{TH}$  with EN\_ high, the internal 250nA current source begins charging an external capacitor connected from CDLY\_ to GND. When the voltage at CDLY\_ reaches 1V, OUT\_ goes high. When OUT\_ goes high, CDLY\_ is immediately held low. Adjust the delay ( $t_{\text{DELAY}}$ ) from when  $V_{\text{IN}}$  rises above  $V_{\text{TH}}$  (with EN\_ high) to OUT\_ going high according to the equation:

$$
t_{DELAY} = \frac{V_{TH-CDLY}}{I_{CH-CDLY}} \times C_{CDLY} + 35 \times 10^{-6}
$$

where  $V_{TH\text{-}CDLY}$  is 1V,  $I_{CH\text{-}CDLY}$  is 0.25µA,  $C_{CDLY}$  is in Farads, and t<sub>DELAY</sub> is in seconds. To ensure timing accuracy and proper operation, minimize leakage at CDLY.

#### **Manual-Reset Input (MR)**

Many uP-based products require manual-reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. A logic-low on MR asserts RESET low. RESET remains asserted while MR is low and during the reset timeout period (140ms fixed or capacitor adjustable) after  $\overline{\text{MR}}$  returns high. The  $\overline{\text{MR}}$  input has a 500nA internal pullup, so it can be left unconnected, if not used.  $\overline{\text{MR}}$  can be driven with TTL or CMOS logic levels, or with open-drain/collector outputs.

Connect a normally open momentary switch from  $\overline{\text{MR}}$ to GND to create a manual-reset function. External debounce circuitry is not required. If  $\overline{MR}$  is driven from long cables or if the device is used in a noisy environment, connect a  $0.1\mu$ F capacitor from MR to GND to provide additional noise immunity.

#### **Pullup Resistor Values**

The exact value of the pullup resistors for the opendrain outputs is not critical, but some consideration should be made to ensure the proper logic levels when the device is sinking current. For example, if  $V_{CC}$  = 2.25V and the pullup voltage is 28V, keep the sink current less than 0.5mA as shown in the *Electrical Characteristics*. As a result, the pullup resistor should be greater than  $56kΩ$ . For a 12V pullup, the resistor should be larger than  $24$ kΩ. Note that the ability to sink current is dependent on the  $V_{CC}$  supply voltage.

#### **Power-Supply Bypassing**

The device operates with a  $V_{CC}$  supply voltage from 2.2V to 28V. When  $V_{CC}$  falls below the UVLO threshold, all the outputs go low and stay low until  $V_{CC}$  falls below 1.2V. For noisy systems or fast rising transients on  $V_{CC}$ , connect a  $0.1\mu$ F ceramic capacitor from V<sub>CC</sub> to GND as close to the device as possible to provide better noise and transient immunity.

#### **Ensuring Valid Reset Output with V<sub>CC</sub> Down to 0V**

When  $V_{CC}$  falls below 1.2V, the ability for the output to sink current decreases. To ensure a valid output as  $V_{CC}$ falls to 0V, connect a 100kΩ resistor from  $\overline{\text{RESET}}$  to GND.

#### **Typical Application Circuits**

Figures 4 and 5 show typical applications for the MAX16041/MAX16042/MAX16043. In high-power applications, using an n-channel device reduces the loss across the MOSFETs as it offers a lower drain-to-source on-resistance. However, an n-channel MOSFET requires a sufficient  $V_{GS}$  voltage to fully enhance it for a low  $R_{DS}$   $_{ON}$ . The application in Figure 4 shows the MAX16042 configured in a multiple-output sequencing application. Figure 5 shows the MAX16043 in a powersupply sequencing application using n-channel MOSFETs.

# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits



*Figure 4. Sequencing Multiple-Voltage System*



*Figure 5. Multiple-Voltage Sequencing Using n-Channel FETs*

# Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Pin Configurations (continued)**



### **Chip Information**

PROCESS: BICMOS

### **Package Information**

For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.



## Dual-/Triple-/Quad-Voltage, Capacitor-Adjustable, Sequencing/Supervisory Circuits

### **Revision History**



For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses*  are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) *shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*