# **ESD7C, SZESD7C SERIES**

# **ESD Protection Diode**

# Micro-Packaged Diodes for ESD Protection

The ESD7CxxD Series is designed to protect voltage sensitive components from ESD. Excellent clamping capability, low leakage, and fast response time make these parts ideal for ESD protection on designs where board space is at a premium. Because of its small size, it is suited for use in cellular phones, portable devices, digital cameras, power supplies and many other portable applications.

#### **Specification Features:**

- Low Capacitance 6.2 pF to 13 pF
- Low Clamping Voltage
- Small Body Outline Dimensions:

0.047" x 0.047" (1.20 mm x 1.20 mm)

• Low Body Height: 0.020" (0.5 mm)

• Stand-off Voltage: 3.3 V, 5 V

• Low Leakage

• Response Time < 1 ns

• ESD Rating of Class 3 (> 16 kV) per Human Body Model

• IEC61000-4-2 Level 4 ESD Protection

 SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable

• These are Pb-Free Devices

#### **Mechanical Characteristics:**

**CASE:** Void-free, transfer-molded, thermosetting plastic

Epoxy Meets UL 94 V-0

**LEAD FINISH:** 100% Matte Sn (Tin) **MOUNTING POSITION:** Any

QUALIFIED MAX REFLOW TEMPERATURE:  $260^{\circ}\mathrm{C}$ 

Device Meets MSL 1 Requirements

## MAXIMUM RATINGS

| Rating                                                                                                                 | Symbol                             | Value             | Unit                |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|---------------------|
| IEC 61000-4-2 (ESD) Contact<br>Air                                                                                     |                                    | ±8.0<br>±15       | kV                  |
| Total Power Dissipation on FR-5 Board (Note 1) @ $T_A$ = 25°C Derate above 25°C Thermal Resistance Junction-to-Ambient | P <sub>D</sub><br>R <sub>θJA</sub> | 240<br>1.9<br>525 | mW<br>mW/°C<br>°C/W |
| Junction and Storage Temperature Range                                                                                 | T <sub>J</sub> , T <sub>stg</sub>  | -55 to<br>+150    | °C                  |
| Lead Solder Temperature – Maximum (10 Second Duration)                                                                 | TL                                 | 260               | °C                  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

See Application Note AND8308/D for further description of survivability specs.



## ON Semiconductor®

#### www.onsemi.com





L5 = Specific Device Code M = Date Code

#### **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| ESD7CxxDT5G   | SOT-723<br>(Pb-Free) | 8000 /<br>Tape & Reel |
| SZESD7CxxDT5G | SOT-723<br>(Pb-Free) | 8000 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **DEVICE MARKING INFORMATION**

See specific marking information in the device marking column of the table on page 2 of this data sheet.

<sup>\*</sup>Date Code orientation and/or position may vary depending upon manufacturing location.

# **ESD7C, SZESD7C SERIES**

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                          |
|-----------------|----------------------------------------------------|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$        | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>  | Test Current                                       |
| l <sub>F</sub>  | Forward Current                                    |
| $V_{F}$         | Forward Voltage @ I <sub>F</sub>                   |
| $P_{pk}$        | Peak Power Dissipation                             |
| С               | Max. Capacitance @V <sub>R</sub> = 0 and f = 1 MHz |

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted, $V_F = 1.1 \text{ V Max.}$ @ $I_F = 10 \text{ mA}$ )

|                 |                   | V <sub>RWM</sub> (V) | I <sub>R</sub> (μΑ) @ V <sub>RWM</sub> | V <sub>BR</sub> (V) @ I <sub>T</sub><br>(Note 3) | Ι <sub>Τ</sub> | <b>C (pF)</b> (Note 4) | <b>C (pF)</b> (Note 4) | V <sub>C</sub>               |  |
|-----------------|-------------------|----------------------|----------------------------------------|--------------------------------------------------|----------------|------------------------|------------------------|------------------------------|--|
| Device (Note 2) | Device<br>Marking | Max                  | Max                                    | Min                                              | mA             | Тур                    | Max                    | Per IEC61000-4-2<br>(Note 5) |  |
| ESD7C3.3DT5G    | L5                | 3.3                  | 1.0                                    | 5.0                                              | 1.0            | 12                     | 13                     | Figures 1 and 2<br>See Below |  |
| ESD7C5.0DT5G    | L4                | 5.0                  | 0.5                                    | 11                                               | 1.0            | 6.0                    | 6.2                    | (Note 6)                     |  |

- 2. Include SZ-prefix devices where applicable.
- 3.  $V_{BR}$  is measured with a pulse test current  $I_T$  at an ambient temperature of 25°C.
- 4. Capacitance of one diode at f = 1 MHz,  $V_R = 0$  V,  $T_A = 25$ °C.
- 5. For test procedure see Figures 3 and 4 and Application Note AND8307/D.
- 6. ESD7C5.0DT5G shown below. Other voltages available upon request.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

## **ESD7C, SZESD7C SERIES**

### IEC 61000-4-2 Spec.

|       | -                       |                              |                         |                         |
|-------|-------------------------|------------------------------|-------------------------|-------------------------|
| Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
| 1     | 2                       | 7.5                          | 4                       | 2                       |
| 2     | 4                       | 15                           | 8                       | 4                       |
| 3     | 6                       | 22.5                         | 12                      | 6                       |
| 4     | 8                       | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

# **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



SOT-723 CASE 631AA-01 ISSUE D

**DATE 10 AUG 2009** 









STYLE 1: PIN 1. BASE 2. EMITTER 3. COLLECTOR STYLE 2: PIN 1. ANODE 2. N/C 3. CATHODE STYLE 3: PIN 1. ANODE 2. ANODE 3. CATHODE

STYLE 4: PIN 1. CATHODE 2. CATHODE 3. ANODE

STYLE 5: PIN 1. GATE 2. SOURCE 3. DRAIN

#### NOTES:

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. MAXIMUM LEAD THICKNESS INCLUDES LEAD
- FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

|     | MILLIMETERS    |      |      |  |  |
|-----|----------------|------|------|--|--|
| DIM | MIN            | NOM  | MAX  |  |  |
| Α   | 0.45           | 0.50 | 0.55 |  |  |
| b   | 0.15           | 0.21 | 0.27 |  |  |
| b1  | 0.25           | 0.31 | 0.37 |  |  |
| С   | 0.07           | 0.12 | 0.17 |  |  |
| D   | 1.15           | 1.20 | 1.25 |  |  |
| E   | 0.75           | 0.80 | 0.85 |  |  |
| е   | 0.40 BSC       |      |      |  |  |
| ΗE  | 1.15           | 1.20 | 1.25 |  |  |
| L   | 0.29 REF       |      |      |  |  |
| L2  | 0.15 0.20 0.25 |      |      |  |  |

#### **GENERIC MARKING DIAGRAM\***



= Specific Device Code XX Μ = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON12989D | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-723     | •                                                                                                                                                                              | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales