

# TPS274160x 160-mΩ Quad-Channel Smart High-Side Switch

## 1 Features

- Quad-channel 160-mΩ smart high-side switch
- Wide DC operating voltage range: 5 V to 36 V
   50-V absolute maximum voltage
- Accurate adjustable current limiting (250 mA to 4 A)
- Intelligent diagnostic features
  - TPS274160A: Open-drain fault output
  - TPS274160B: Analog current sense
  - Open-load or short to supply detection in the off-state
- Robust protection features
  - Short-circuit protection
  - Inductive load flyback clamp
  - Undervoltage lockout (UVLO) protection
  - Loss of GND protection
- Excellent ESD protection on VS and OUT pins
  - ±8/±15 kV IEC 61000-4-2 ESD contact/air discharge
- Available in small and 28-pin leadless QFN packages
- Functional Safety-Capable
  - Documentation available to aid functional safety system design

# **2** Applications

- Digital output modules
- Standalone remote I/O
- Motor drives
- Solenoid or valve drive



# **3 Description**

The TPS274160 device is a smart high-side switch with four integrated 160-m $\Omega$  NMOS power FETs and a chargepump to drive the gates. The device offers robust protection and diagnostic features to drive various loads (inductive, capacitive, and resistive) such as low wattage bulbs, LEDs, relays, solenoids, heaters, and sub-modules. The part enables flexible, multi-channel output configurations through paralleling channels and is in a very small WQFN package to enable usage in space constrained applications.

The device is protected against short circuit events and over-temperature events, safely shutting off the output during fault events. The device also implements an external adjustable current limiting feature. This feature improves the reliability of the system by reducing inrush current when driving large capacitive loads and minimizing overload current thereby eliminating system supply brown out condition.

The device also integrates diagnostic features like output current monitoring (version B) and open load detection to enable improved intelligence in modules and to enable predictive maintenance functionality.

Device Information

| PART NUMBER | PACKAGE <sup>(1)</sup> BODY SIZ |                   |
|-------------|---------------------------------|-------------------|
| TPS274160A  | WQFN (28)                       | 4 mm x 5 mm       |
| TPS274160B  |                                 | 4 11111 X 3 11111 |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Driving a Capacitive Load With Adjustable Current Limit



# **Table of Contents**

| 1 Features                           | .1  |
|--------------------------------------|-----|
| 2 Applications                       | .1  |
| 3 Description                        |     |
| 4 Revision History                   | . 2 |
| 5 Device Comparison Table            | .3  |
| 6 Pin Configuration and Functions    | .4  |
| 7 Specifications                     |     |
| 7.1 Absolute Maximum Ratings         | 5   |
| 7.2 ESD Ratings                      | 5   |
| 7.3 Recommended Operating Conditions | .6  |
| 7.4 Thermal Information              | .6  |
| 7.5 Electrical Characteristics       | .6  |
| 7.6 Switching Characteristics        |     |
| 7.7 Typical Characteristics          | 10  |
| 8 Detailed Description               | 13  |
| 8.1 Overview                         |     |
| 8.2 Functional Block Diagram         | 14  |
| 8.3 Feature Description              | 14  |

| 8.4 Device Functional Modes                          | 26   |
|------------------------------------------------------|------|
| 9 Application and Implementation                     | 27   |
| 9.1 Application Information                          |      |
| 9.2 Typical Application                              |      |
| 9.3 Capacitive Load Drive and Application Curves     |      |
| 10 Power Supply Recommendations                      |      |
| 11 Layout                                            | 30   |
| 11.1 Layout Guidelines                               |      |
| 11.2 Layout Examples                                 |      |
| 12 Device and Documentation Support                  |      |
| 12.1 Receiving Notification of Documentation Updates | 31   |
| 12.2 Support Resources                               | . 31 |
| 12.3 Trademarks                                      |      |
| 12.4 Electrostatic Discharge Caution                 |      |
| 12.5 Glossary                                        | 31   |
| 13 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 31 |
|                                                      |      |

# **4 Revision History**

| Cł | nanges from Revision * (May 2020) to Revision A (November 2020)                               | Page |
|----|-----------------------------------------------------------------------------------------------|------|
| •  | Updated the numbering format for tables, figures and cross-references throughout the document | 1    |
| •  | Changed data sheet status from "Advance Information" to "Production Data"                     | 1    |



# **5 Device Comparison Table**

| PART NO.           | FAULT REPORTING MODE        |
|--------------------|-----------------------------|
| TPS274160 <b>A</b> | Open-drain digital output   |
| TPS274160 <b>B</b> | Current-sense analog output |



# **6** Pin Configuration and Functions



NC – No internal connection

DIN

Figure 6-1. RLH Package 28-Pin WQFN With Exposed Thermal Pad TPS274160A Top View



NC - No internal connection

# Figure 6-2. RLH Package 28-Pin WQFN With Exposed Thermal Pad TPS274160B Top View

| PIN     |           | PIN       |     |                                                                                              |  |
|---------|-----------|-----------|-----|----------------------------------------------------------------------------------------------|--|
| NAME    | TPS2      | 74160     | I/O | DESCRIPTION                                                                                  |  |
| NAME    | Version A | Version B | ]   |                                                                                              |  |
| CL      | 7         | 7         | 0   | Adjustable current limit. Connect to device GND if external current limit is not used.       |  |
| CS      | —         | 6         | 0   | Current-sense output.                                                                        |  |
| DIAG_EN | 11        | 11        | I   | Enable-disable pin for diagnostics; internal pulldown.                                       |  |
| FAULT   | _         | 5         | 0   | Global fault report with open-drain structure, ORed logic for quad-channel fault conditions. |  |
| GND     | 9,26      | 9, 26     | _   | Ground pin.                                                                                  |  |
| EN1     | 27        | 27        | I   | Input control for channel 1 activation; internal pulldown.                                   |  |
| EN2     | 28        | 28        | I   | Input control for channel 2 activation; internal pulldown.                                   |  |
| EN3     | 1         | 1         | I   | Input control for channel 3 activation; internal pulldown.                                   |  |
| EN4     | 2         | 2         | I   | Input control for channel 4 activation; internal pulldown.                                   |  |
| NC      | 8, 21, 16 | 8, 21, 16 | _   | No internal connection.                                                                      |  |
| ST1     | 3         | _         | 0   | Open-drain diagnostic status output for channel 1.                                           |  |
| ST2     | 4         | _         | 0   | Open-drain diagnostic status output for channel 2.                                           |  |
| ST3     | 5         |           | 0   | Open-drain diagnostic status output for channel 3.                                           |  |
| ST4     | 6         | _         | 0   | Open-drain diagnostic status output for channel 4.                                           |  |
| SEH     | _         | 3         | I   | CS channel-selection high bit; internal pulldown.                                            |  |
| SEL     | _         | 4         | I   | CS channel-selection low bit; internal pulldown.                                             |  |
| THER    | 10        | 10        | I   | Thermal shutdown behavior control, latch off or auto-retry; internal pulldown.               |  |
| OUT1    | 24, 25    | 24, 25    | 0   | Output of the channel 1 high side-switch, connect to the load.                               |  |
| OUT2    | 22, 23    | 22, 23    | 0   | Output of the channel 2 high side-switch, connect to the load.                               |  |

#### Table 6-1. Pin Functions

#### Table 6-1. Pin Functions (continued)

| PIN         |                | PIN            |     |                                                                |
|-------------|----------------|----------------|-----|----------------------------------------------------------------|
| NAME        | TPS274160      |                | I/O | DESCRIPTION                                                    |
| NAME        | Version A      | Version B      |     |                                                                |
| OUT3        | 14, 15         | 14, 15         | 0   | Output of the channel 3 high side-switch, connect to the load. |
| OUT4        | 12, 13 12, 13  |                | 0   | Output of the channel 4 high side-switch, connect to the load. |
| VS          | 17, 18, 19, 20 | 17, 18, 19, 20 | Ι   | Power supply.                                                  |
| Thermal pad | _              | —              | _   | Connect to device GND or leave floating                        |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                                                  |                        | MIN  | MAX | UNIT |
|--------------------------------------------------|------------------------|------|-----|------|
| Input Voltage on Supply pin (3)                  |                        |      | 50  | V    |
| Reverse polarity voltage (4)                     |                        | -36  |     | V    |
| Current on GND pin                               | t < 2 minutes          | -100 | 250 | mA   |
| /oltage on ENx, DIAG_EN, SEL, SEH, and THER pins |                        | -0.3 | 7   | V    |
| Current on ENx, DIAG_EN, S                       | EL, SEH, and THER pins | -10  | _   | mA   |
| Voltage on STx or FAULT pin                      | S                      | -0.3 | 7   | V    |
| Current on STx or FAULT pins                     | 5                      | -30  | 10  | mA   |
| Voltage on CS pin                                |                        | -2.7 | 7   | V    |
| Current on CS pin                                |                        | _    | 30  | mA   |
| Voltage on CL pin                                |                        | -0.3 | 7   | V    |
| Current on CL pin                                |                        | _    | 6   | mA   |
| Operating junction temperature                   | re                     | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>            |                        | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) Maximum voltage including long transients < 400 ms.

(4) Reverse polarity condition: time t < 180s, reverse current <  $I_{R(2)}$ , ENx = 0 V, GND pin 1-k $\Omega$  resistor in parallel with diode.

## 7.2 ESD Ratings

|                      |                         |                                                                                          |                                  | VALUE  | UNIT |
|----------------------|-------------------------|------------------------------------------------------------------------------------------|----------------------------------|--------|------|
| V <sub>(ESD1)</sub>  | Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | All pins except VS and VOUTx     | ±2000  | V    |
| V <sub>(ESD2)</sub>  | Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | VS and VOUTx with respect to GND | ±5000  | V    |
| V <sub>(ESD3)</sub>  | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | All pins                         | ±750   | V    |
| V <sub>(ESD4)</sub>  | Electrostatic discharge | Contact/Air discharge, per IEC 61000-4-2 <sup>(3)</sup>                                  | VS, OUTx                         | ±8/±15 | kV   |
| V <sub>(surge)</sub> | Transient surge         | Surge protection with 42 $\Omega,$ per IEC 61000-4-5; 1.2/50 $\mu s$ $^{(3)}$            | VS, OUTx                         | ±1000  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

(3) Tested with the application circuit and supply voltage of 24 V DC and always ON, EN Inputs High → Output High (ON)

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                       | MIN | MAX  | UNIT |
|-----------------|-------------------------------------------------------|-----|------|------|
| V <sub>VS</sub> | Continuous DC Supply operating voltage <sup>(1)</sup> | 5   | 36   | V    |
|                 | Voltage on ENx, DIAG EN, SEL, SEH, and THER pins      | 0   | 5    | V    |
|                 | Voltage on ST and FAULT pins                          | 0   | 5    | V    |
| Inom            | Nominal DC load current per channel (all channels on) | 0   | 1.35 | А    |
| T <sub>A</sub>  | Operating ambient temperature range                   | -40 | 125  | °C   |

(1) Transients up to the absolute maximum is allowed

#### 7.4 Thermal Information

|                       |                                              | TPS274160 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RLH(QFN)  | UNIT |
|                       |                                              | 28 PINS   |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 31.7      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.3      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 9.6       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.4       | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 9.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.7       | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

(5 V ≤ Vs ≤ 36 V;  $-40^{\circ}$ C ≤ T<sub>J</sub> ≤ 125°C, unless otherwise specified)

| PARAMETER               |                                                                                                                | TEST CONDITIONS                                                                                                                         | MIN     | TYP  | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------|------|-----|------|
| V <sub>VS(uvr)</sub>    | Undervoltage turnon                                                                                            | VS voltage rising, $V_{VS} > V_{VS(uvr)}$ , device turns on.                                                                            | 3.5 3.7 |      | 4   | V    |
| V <sub>VS(uvf)</sub>    | Undervoltage shutdown                                                                                          | VS voltage falling, $V_{VS} < V_{VS(uvf)}$ device shuts off.                                                                            | 3       | 3.2  | 3.4 | V    |
| V <sub>VS(uv,hys)</sub> | Undervoltage shutdown,<br>hysteresis                                                                           |                                                                                                                                         |         | 0.5  |     | V    |
| I <sub>qd</sub>         | Device quiescent current,<br>diagnostics enabled                                                               | $V_{VS}$ < 30 V, ENx = 5 V, DIAG_EN = H/L, loutx = 0 A,<br>current limit = 2 A, all channels on                                         |         |      | 6.2 | mA   |
|                         | Standby auroant                                                                                                | $V_{VS}$ < 30 V, ENx = DIAG_EN = OUTx = THER = 0 V,<br>T <sub>J</sub> = 25°C                                                            |         |      | 1.4 | μA   |
| I <sub>off</sub> St     | Standby current                                                                                                | $V_{VS}$ < 30 V, ENx = DIAG_EN = OUTx = THER = 0 V,<br>T <sub>J</sub> = 125°C                                                           |         |      | 5   | μΑ   |
| I <sub>off(diag)</sub>  | Standby current with diagnostic enabled                                                                        | V <sub>VS</sub> < 30 V, ENx = 0 V, DIAG_EN = 5 V, V <sub>VS</sub> - V <sub>OUTx</sub> > V<br><sub>ol(off)</sub> , not in open-load mode |         |      | 5   | mA   |
| t <sub>off(deg)</sub>   | Standby mode deglitch time <sup>(1)</sup>                                                                      | EN from high to low, if elapsed time > $t_{off(deg)}$ , the device enters into standby mode.                                            | 10      | 12.5 | 15  | ms   |
|                         |                                                                                                                | $V_{VS}$ < 30 V, ENx = DIAG_EN = OUTx = 0, T <sub>J</sub> = 25°C                                                                        |         |      | 0.5 | μA   |
| l <sub>out(leak)</sub>  | Output leakage current in off-state                                                                            | V <sub>VS</sub> < 30 V, ENx = DIAG_EN = OUTx = 0, T <sub>J</sub> < 125°C                                                                |         |      | 8   | μA   |
| r.                      | On-state resistance                                                                                            | $V_{VS} \ge 5V, T_J = 25^{\circ}C$                                                                                                      |         | 160  |     |      |
| r <sub>DS(on)</sub>     |                                                                                                                | V <sub>VS</sub> ≥ 5 V, T <sub>J</sub> = 125°C                                                                                           |         |      | 260 | mΩ   |
| ∆r <sub>DS(on)</sub>    | Percentage Difference in On-state<br>resistance between channels (r<br>DS(on)CHx - rDS(on)CHy ) <sup>(1)</sup> | V <sub>VS</sub> ≥ 5V, T <sub>J</sub> = 25°C                                                                                             |         |      | 6   | %    |
| I <sub>cl(int)</sub>    | Internal current limit                                                                                         | Internal current limit value, CL pin connected to GND                                                                                   | 8       |      | 14  | А    |
|                         |                                                                                                                | Internal current limit value under thermal shutdown                                                                                     |         | 6.5  |     | А    |
| I <sub>cl(TSD)</sub>    | Current limit during thermal shutdown                                                                          | External current limit value under thermal shutdown.<br>The percentage of the external current limit setting<br>value                   |         | 70%  |     |      |



# 7.5 Electrical Characteristics (continued)

| ·                                  | PARAMETER                                                                                                              | TEST CONDITIONS                                                                                                                                                          | MIN | TYP  | MAX | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| V <sub>ds(clamp)</sub>             | Source-to-drain body diode voltage                                                                                     |                                                                                                                                                                          | 50  |      | 70  | V    |
| V <sub>F</sub>                     | Drain-source diode voltage                                                                                             | EN = 0, lout = -0.15 A.                                                                                                                                                  | 0.3 | 0.7  | 0.9 | V    |
| I <sub>R(1)</sub>                  | Continuous reverse current from source to drain                                                                        | t < 60 s, $V_{VS}$ = 24 V, ENx = 0 V, $T_J$ = 25°C, single channel reversed current to supply                                                                            |     | 2.5  |     | А    |
| I <sub>R(2)</sub>                  | Continuous reverse current from source to drain                                                                        | t < 60 s, V <sub>VS</sub> = 24 V, ENx = 0 V, GND pin 1-kΩ resistor<br>in parallel with diode. T <sub>J</sub> = 25°C. Reverse-current<br>condition, All channels reversed |     | 2.0  |     | A    |
| V <sub>IH</sub>                    | Logic high-level voltage                                                                                               |                                                                                                                                                                          | 2   |      |     | V    |
| V <sub>IL</sub>                    | Logic low-level voltage                                                                                                |                                                                                                                                                                          |     |      | 0.8 | V    |
| R <sub>(logic,pd)</sub>            | Logic-pin pulldown resistor                                                                                            | DIAG_EN V <sub>VS</sub> = V <sub>DIAG_EN</sub> =5V                                                                                                                       | 200 | 275  | 350 | kΩ   |
| R <sub>(logic,pd)</sub>            | Logic-pin pulldown resistor                                                                                            | ENx, SEL, SEH, THER pins, V <sub>VS</sub> = V <sub>ENx</sub> = V <sub>SEL</sub> =V<br><sub>SEH</sub> =V <sub>THER</sub> =5V                                              | 100 | 175  | 250 | kΩ   |
| I <sub>gnd(loss)</sub>             | Output leakage current under<br>GND loss condition                                                                     | V <sub>VS</sub> = 24 V                                                                                                                                                   |     |      | 20  | μA   |
| V <sub>ol(off)</sub>               | Open load detection threshold                                                                                          | $ENx = 0 V$ , when $V_{VS} - V_{OUTx} > V_{ol(off)}$ , duration longer than $t_{ol(off)}$ , then open load is detected, off state                                        | 1.6 |      | 2.6 | V    |
| t <sub>ol(off)</sub>               | Open-load detection threshold deglitch time                                                                            | ENx =0V, when $V_{VS} - V_{OUTx} > V_{ol(off)}$ , duration longer tha <sub>n</sub> t <sub>ol(off)</sub> , then open load is detected, off state                          | 300 | 560  | 800 | μs   |
| I <sub>ol(off)</sub>               | Off-state output sink current                                                                                          | ENx = 0 V, DIAG_EN= 5 V, $V_{VS} - V_{OUTx}$ = 24 V, $T_J$ = 125°C, open load                                                                                            |     |      | 100 | μA   |
| V <sub>OL(STx)</sub>               | Status low-output voltage                                                                                              | I <sub>STx</sub> = 2 mA, version A only                                                                                                                                  |     |      | 0.2 | V    |
| V <sub>OL(FAULT)</sub>             | Fault low-output voltage                                                                                               | I <sub>FAULT</sub> = 2 mA, version B only                                                                                                                                |     |      | 0.2 | V    |
| t <sub>cl(deg)</sub>               | Deglitch time when current limit occurs(1)                                                                             | ENx = DIAG_EN = 5 V, the deglitch time from current limit toggling to FAULT, STx, CS report.                                                                             | 80  |      | 180 | μs   |
| T <sub>SD</sub>                    | Thermal shutdown threshold                                                                                             |                                                                                                                                                                          | 160 | 175  |     | °C   |
| T <sub>SD(rst)</sub>               | Thermal shutdown status reset threshold                                                                                |                                                                                                                                                                          |     | 155  |     | °C   |
| T <sub>sw</sub>                    | Thermal swing shutdown threshold                                                                                       |                                                                                                                                                                          |     | 60   |     | °C   |
| T <sub>hys</sub>                   | Hysteresis for resetting the thermal shutdown or thermal swing                                                         |                                                                                                                                                                          |     | 10   |     | °C   |
| K <sub>CS</sub>                    | Current sense ratio (Ver. B only)                                                                                      |                                                                                                                                                                          |     | 300  |     |      |
| K <sub>CL</sub>                    | Current limit ratio                                                                                                    |                                                                                                                                                                          |     | 2500 |     |      |
| V <sub>CL(th</sub> )               | Current limit internal threshold voltage <sup>(1) (2)</sup>                                                            |                                                                                                                                                                          |     | 0.8  |     | V    |
| dK <sub>CS</sub> / K <sub>CS</sub> | Current sense accuracy, ( $I_{CS} \times K_{CS} - I_{OUT}$ ) / $I_{OUT} \times 100$                                    | $V_{VS}$ = 24 V, loutx ≥ 5 mA (Version B)                                                                                                                                | -50 |      | 50  | %    |
| dK <sub>CS</sub> / K <sub>CS</sub> | Current sense accuracy, (I <sub>CS</sub> × K<br><sub>CS</sub> – I <sub>OUT</sub> ) /I <sub>OUT</sub> × 100             | $V_{VS}$ = 24 V, loutx ≥ 25 mA (Version B)                                                                                                                               | -10 |      | 10  | %    |
| dK <sub>CS</sub> / K <sub>CS</sub> | Current sense accuracy, ( $I_{CS} \times K_{CS} - I_{OUT}$ ) / $I_{OUT} \times 100$                                    | $V_{VS}$ = 24 V, loutx ≥ 50 mA (Version B)                                                                                                                               | -5  |      | 5   | %    |
| dK <sub>CS</sub> / K <sub>CS</sub> | Current sense accuracy, ( $I_{CS} \times K_{CS} - I_{OUT}$ ) / $I_{OUT} \times 100$                                    | V <sub>VS</sub> = 24 V, loutx ≥ 100 mA (Version B)                                                                                                                       | -3  |      | 3   | %    |
| dK <sub>CS</sub> / K <sub>CS</sub> | Current sense accuracy, (I <sub>CS</sub> × K<br><sub>CS</sub> – I <sub>OUT</sub> ) /I <sub>OUT</sub> × 100             | $V_{VS}$ = 24 V, loutx ≥ 0.5 A (Version B)                                                                                                                               | -2  |      | 2   | %    |
| dK <sub>CL</sub> / K <sub>CL</sub> | External current limit accuracy, ( I<br>$_{OUT} - I_{CL} \times K_{CL} -$ ) × 100 / $I_{CL} \times K$<br><sub>CL</sub> | V <sub>VS</sub> = 24 V, Ilimit ≥ 0.25 A                                                                                                                                  | -20 |      | 20  | %    |



## 7.5 Electrical Characteristics (continued)

(5 V ≤ Vs ≤ 36 V;  $-40^{\circ}$ C ≤ T<sub>J</sub> ≤ 125°C, unless otherwise specified)

|                                                                        | PARAMETER                                                                                                                  | TEST CONDITIONS                                | MIN                    | TYP MAX | UNIT |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------|---------|------|
| dK <sub>CL</sub> / K <sub>CL</sub>                                     | External current limit accuracy, ( I $_{OUT} - I_{CL} \times K_{CL} -$ ) × 100 / $I_{CL} \times K_{CL}$                    | V <sub>VS</sub> = 24 V, 2 A ≤ Ilimit ≤ 7 A     | -15                    | 15      | %    |
|                                                                        |                                                                                                                            | V <sub>VS</sub> ≥ 6.5 V                        | 0                      | 4       |      |
| V <sub>CS(lin)</sub> Current-sense voltage linear range <sup>(1)</sup> | $5 \text{ V} \le \text{V}_{\text{VS}} \le 6.5 \text{ V}$                                                                   | 0                                              | Vs –<br>2.5            | V       |      |
| I <sub>OUTx(lin)</sub> Output-current linear range <sup>(1)</sup>      | V <sub>VS</sub> ≥ 6.5 V, Vcs,lin ≤ 4 V                                                                                     | 0                                              | 2.2                    | ٨       |      |
|                                                                        | $5 \text{ V} \le \text{V}_{\text{VS}} < 6.5 \text{ V}, \text{ V}_{\text{cs,lin}} \le \text{V}_{\text{VS}} - 2.5 \text{ V}$ | 0                                              | 2.2                    | A       |      |
|                                                                        |                                                                                                                            | V <sub>VS</sub> ≥ 7 V, fault mode              | 4.5                    | 6.5     | V    |
| V <sub>CS(H)</sub>                                                     | Current sense pin output voltage                                                                                           | 5 V $\leq$ V <sub>VS</sub> $<$ 7 V, fault mode | Min(Vs<br>- 2,<br>4.5) | 6.5     | V    |
| I <sub>CS(H)</sub>                                                     | Current-sense pin output current available in fault mode                                                                   | Vcs = 4.5 V, V <sub>VS</sub> > 7 V             | 15                     |         | mA   |
| I <sub>CS(leak)</sub>                                                  | Current-sense leakage current in disabled mode                                                                             | DIAG_EN = 0 V, TJ =125°C                       |                        | 0.5     | μA   |

(1) Value specified by design, not subject to production test.

(2) Vcl,th tolerance is included in the  $dK_{CL}$  /  $K_{CL}$  tolerance.

# 7.6 Switching Characteristics

| PARAMETER            |                                                      | TEST CONDITIONS                                                                                                                   | MIN | TYP | MAX  | UNIT |
|----------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>d,on</sub>    | Turnon delay time                                    | 20                                                                                                                                | 50  | 90  | μs   |      |
| t <sub>d,off</sub>   | Turnoff delay time                                   | Vs = 24 V, DIAG_EN = 5 V, loutx = 0.5 A, IN falling<br>edge to 90% of Voutx                                                       | 20  | 50  | 90   | μs   |
| t <sub>d,rise</sub>  | Channel turnon time                                  | $V_{\rm S}$ = 24 V, DIAG_EN = 5 V, loutx = 0.5 A 50% of EN to 90% of VOUT                                                         | 90  | 120 | 150  | μs   |
| t <sub>d,fall</sub>  | Channel Turnoff time                                 | $V_{\rm S}$ = 24 V, DIAG_EN = 5 V, loutx = 0.5 A 50% of EN to 10% of VOUT                                                         | 90  | 120 | 150  | μs   |
| dV/dton              | Turnon slew rate                                     | Vs = 24 V, DIAG_EN = 5 V, loutx = 0.5 A, Voutx from 10% to 90%                                                                    | 0.1 | 0.3 | 0.55 | V/µs |
| dV/dtoff             | Turnoff slew rate                                    | Vs = 24 V, DIAG_EN = 5 V, loutx = 0.5 A, Voutx<br>from 90% to 10%                                                                 | 0.1 | 0.3 | 0.55 | V/µs |
| t <sub>d,match</sub> | $t_{d,rise} - t_{d,fall}$                            | Vs = 24 V, Iload= 0.5A. $t_{d, rise}$ is the IN rising edge to Vout = 90%.<br>$t_{d, fall}$ is the IN falling edge to Vout = 10%. | -50 |     | 50   | μs   |
| t <sub>cs,off1</sub> | CS settling time from DIAG_EN disabled               | Vs = 24 V, ENx = 5 V, loutx = 0.5 A. current limit = 2 A. DIAG_EN falling edge to 10% of Vcs.                                     |     |     | 20   | μs   |
| t <sub>cs,on1</sub>  | CS settling time from DIAG_EN enabled                | Vs = 24 V, ENx = 5 V, loutx = 0.5 A. current limit is<br>2A. DIAG_EN rising edge to 90% of Vcs.                                   |     |     | 20   | μs   |
| t <sub>cs,off2</sub> | CS settling time from IN falling edge                | Vs = 24 V, DIAG_EN = 5 V, loutx = 0.5 A. current<br>limit = 2 A. EN falling edge to 10% of Vcs                                    |     |     | 100  | μs   |
| t <sub>cs,on2</sub>  | CS settling time from IN rising edge                 | Vs = 24 V, DIAG_EN = 5 V, loutx = 0.5 A. current<br>limit = 2 A. EN rising edge to 90% of Vcs                                     |     |     | 150  | μs   |
| t <sub>SEx</sub>     | Multi-sense transition delay from channel to channel | DIAG_EN = 5 V, current sense output delay when<br>multi-sense pins SEL and SEH transition from<br>channel to channel              |     | ·   | 50   | μs   |
| -                    |                                                      | · · · · · · · · · · · · · · · · · · ·                                                                                             |     |     |      |      |





Figure 7-1. Output Delay Characteristics



Figure 7-2. CS Delay Characteristics



Figure 7-3. Open-Load Blanking-Time Characteristics



Figure 7-4. Multi-Sense Transition Delay



# 7.7 Typical Characteristics





### 7.7 Typical Characteristics (continued)



# 7.7 Typical Characteristics (continued)





# 8 Detailed Description

#### 8.1 Overview

The TPS274160 device is a quad-channel smart high-side switch, with an internal charge pump and NMOS power FETs. The TPS274160 device integrates fault diagnostics and a high-accuracy current-sense feature that enable intelligent control of the load. The adjustable current-limit function greatly improves the reliability of whole system. There are two versions of the device. The TPA274160A contains open drain digital output for diagnostic reporting. The TPS274160B device implements a high accuracy current sense analog output.

TPS274160A device implements the digital fault report with an open-drain structure. When a fault occurs, the device pulls  $\overline{STx}$  down to GND. A 3.3- or 5-V external pullup is required to match the microcontroller supply level. The digital status of each channel can report individually, or globally by connecting the  $\overline{STx}$  pins together.

The TPS274160B device integrates a high-accuracy current sense circuit that enables precise load current sensing without the need for on-board calibration. The integrated current mirror (selectable one-channel at a time) can source a fraction (1 /  $K_{(CS)}$ ) of the load current. The mirrored current flows into the CS-pin resistor to become a voltage signal.  $K_{(CS)}$  is a near-constant value across temperature and supply voltage. A wide linear region from 0 V to 4 V allows a better real-time load-current monitoring. The CS pin can also report a fault with pullup voltage of  $V_{CS(H)}$ .

The external high-accuracy current limit allows setting the current-limit value by applications. When overcurrent occurs, the device improves system reliability by clamping the inrush current effectively. The device can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage. Besides, the device also implements an internal current limit with a fixed value.

The TPS274160 device integrates active clamp between the drain and the source of the FETs. This clamp ensures that the device is protected during switch off cycle of inductive loads like relays, solenoids and valves. During the inductive load turn-off, the energy of the power supply and the load are dissipated on the high-side switch. The device also optimizes the switching-off slew rate when the clamp is active, which helps the system design by keeping the effects of transient power dissipation and EMI to a minimum.



#### 8.2 Functional Block Diagram



# 8.3 Feature Description

## 8.3.1 Pin Current and Voltage Conventions

Note that throughout the data sheet, the current directions on the respective pins are as shown by the arrows in Figure 8-1. All voltages are measured relative to the ground plane.







#### 8.3.2 Accurate Current Sense

High-accuracy current sense is implemented in the TPS274160B device. This feature enables continuous current monitoring and accurate load diagnostic without extensive calibration.

The integrated current mirror sources 1 /  $K_{(CS)}$  of the load current, and the mirrored current flows into the external current sense resistor to become a voltage signal. The current mirror is shared by the four channels. K  $_{(CS)}$  is the ratio of the output current and the sense current. It is a constant value across the temperature and supply voltage. Each device is calibrated accurately during production, so post-calibration is not required. See Figure 8-2 for more details.





Figure 8-2. Current-Sense Block Diagram

When a fault occurs, the CS pin also works as a fault report with a pullup voltage,  $V_{CS(H)}$ . See Figure 8-3 for more details.



Figure 8-3. Current-Sense Output-Voltage Curve

Use Equation 1 to calculate  $R_{(CS)}$ .

$$\mathsf{R}_{(\mathsf{CS})} = \frac{\mathsf{V}_{\mathsf{CS}}}{\mathsf{I}_{\mathsf{CS}}} = \frac{\mathsf{V}_{\mathsf{CS}} \times \mathsf{K}_{(\mathsf{CS})}}{\mathsf{I}_{\mathsf{OUTx}}} \tag{1}$$

Take the following points into consideration when calculating R<sub>(CS)</sub>.

 Ensure V<sub>CS</sub> is within the current-sense linear region (V<sub>CS</sub>, I<sub>OUTx(lin)</sub>) across the full range of the load current. Check R<sub>(CS)</sub> with Equation 2.

$$\mathsf{R}_{(\mathsf{CS})} = \frac{\mathsf{V}_{\mathsf{CS}}}{\mathsf{I}_{\mathsf{CS}}} \le \frac{\mathsf{V}_{\mathsf{CS}(\mathsf{lin})}}{\mathsf{I}_{\mathsf{CS}}} \tag{2}$$

• In fault mode, ensure  $I_{CS}$  is within the source capacity of the CS pin ( $I_{CS(H)}$ ). Check  $R_{(CS)}$  with Equation 3.

$$\mathsf{R}_{(\mathsf{CS})} = \frac{\mathsf{V}_{\mathsf{CS}}}{\mathsf{I}_{\mathsf{CS}}} \ge \frac{\mathsf{V}_{\mathsf{CS}(\mathsf{H},\mathsf{min})}}{\mathsf{I}_{\mathsf{CS}(\mathsf{H},\mathsf{min})}} \tag{3}$$



#### 8.3.3 Adjustable Current Limit

A high-accuracy current limit allows high reliability of the design. It protects the load and the power supply from overstressing during short-circuit-to-GND or power-up conditions. The current limit can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage.

When a current-limit threshold is hit, a closed loop activates immediately. The output current is clamped at the set value, and a fault is reported out. The device heats up due to the high power dissipation on the power FET. If thermal shutdown occurs, the current limit is set to I<sub>CL(TSD)</sub> to reduce the power dissipation on the power FET. See Figure 8-4 for more details.

The device has two current-limit thresholds.

- Internal current limit The internal current limit is fixed at I<sub>CL(int)</sub>. Tie the CL pin directly to the device GND for large-transient-current applications.
- External adjustable current limit An external resistor is used to set the current-limit threshold. Use the Equation 4 to calculate the R<sub>(CL)</sub>. V<sub>CL(th)</sub> is the internal band-gap voltage. K<sub>(CL)</sub> is the ratio of the output current and the current-limit set value. It is constant across the temperature and supply voltage. The external adjustable current limit allows the flexibility to set the current limit value by applications.

$$I_{CL} = \frac{V_{CL(th)}}{R_{(CL)}} = \frac{I_{OUT}}{K_{(CL)}}$$
$$R_{(CL)} = \frac{V_{CL(th)} \times K_{(CL)}}{I}$$

I<sub>OUT</sub>

VSUP vs OUT/K(CL) ≶ Internal Current Limit + lout V<sub>CL(th)</sub> 4x OUT External Current Limit V<sub>CL(th)</sub> CL Ś

Figure 8-4. Current-Limit Block Diargam

(4)



Note that if using a GND network which causes a level shift between the device GND and board GND, the CL pin must be connected with device GND.

For better protection from a hard short-to-GND condition (when the ENx pins are enabled, a short to GND occurs suddenly), the device implements a fast-trip protection to turn off the related channel before the current-limit closed loop is set up. The fast-trip response time is less than 1  $\mu$ s, typically. With this fast response, the device can achieve better inrush current-suppression performance.

#### 8.3.4 Inductive-Load Turn-Off Clamp

When switching an inductive load off, the inductive reactance tends to pull the output voltage negative. Excessive negative voltage could cause the power FET to break down. To protect the power FET, an internal clamp between drain and source is implemented, namely  $V_{\text{DS(clamp)}}$ .

$$V_{\text{DS}(\text{clamp})} = V_{\text{VS}} - V_{\text{OUT}}$$
(5)

During the period of demagnetization ( $t_{decay}$ ), the power FET is turned on for inductance-energy dissipation. The inductive load energy is dissipated in the high-side switch. Total energy includes the energy of the power supply ( $E_{(VS)}$ ) and the energy of the load ( $E_{(load)}$ ). If resistance is in series with inductance, some of the load energy is dissipated on the resistance.

$$E_{(HSS)} = E_{(VS)} + E_{(load)} = E_{(VS)} + E_{(L)} - E_{(R)}$$
(6)

When an inductive load switches off,  $E_{(HSS)}$  causes a high thermal stress on the device.. The upper limit of the power dissipation depends on the device intrinsic capacity, ambient temperature, and board dissipation condition.



Figure 8-5. Drain-to-Source Clamping Structure





Figure 8-6. Inductive Load Switching-Off Diagram, note EN pin waveform referred to as IN

From the perspective of the high-side switch,  $E_{(HSS)}$  equals the integration value during the demagnetization period.

$$E_{(HSS)} = \int_{0}^{t_{(decay)}} V_{DS(clamp)} \times I_{OUT}(t) dt$$

$$t_{(decay)} = \frac{L}{R} \times ln \left( \frac{R \times I_{OUT(max)} + |V_{OUT}|}{|V_{OUT}|} \right)$$

$$E_{(HSS)} = L \times \frac{V_{VS} + |V_{OUT}|}{R^{2}} \times \left[ R \times I_{OUT(max)} - |V_{OUT}| \ln \left( \frac{R \times I_{OUT(max)} + |V_{OUT}|}{|V_{OUT}|} \right) \right]$$
(7)

When R approximately equals 0,  $E_{(HSD)}$  can be given simply as:

$$\mathsf{E}_{(\mathsf{HSS})} = \frac{1}{2} \times \mathsf{L} \times \mathsf{I}_{\mathsf{OUT}(\mathsf{max})}^2 \frac{\mathsf{V}_{\mathsf{VS}} + \left|\mathsf{V}_{\mathsf{OUT}}\right|}{\left|\mathsf{V}_{\mathsf{OUT}}\right|} \tag{8}$$

Figure 8-7 is a waveform of the device driving an inductive load. Channel 1 is the EN signal (blue), channel 2 is the supply voltage  $V_{VS}$  (cyan), channel 3 is the output voltage  $V_{OUT}$  (magenta), channel 4 is the output current I  $_{OUT}$ (green), and channel M is the measured power dissipation  $E_{(HSS)}$ .

On the waveform, the duration of  $V_{OUT}$  from  $V_{VS}$  to  $(V_{VS} - V_{DS(clamp)})$  is around 120 µs. The device optimizes the switch-off slew rate when the clamp is active. As shown in Figure 8-7, the controlled slew rate is around 0.5 V/µs.

The Figure 8-8 plots the maximum inductive energy ( $E_{AS}$ ) that can be discharged safely by the device a function of the inductor load current in a single pulse in a single channel at one time. If the stored energy in the inductor at the particular load current is higher, then an external clamp will be required.





Note that for PWM-controlled inductive loads, it is recommended to add the external freewheeling circuitry shown in Figure 8-9 to protect the device from repetitive power stressing. The TVS clamp is used to achieve the fast decay. See Figure 8-9 for more details.



Figure 8-9. Protection With External Circuitry

#### 8.3.5 Fault Detection and Reporting

#### 8.3.5.1 Diagnostic Enable Function

The DIAG\_EN pin enables or disables the diagnostic functions. If multiple devices are used, but the ADC resource is limited in the microcontroller, the MCU can use GPIOs to set DIAG\_EN high to enable the diagnostics of one device while disabling the diagnostics of the other devices by setting DIAG\_EN low. In addition, the device can keep the power consumption to a minimum by setting DIAG\_EN and ENx low.

#### 8.3.5.2 Multiplexing of Current Sense

For version B, SEL and SEH are two pins to multiplex the shared current-sense function among the four channels. See Table 8-1 for more details.

| r       | Table 8-1. Diagnosis Configuration Table |     |     |                         |                |                                       |  |  |  |  |  |  |  |  |
|---------|------------------------------------------|-----|-----|-------------------------|----------------|---------------------------------------|--|--|--|--|--|--|--|--|
| DIAG_EN | ENx                                      | SEH | SEL | CS ACTIVATED<br>CHANNEL | CS, FAULT, STx | PROTECTIONS AND DIAGNOSTICS           |  |  |  |  |  |  |  |  |
|         | Н                                        |     |     |                         | High impedance | Diagnostics disabled, full protection |  |  |  |  |  |  |  |  |
| L       | L                                        |     |     | _                       | nign impedance | Diagnostics disabled, no protection   |  |  |  |  |  |  |  |  |
|         |                                          | 0   | 0   | Channel 1               |                |                                       |  |  |  |  |  |  |  |  |
| н       |                                          | 0   | 1   | Channel 2               |                | See Table 8-2                         |  |  |  |  |  |  |  |  |
| п       | _                                        | 1   | 0   | Channel 3               | See Table 8-2  | See Table 6-2                         |  |  |  |  |  |  |  |  |
|         |                                          | 1   | 1   | Channel 4               |                |                                       |  |  |  |  |  |  |  |  |

# Table 8-1. Diagnosis Configuration Table

## 8.3.5.3 Fault Table

Table 8-2 applies when the DIAG\_EN pin is enabled.

| Table 8-2. Fault Table                                          |      |      |      |                                                                |                 |                     |                   |                                                                                                          |  |  |  |  |
|-----------------------------------------------------------------|------|------|------|----------------------------------------------------------------|-----------------|---------------------|-------------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
| CONDITIONS                                                      | ENx  | OUTx | THER | CRITERION                                                      | STx<br>(VER. A) | CS<br>(VER. B)      | FAULT<br>(VER. B) | FAULT RECOVERY                                                                                           |  |  |  |  |
|                                                                 | L    | L    | —    | —                                                              | Н               | 0                   | Н                 | _                                                                                                        |  |  |  |  |
| Normal                                                          | н    | н    | _    | _                                                              | Н               | In linear<br>region | Н                 | _                                                                                                        |  |  |  |  |
| Overlaod, short to ground                                       | н    | L    | _    | Current limit<br>triggered                                     | L               | V <sub>CS(H)</sub>  | L                 | Auto                                                                                                     |  |  |  |  |
| Open load <sup>(1)</sup> , short to supply,<br>reverse polarity | L    | н    | _    | V <sub>VS</sub> – V <sub>OUTx</sub> <<br>V <sub>(ol,off)</sub> | L               | V <sub>CS(H)</sub>  | L                 | Auto                                                                                                     |  |  |  |  |
| Thermal shutdown                                                | wn H |      | L    | T <sub>SD</sub> triggered                                      | L               | V <sub>CS(H)</sub>  | L                 | Output auto-retry. Fault<br>recovers when T <sub>J</sub> < T <sub>(SD,rst)</sub> or<br>when ENx toggles. |  |  |  |  |
|                                                                 |      |      | Н    |                                                                |                 |                     |                   | Output latch off. Fault recovers when ENx toggles.                                                       |  |  |  |  |
| Thermal swing                                                   | Н    |      |      | $T_{SW}$ triggered                                             | L               | V <sub>CS(H)</sub>  | L                 | Auto                                                                                                     |  |  |  |  |

(1) An external pullup is required for open-load detection.

#### 8.3.5.4 STx and FAULT Reporting

For version A, four individual  $\overline{STx}$  pins report the fault conditions, each pin for its respective channel. When a fault condition occurs, it pulls  $\overline{STx}$  down to GND. A 3.3- or 5-V external pullup is required to match the supply level of the microcontroller. The digital status of each channel can be reported individually, or globally by connecting all the  $\overline{STx}$  pins together.

For version B, a global FAULT pin is used to monitor the global fault condition among all the channels. When a fault condition occurs on any channel, the FAULT pin is pulled down to GND. A 3.3-V or 5-V external pullup is required to match the supply level of the microcontroller.

After the  $\overline{FAULT}$  report, the microcontroller can check and identify the channel in fault status by multiplexed current sensing. The CS pin also works as a fault report with an internal pullup voltage,  $V_{CS(H)}$ .

#### 8.3.6 Full Diagnostics

#### 8.3.6.1 Short-to-GND and Overload Detection

When a channel is on, a short to GND or overload condition causes overcurrent. If the overcurrent triggers either the internal or external current-limit threshold, the fault condition is reported out. The microcontroller can handle the overcurrent by turning off the switch. The device heats up if no actions are taken. If a thermal shutdown occurs, the current limit is  $I_{CL(TSD)}$  to keep the power stressing on the power FET to a minimum. The device automatically recovers when the fault condition is removed.



#### 8.3.6.2 Open-Load Detection

#### 8.3.6.2.1 Channel On

When a channel is on and an open-load event occurs, it can be detected as an ultra-low  $V_{CS}$  voltage at the CS pin and handled by the micro-controller. The high-accuracy current sense in the low current range, enables the open-load detection at very low current thresholds. Note that the detection is not reported on the  $\overline{STx}$  or  $\overline{FAULT}$  pins. The microcontroller must proactively multiplex the SEL and SEH pins to detect the channel-on open-load fault.

#### 8.3.6.2.2 Channel Off

When a channel is off, if a load is connected, the output is pulled down to GND. But if an open load occurs, the output voltage is close to the supply voltage ( $V_{VS} - V_{OUTx} < V_{(ol,off)}$ ), and the fault is reported out.

There is always a leakage current  $I_{(ol,off)}$  present on the output due to internal logic control path or external humidity, corrosion, and so forth. Thus, TI recommends an external pullup resistor to offset the leakage current when an open load is detected. The recommended pullup resistance is 20 k $\Omega$ .



Figure 8-10. Open-Load Detection in Off-State

#### 8.3.6.3 Short-to-Supply Detection

Short-to-supply has the same detection mechanism and behavior as open-load detection, in both the on-state and off-state. See Table 8-2 for more details.

In the on-state, reverse current flows through the FET instead of the body diode, leading to less power dissipation. Thus, the worst case occurs in the off-state.

- If  $V_{OUTx} V_{VS} < V_{(F)}$  (body diode forward voltage), no reverse current occurs.
- If V<sub>OUTx</sub> V<sub>VS</sub> > V<sub>(F)</sub>, reverse current occurs. The current must be limited to less than I<sub>R(1)</sub>. Setting an ENx pin high can minimize the power stress on its channel. Also, for external reverse protection, see Reverse-Current Protection for more details.

#### 8.3.6.4 Input Reverse Polarity Detection

Reverse polarity detection has the same detection mechanism and behavior as open-load detection both in the on-state and off-state. See Table 8-2 for more details.

In the on-state, the reverse current flows through the FET instead of the body diode, leading to less power dissipation. Thus, the worst case occurs in the off-state. The reverse current must be limited to less than  $I_{R(2)}$ . Set the related ENx pin high to keep the power dissipation to a minimum. For external reverse-blocking circuitry, see Reverse-Current Protection for more details.



#### 8.3.6.5 Thermal Fault Detection

To protect the device in severe power stressing cases, the device implements two types of thermal fault detection, absolute temperature protection (thermal shutdown) and dynamic temperature protection (thermal swing). Respective temperature sensors are integrated close to each power FET, so the thermal fault is reported by each channel. This arrangement can help the device keep the cross-channel effect to a minimum when some channels are in a thermal fault condition.

#### 8.3.6.5.1 Thermal Shutdown

Thermal shutdown is active when the absolute temperature  $T_J > T_{(SD)}$ . When the frmal shutdown occurs, the respective output turns off. The THER pin is used to configure the behavior after the thermal shutdown occurs.

- When the THER pin is low, thermal shutdown operates in the auto-retry mode. The output automatically recovers when  $T_J < T_{(SD)} T_{(hys)}$ , but the current is limited to  $I_{CL(TSD)}$  to avoid repetitive thermal shutdown. The thermal shutdown fault signal is cleared when  $T_J < T_{(SD,rst)}$  or after toggling the related ENx pin.
- When the THER pin is high, thermal shutdown operates in the latch mode. The output latches off when thermal shutdown occurs. When the THER pin goes from high to low, thermal shutdown changes to autoretry mode. The thermal shutdown fault signal is cleared after toggling the related ENx pin.

Thermal swing activates when the power FET temperature is increasing sharply, that is, when  $\Delta T = T_{(FET)} - T_{(Logic)} > T_{(sw)}$ , then the output turns off. The output automatically recovers and the fault signal clears when  $\Delta T = T_{(FET)} - T_{(Logic)} < T_{(sw)} - T_{(hys)}$ . Thermal swing function improves the device reliability when subjected to repetitive fast thermal variation. As shown in Figure 8-11, multiple thermal swings are triggered before thermal shutdown occurs.



Figure 8-11. Thermal Behavior Diagram



#### 8.3.7 Full Protections

#### 8.3.7.1 UVLO Protection

The device monitors the supply voltage  $V_{VS}$ , to prevent unpredicted behaviors when  $V_{VS}$  is too low. When  $V_{VS}$  falls down to  $V_{VS(uvr)}$ , the device shuts down. When  $V_{VS}$  rises up to  $V_{VS(uvr)}$ , the device turns on.

#### 8.3.7.2 Loss-of-GND Protection

When loss of GND occurs, output is shut down regardless of whether the ENx pin is high or low. The device can protect against two ground-loss conditions, loss of device GND and loss of module GND.

#### 8.3.7.3 Protection for Loss of Power Supply

When loss of supply occurs, the output is shut down regardless of whether the ENx pin is high or low. For a resistive or a capacitive load, loss of supply has no risk. But for a charged inductive load, the current is driven from all the I/O pins to maintain the inductance current. To protect the system in this condition, TI recommends two types of external protections: the GND network or the external free-wheeling diode. In addition, the recommended components per the application diagram needs to be implemented for protection.



Figure 8-12. Protection for Loss of Power Supply, Method 1



Figure 8-13. Protection for Loss of Power Supply, Method 2

#### 8.3.7.4 Reverse-Current Protection

Reverse current occurs in two conditions: short to supply and reverse polarity.

- When a short to the supply occurs, there is only reverse current through the body diode. I<sub>R(1)</sub> specifies the limit of the reverse current.
- In a reverse-polarity condition, there are reverse currents through the body diode and the device GND pin. I
   <sub>R(2)</sub> specifies the limit of the reverse current.



To protect the device, TI recommends two types of external circuitry.

• Adding a blocking diode. Both the IC and load are protected when in reverse polarity.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 8-14. Reverse-Current External Protection, Method 1

Adding a GND network. The reverse current through the device GND is blocked. The reverse current through the FET is limited by the load itself. TI recommends a resistor in parallel with the diode as a GND network. The recommended selection are  $1-k\Omega$  resistor in parallel with an > 100-mA diode. If multiple high-side switches are used, the resistor and diode can be shared among devices. The reverse current protection diode in the GND network forward voltage should be less than 0.6 V in any circumstances. In addition a minimum resistance of 4.7 K is recommended on the I/O pins.



Figure 8-15. Reverse-Current External Protection, Method 2

#### 8.3.7.5 MCU I/O Protection

In some severe conditions, such as the high voltage transients or the loss of supply with inductive loads, a negative pulse occurs on the GND pin This pulse can cause damage on the connected microcontroller. TI recommends serial resistors to protect the microcontroller, for example, 4.7-k $\Omega$  when using a 3.3-V microcontroller and 10-k $\Omega$  for a 5-V microcontroller.





Figure 8-16. MCU I/O External Protection

#### 8.4 Device Functional Modes

#### 8.4.1 Working Modes

The device has three working modes, the normal mode, the standby mode, and the standby mode with diagnostics.

Note that IN must be low for t >  $t_{(off,deg)}$  to enter the standby mode, where  $t_{(off,deg)}$  is the standby mode deglitch time used to avoid false triggering. Figure 8-17 shows a working-mode diagram.



Figure 8-17. Working Modes



## **9** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Figure 9-1 shows the schematic of a typical application of the . It includes all standard external components. This section of the datasheet discusses the considerations in implementing commonly required application functionality.



With the ground protection network, the device ground will be offset relative to the microcontroller ground.

#### Figure 9-1. System Diagram

| COMPONENT                                                                     | TYPICAL VALUE  | PURPOSE                                                                                       |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| R <sub>(ser)</sub>                                                            | 10 kΩ          | Protect microcontroller and device I/O pins                                                   |  |  |  |  |  |  |  |
| R <sub>(CS)</sub> 1 kΩ         Translate the sense current into sense voltage |                |                                                                                               |  |  |  |  |  |  |  |
| C <sub>SNS</sub>                                                              | 100 pF - 10 nF | Low-pass filter for the ADC input                                                             |  |  |  |  |  |  |  |
| R <sub>GND</sub>                                                              | 1 kΩ           | Stabilize GND potential during turn-off of inductive load                                     |  |  |  |  |  |  |  |
| D <sub>GND</sub>                                                              | BAS21 Diode    | Protects device during reverse supply condition                                               |  |  |  |  |  |  |  |
| R <sub>(CL)</sub>                                                             | 1-kΩ typical   | Set current limiting value, short to IC GND to set the current limit to the internal setting. |  |  |  |  |  |  |  |

#### Table 9-1. Recommended External Components



|                                 | Table 9-1. Recommended External Components (continued) |                                                      |  |  |  |  |  |  |  |  |
|---------------------------------|--------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|--|
| COMPONENT TYPICAL VALUE PURPOSE |                                                        |                                                      |  |  |  |  |  |  |  |  |
| C <sub>VS</sub>                 | 10 nF to Device GND and<br>100 nF to module GND        | Filtering of voltage transients (for example, surge) |  |  |  |  |  |  |  |  |
| Z <sub>VS</sub>                 | TVS to module GND                                      | Clamp voltage spikes at the input.                   |  |  |  |  |  |  |  |  |
| C <sub>OUT</sub>                | 22 nF                                                  | Filtering of voltage transients (for example, ESD)   |  |  |  |  |  |  |  |  |

# 9.2 Typical Application

The following figure shows example of a typical application based on the TPS274160B device. The loads can be varied and be different on each channel.



Figure 9-2. Typical Application Diagram.

#### 9.2.1 Design Requirements

- V<sub>VS</sub> = 24-V nominal
- Load range is from 0.1 A to 1 A for each channel
- · Current sense for fault monitoring
- Expected current-limit value of 2.5 A
- Automatic recovery mode when thermal shutdown occurs
- Full diagnostics with 5-V MCU

## 9.2.2 Detailed Design Procedure

To keep the 1-A nominal current in the 0 to 4-V current-sense range, calculate the  $R_{(CS)}$  resistor using Equation 9. To achieve better current-sense accuracy, a 1% tolerance or better resistor is preferred.

$$\mathsf{R}_{(\mathsf{CS})} = \frac{\mathsf{V}_{\mathsf{CS}}}{\mathsf{I}_{\mathsf{CS}}} = \frac{\mathsf{V}_{\mathsf{CS}} \times \mathsf{K}_{(\mathsf{CS})}}{\mathsf{I}_{\mathsf{OUT}}} = \frac{4 \times 300}{1} = 1200 \ \Omega \tag{9}$$

To set the adjustable current limit value at 2.5-A, calculate  $R_{(CL)}$  using Equation 10.

$$\mathsf{R}_{(\mathsf{CL})} = \frac{\mathsf{V}_{\mathsf{CL}(\mathsf{th})} \times \mathsf{K}_{(\mathsf{CL})}}{\mathsf{I}_{\mathsf{OUT}}} = \frac{0.8 \times 2500}{2.5} = 800 \ \Omega \tag{10}$$

TI recommends  $R_{(ser)}$  = 10 k $\Omega$  for 5-V MCU, and  $R_{(pu)}$  = 10 k $\Omega$  as the pullup resistor.

# 9.3 Capacitive Load Drive and Application Curves

In this application example we show the case of driving a large capacitive load at the input of a sensor hub supply node. The input capacitance is a 2.3-mF capacitor and is charged to a 12-V supply voltage . The nominal total load current at the node is 0.4 A and the current limit is set to 1 A and chosen to be well in excess of the



peak load current. Figure 9-3 shows a test example of soft-start when driving the large capacitive load. Figure 9-4 shows an expanded waveform of the output current.



# **10 Power Supply Recommendations**

The TPS274160 device is designed to operate with a 12-V or 24-V nominal DC supply input. The DC supply voltage range should be within the range specified in the *Recommended Operating Conditions*. The device is also designed to withstand voltage transients beyond this range at the supply input pin up to the absolute maximum voltage specifications.



# 11 Layout

# **11.1 Layout Guidelines**

To prevent thermal shutdown,  $T_J$  must be less than 150°C. The WQFN package has good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

- Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the package.
- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.

## 11.2 Layout Examples

#### 11.2.1 Without a GND Network

Without a GND network, tie the thermal pad directly to the board GND copper for better thermal performance.



Figure 11-1. Layout Example Without a GND Network



# 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS274160ARLHR   | ACTIVE        | WQFN         | RLH                | 28   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 274160A                 | Samples |
| TPS274160BRLHR   | ACTIVE        | WQFN         | RLH                | 28   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 274160B                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS274160ARLHR              | WQFN | RLH                | 28 | 3000 | 330.0                    | 12.4                     | 4.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS274160BRLHR              | WQFN | RLH                | 28 | 3000 | 330.0                    | 12.4                     | 4.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS274160ARLHR | WQFN         | RLH             | 28   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS274160BRLHR | WQFN         | RLH             | 28   | 3000 | 367.0       | 367.0      | 35.0        |

# **RLH0028A**

# PACKAGE OUTLINE

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RLH0028A**

# **EXAMPLE BOARD LAYOUT**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RLH0028A**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated