

Technical documentation





**[DRV8311](https://www.ti.com/product/DRV8311)**

[SLVSFN2B](https://www.ti.com/lit/pdf/SLVSFN2) – SEPTEMBER 2021 – REVISED FEBRUARY 2022

# **DRV8311 Three-Phase PWM Motor Driver**

# **1 Features**

<span id="page-0-0"></span>Texas

**INSTRUMENTS** 

- Three-phase PWM motor driver – 3-Phase brushless DC motors
- 3-V to 20-V operating voltage
	- 24-V Absolute maximum voltage
- High output current capability – 5-A Peak current drive
- Low on-state resistance MOSFETs
- 210-mΩ typ R<sub>DS(ON)</sub> (HS + LS) at T<sub>A</sub> = 25°C
- Low power sleep mode
	- $-$  1.5-µA at V<sub>VM</sub> = 12-V, T<sub>A</sub> = 25°C
	- Multiple control interface options
	- 6x PWM control interface
	- 3x PWM control interface
	- PWM generation mode (SPI/tSPI) with optional calibration between MCU and DRV8311
- tSPI interface (DRV8311P)
	- PWM duty and frequency update over SPI
	- Control multiple DRV8311P devices using standard 4-wire SPI interface
- Supports up to 200-kHz PWM frequency
- Integrated current sensing
	- No external resistor required
	- Sense amplifier output, one per 1/2-bridge
- SPI and hardware device variants
	- 10-MHz SPI communication (SPI/tSPI)
- Supports 1.8-V, 3.3-V, and 5-V logic inputs
- Built-in 3.3-V ± 4.5%, 100-mA LDO regulator
- Integrated protection features
	- VM undervoltage lockout (UVLO)
	- Charge pump undervoltage (CPUV)
	- Overcurrent protection (OCP)
	- Thermal warning and shutdown (OTW/OTSD)
	- Fault condition indication pin (nFAULT)

# **2 Applications**

- [Brushless-DC \(BLDC\) Motor Modules](https://www.ti.com/solution/dc-input-bldc-motor-drive)
- [Drones](https://www.ti.com/solution/drone-propeller-esc) and [Handheld Gimbal](https://www.ti.com/solution/drone-accessories)
- [Coffee Machines](https://www.ti.com/solution/coffee-machine)
- [Vacuum Robots](https://www.ti.com/solution/vacuum-robot)
- [Washer and Dryer Pumps](https://www.ti.com/solution/washer-dryer)
- [Laptop](https://www.ti.com/solution/standard-notebook-pc), [Desktop,](https://www.ti.com/solution/desktop-pc-motherboard) and [Server Fans](https://www.ti.com/solution/rack-server)

# **3 Description**

The DRV8311 provides three integrated MOSFET half-H-bridges for driving a three-phase brushless DC (BLDC) motor for 5-V, 9-V, 12-V, or 18-V DC rails or 1S to 4S battery powered applications. The device integrates three current-sense amplifiers (CSA) with integrated current sense for sensing the three phase currents of BLDC motors to achieve optimum FOC and current-control system implementation.

The DRV8311P device provides capability to generate and configure PWM timers over Texas Instruments SPI (tSPI), and allows the control of multiple BLDC motors directly over the tSPI interface. This feature reduces the number of required I/O ports from the primary controller to control multiple motors.

**Device Information**(1)



(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) Device available for preview only.



## **DRV8311H/S Simplified Schematic**



**DRV8311P Simplified Schematic**



# **Table of Contents**





# **4 Revision History**





<span id="page-2-0"></span>

# **5 Device Comparison Table**



### **Table 5-1. DRV8311H vs. DRV8311S vs. DRV8311P Configuration Comparison**





# <span id="page-3-0"></span>**6 Pin Configuration and Functions**



**Figure 6-1. DRV8311S 24-Pin WQFN With Exposed Thermal Pad Top View**



**Figure 6-2. DRV8311H 24-Pin WQFN With Exposed Thermal Pad Top View**





**Figure 6-3. DRV8311P 24-Pin WQFN With Exposed Thermal Pad Top View**



## **Table 6-1. Pin Functions**





<span id="page-5-0"></span>

(1)  $I = input, O = output, PWR = power, NC = no connect$ 

<span id="page-6-0"></span>

# **7 Specifications**

## **7.1 Absolute Maximum Ratings**

over operating ambient temperature range (unless otherwise noted) $(1)$ 



(1) *Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.*

(2) VM + 1 V or 24 V (whichever is smaller).

## **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **7.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)





<span id="page-7-0"></span>over operating ambient temperature range (unless otherwise noted)



(1) Power dissipation and thermal limits must be observed

## **7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application report.

## **7.5 Electrical Characteristics**

at T」 = –40°C to +150°C, V<sub>VM</sub> = 3 to 20 V (unless otherwise noted). Typical limits apply for T<sub>A</sub> = 25°C, V<sub>VM</sub> = 12 V













V<sub>VM</sub> = 12V; SLEW = 11b (SPI Variant) 125 270 350 V/us<br>or SLEW pin tied to AVDD (HW Variant) 125 270 350 V/us















 $at T$  $10^{\circ}$ C to +150°C, V<sub>ant</sub> = 3 to 20 V (unless otherwise noted). Typical limits apply for T<sub>A</sub> = 25°C, V<sub>ant</sub> = 12 V



## <span id="page-13-0"></span>at T」 = –40°C to +150°C, V<sub>VM</sub> = 3 to 20 V (unless otherwise noted). Typical limits apply for T<sub>A</sub> = 25°C, V<sub>VM</sub> = 12 V



## **7.6 SPI Timing Requirements**



<span id="page-14-0"></span>

# **7.7 SPI Secondary Device Mode Timings**



**Figure 7-1. SPI Secondary Device Mode Timing Diagram**

## <span id="page-15-0"></span>**7.8 Typical Characteristics**



<span id="page-16-0"></span>

# **8 Detailed Description**

## **8.1 Overview**

The DRV8311 is an integrated MOSFET driver for 3-phase motor-drive applications. The combined high-side and low-side FET's on-state resistance is 210-mΩ typical. The device reduces system component count, cost, and complexity by integrating three half-bridge MOSFETs, gate drivers, charge pump, current sense amplifier and linear regulator for an external load. For the DRV8311S, a standard serial peripheral interface (SPI) provides a simple method for configuring the various device settings and reading fault diagnostic information through an external controller. For the DRV8311H, a hardware interface (H/W) allows for configuring the most commonly used settings through fixed external resistors. For the DRV8311P, Texas Instruments SPI (tSPI) provides the ability to configure various device settings and adjust the PWM duty cycle and frequency to control multiple motors at a time.

The architecture uses an internal state machine to protect against short-circuit events, and protect against dV/dt parasitic turn on of the internal power MOSFETs.

The DRV8311 device integrates three bidirectional low side current-shunt amplifiers for monitoring the current through each of the half-bridges using a built-in current sense and no external current sense resistors are needed. The gain setting of the shunt amplifier can be adjusted through the SPI, tSPI or hardware interface.

In addition to the high level of device integration, the DRV8311 device provides a wide range of integrated protection features. These features include power supply undervoltage lockout (UVLO), charge pump undervoltage lockout (CPUV), overcurrent protection (OCP), AVDD undervoltage lockout (AVDD\_UV) and overtemperature shutdown (OTW and OTSD). Fault events are indicated by the nFAULT pin with detailed information available in the registers on the SPI and tSPI device versions.

The DRV8311H, DRV8311P and DRV8311S devices are available in 0.4-mm pin pitch, WQFN surface-mount packages. The WQFN package size is 3.00 mm × 3.00 mm.

## <span id="page-17-0"></span>**8.2 Functional Block Diagram**

















<span id="page-20-0"></span>

## **8.3 Feature Description**



Table 8-1 lists the recommended values of the external components for the driver.

## **8.3.1 Output Stage**

The DRV8311 device consists of integrated NMOS MOSFETs connected in a three-phase bridge configuration. A doubler charge pump provides the proper gate-bias voltage to the high-side NMOS MOSFETs across a wide operating voltage range in addition to providing 100% duty-cycle support. An internal linear regulator operating from the VM supply provides the gate-bias voltage (VLS) for the low-side MOSFETs.

#### **8.3.2 Control Modes**

The DRV8311 family of devices provides three different control modes to support various commutation and control methods. Table 8-2 shows the various modes of the DRV8311 device.



#### **Table 8-2. PWM Control Modes**

#### **Note**

Texas Instruments do not recommend changing the MODE pin or MODE register during power up of the device (i.e. during tWAKE). The MODE setting on DRV8311H is latched at power up, so set nSLEEP = 0 before changing the MODE pin configuration on the DRV8311H. In DRV8311S, set all INHx and INLx pins to logic low before changing the MODE register.



#### *8.3.2.1 6x PWM Mode (DRV8311S and DRV8311H variants only)*

In 6x PWM mode, each half-bridge supports three output states: low, high, or high-impedance (Hi-Z). To configure DRV8311H in 6x PWM mode, connect the MODE pin to AGND or connect the MODE pin to 47 kΩ tied to AGND. To enable 6x PWM mode in DRV8311S configure the MODE bits with PWM\_MODE = 00b or 01b. The corresponding INHx and INLx signals control the output state as listed in Table 8-3.



## **Table 8-3. 6x PWM Mode Truth Table**

Figure 8-4 shows the application diagram of DRV8311 configured in 6x PWM mode.







#### *8.3.2.2 3x PWM Mode (DRV8311S and DRV8311H variants only)*

In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. To configure DRV8311H in 3x PWM mode, connect the MODE pin to AVDD or keep the MODE pin to Hi-Z. To enable 3x PWM mode in DRV8311S configure the MODE bits with PWM\_MODE = 10b. The INLx pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie all INLx pins to logic high (for example, by tying them to AVDD). The corresponding INHx and INLx signals control the output state as listed in Table 8-4.





Figure 8-5 shows the typical application diagram of the DRV8311 configured in 3x PWM mode.







#### *8.3.2.3 PWM Generation Mode (DRV8311S and DRV8311P Variants)*

In PWM generation mode, the PWM signals are generated internally in the DRV8311 and can be controlled via a SPI (DRV8311S) or tSPI (DRV8311P) register read/write. This operation mode removes the need for controlling the motor through the INHx and INLx pins. The PWM period, frequency, and duty cycle for each phase can be configured over the serial interface. A PWM\_SYNC pin functionality allows synchronization between the MCU and DRV8311. The PWM modes can be configured to enable or disable the high-side or low-side MOSFET PWM control for each phase in order to allow for continuous or discontinuous switching whenever required. When using the DRV8311S in PWM Generation mode, connect the PWM\_SYNC signal from MCU to the INLB pin of DRV8311S. The DRV8311S does not care about the state of all other INHx and INLx pins in this mode. Trapezoidal, sinusoidal, and FOC control are all possible using PWM generation mode.



**Figure 8-6. PWM Generation Mode - DRV8311P** 





**Figure 8-7. PWM Generation Mode - DRV8311S**

PWM generation mode has three different options: up/down mode, up mode, and down mode. The PWM generation mode can be configured using PWMCNTR\_MODE bits in the PWMG\_CTRL register. The duty cycle defined by the PWM\_DUTY\_OUTx bits in the PWMG\_x\_DUTY register (x for each phase A, B, C) of each phase is compared against the reference counter signal to generate the high side MOSFET PWM. The PWM generation uses a reference counter signal generated internally based on the configuration of PWM\_PRD\_OUT bits (PWMG\_PERIOD register) and PWMCNTR\_MODE bits. If PWM\_EN bit is high, the high side MOSFET PWM output is high when PWM\_DUTY\_OUTx is greater than the reference counter. For PWM\_EN being low, the output is always held low. To achieve 100% duty cycle for the high side MOSFET [HS\_ON for entire cycle], the PWM\_DUTY\_OUTx value must be higher than the PWM\_PRD\_OUT value.

In up/down mode [PWMCNTR\_MODE = 0h], the reference counter waveform resembles a V shape, counting down from the PWM\_PRD\_OUT value when enabled and then counting up again once counter reaches zero. Configure the PWM\_PRD\_OUT bits to generate a PWM frequency (F<sub>PWM</sub>) using the relation PWM\_PRD\_OUT  $= 0.5$  x (F<sub>SYS</sub> /F<sub>PWM</sub>). F<sub>SYS</sub> is the internal system clock frequency (approximately 20MHz) of DRV8311P and DRV8311S.



**Figure 8-8. PWM Generation - Up/Down Mode**

In up mode [PWMCNTR\_MODE = 1h], the counter counts up from zero until it reaches the PWM\_PRD\_OUT value and then resets to zero. PWM\_PRD\_OUT =  $F_{\text{SYS}}$  / $F_{\text{PWM}}$ 



**Figure 8-9. PWM Generation - Up Mode**

In down mode [PWMCNTR\_MODE = 2h], the counter counts down from the PWM\_PRD\_OUT value until it reaches zero and then resets to PWM\_PRD\_OUT value. PWM\_PRD\_OUT =  $F_{SYS}$  / $F_{PWM}$ 



**Figure 8-10. PWM Generation - Down Mode**



The dead time configured by the TDEAD\_CTRL register is inserted between the LS\_ON falling edge and the HS ON rising edge as well as between HS ON falling edge and LS ON rising edge.

### **PWM Synchronization in PWM Generation Mode**

When there is no dedicated INHx or INLx control signals, the external MCU can lose synchronization with PWM signal generated by the DRV8311. For synchronization, the external MCU sends one reference signal to the PWM\_SYNC pin. PWM synchronization helps to generate the DRV8311 PWM output with the accuracy of the MCU clock and aligns PWM outputs with the MCU's ADC sampling the current sense outputs. The PWM\_SYNC signal can also help to measure the DRV8311 internal oscillator frequency. DRV8311 also support auto-calibration of internal oscillator to calibrate the oscillator at 20MHz regardless of operating conditions. The DRV8311 allows five different methods of synchronizing between MCU and DRV8311 by configuring the PWM\_OSC\_SYNC bits of PWMG\_CTRL register. The different synchronization methods are outlined below.

**PWM\_OSC\_SYNC = 1h**: The DRV8311 measures the PWM\_SYNC signal period (PWM\_SYNC\_PRD) in counts of DRV8311 system clock F<sub>SYS</sub> (approximately 20MHz). The MCU reads the register PWM\_SYNC\_PRD and can calibrate the PWM period. For example, assume that the MCU generate a 50% duty PWM\_SYNC signal using an MCU timer with a period count of N and clock frequency F<sub>MCU</sub>. The MCU read the PWM\_SYNC\_PERIOD register value say M, generated by DRV8311. The DRV8311 generates the PWM\_SYNC\_PERIOD using the DRV8311 system clock F<sub>SYS</sub>(DRV). Now the MCU timer clock and the DRV8311 system clock are related by the equation  $F_{MCU}$  x M =  $F_{SYS}(DRV)$  x N.

The PWM\_SYNC\_PRD is 12bit and with DRV8311 internal system clock of approximately 20MHz, the minimum PWM\_SYNC frequency that can be read without saturation is approximately 4.885 kHz ( $F_{SYS}/4095$ ).

**PWM\_OSC\_SYNC = 2h**: The PWM\_SYNC signal from the MCU is used to set the PWM period of DRV8311 and PWMG\_PERIOD register setting is ignored. DRV8311 resets the PWM counter on rising edge of the PWM\_SYNC.



**Figure 8-11. PWM Synchronization in Up/down Mode (PWM\_OSC\_SYNC = 2h)**





**Figure 8-12. PWM Synchronization in Up Mode (PWM\_OSC\_SYNC = 2h)**



**Figure 8-13. PWM Synchronization in Down Mode (PWM\_OSC\_SYNC = 2h)**

**PWM\_OSC\_SYNC = 5h: PWM\_SYNC is used for DRV8311 internal oscillator synchronization (only 20 kHz** frequency supported). For a PWM\_SYNC signal of 20kHz, DRV8311 counts the number of internal system oscillator clock pulses between the rising edges of PWM\_SYNC signal. For DRV8311 system clock at 20MHz, the number of clock pulses are expected to be 1000 in the ideal case. Deviation from this number implies an error in either the oscillator frequency generated by DRV8311 or the PWM\_SYNC frequency from the MCU. The PWM\_SYNC frequency from MCU is assumed accurate and DRV8311 does oscillator calibration internally to calibrate the frequency at 20MHz and hence align PWM frequency generated with PWM\_SYNC.

**PWM\_OSC\_SYNC = 6h**: PWM\_SYNC is used for DRV8311 internal system oscillator calibration and setting PWM period (only 20 kHz frequency supported). The PWMG\_PERIOD register setting is ignored. DRV8311 resets the PWM reference counter on rising edge of the PWM\_SYNC.

**PWM\_OSC\_SYNC = 7h:** The SPI Clock pin SCLK is used for the DRV8311 internal system oscillator calibration to 20MHz. In this mode, the user has to configure the SPI clock frequency for synchronizing the oscillator (SPICLK\_FREQ\_SYNC) and the number of SPI clock cycles required for synchronizing the oscillator

<span id="page-28-0"></span>

(SPISYNC\_ACRCY) by configuring the PWMG\_CTRL Register. The DRV8311 measures the total time for the entire SPI clock cycles (configured by SPISYNC ACRCY) in counts of DRV8311 internal system clock F<sub>SYS</sub> and calibrates the internal system clock to match the counts expected for 20MHz frequency. The DRV8311 system oscillator frequency accuracy after calibration compared to 20MHz depends on the configuration of SPISYNC\_ACRCY.

### **8.3.3 Device Interface Modes**

The DRV8311 family of devices supports three different interface modes (SPI, tSPI and hardware) to offer either increased simplicity (hardware interface) or greater flexibility and diagnostics (SPI interface). The SPI (DRV8311S) and hardware (DRV8311H) interface modes share the same four pins, allowing the different versions to be pin-to-pin compatible. Designers are encouraged to evaluate with the SPI interface version due to ease of changing settings, and may consider switching to the hardware interface with minimal modifications to the design.

#### *8.3.3.1 Serial Peripheral Interface (SPI)*

The SPI/tSPI devices support a serial communication bus that lets an external controller send and receive data with the DRV8311. This support allows the external controller to configure device settings and read detailed fault information. The interface is a four wire interface using the SCLK, SDI, SDO, and nSCS pins which are described as follows:

- The SCLK (serial clock) pin is an input that accepts a clock signal to determine when data is captured and propagated on the SDI and SDO pins.
- The SDI (serial data in) pin is the data input.
- The SDO (serial data out) pin is the data output.
- The nSCS (serial chip select) pin is the chip select input. A logic low signal on this pin enables SPI communication with the DRV8311.

For more information on the SPI, see *[Section 8.5](#page-46-0)*.

#### *8.3.3.2 Hardware Interface*

Hardware interface devices omit the four SPI pins and in their place have nSLEEP pin and three resistorconfigurable inputs which are GAIN, SLEW and MODE.

Common device settings can be adjusted on the hardware interface by tying the pin logic low, logic high, or pulling up or pulling down with a resistor. Fault conditions are reported on the nFAULT pin, but detailed diagnostic information is not available.

- The GAIN pin configures the gain of the current sense amplifier.
- The SLEW pin configures the slew rate of the output voltage to motor.
- The MODE pin configures the PWM control mode and OCP level.

For more information on the hardware interface, see *[Section 8.3.9](#page-35-0)*.









 $\begin{array}{c}\n\text{AVDD} \\
\downarrow \\
\downarrow\n\end{array}$  $R_{\text{SLEW}}\left\{\right.$ SLEW  $\geq$  $\begin{array}{c}\n\text{AVDD} \\
\downarrow \searrow\n\end{array}$ AVDD MODE  $\begin{array}{c} \textcolor{blue}{\blacklozenge} \ \textcolor{blue$ Hardware Interface  $\begin{array}{c}\n\text{AVDD} \\
\downarrow \searrow\n\end{array}$ GAIN  $\left\{\right\}$ 

AVDD

**Figure 8-14. DRV8311 SPI Interface**

**Figure 8-15. DRV8311 Hardware Interface**



### **8.3.4 AVDD Linear Voltage Regulator**

A 3.3-V, 100mA linear regulator is integrated into the DRV8311 family of devices and is available to power external circuits. The AVDD regulator is used for powering up the internal digital functions of the DRV8311 and can also provide the supply voltage for a low-power MCU or another circuitry up to 100 mA. The output of the AVDD regulator should be bypassed near the AVDD and AGND pins with a X5R or X7R, up to 4.7-µF, 6.3-V ceramic capacitor routed directly back to the adjacent AGND ground pin.

The AVDD nominal, no-load output voltage is 3.3 V.



**Figure 8-16. AVDD Linear Regulator Block Diagram**

Use Equation 1 to calculate the power dissipated in the device by the AVDD linear regulator.

 $P = (V_{VIN} \text{ ANDD} - V_{AVDD}) \times I_{AVDD}$  (1)

The supply input voltage for AVDD regulator (VIN AVDD) can be same as VM supply voltage, or lower or higher than VM supply voltage.



## **8.3.5 Charge Pump**

Because the output stages use N-channel FETs, the device requires a gate-drive voltage higher than the VM power supply to enhance the high-side FETs fully. The DRV8311 integrates a charge pump circuit that generates a voltage above the VM supply for this purpose.

The charge pump requires a single external capacitor for operation. See [Table 8-1](#page-20-0) for details on the capacitor value.

The charge pump shuts down when nSLEEP is low.



**Figure 8-17. DRV8311 Charge Pump**



#### **8.3.6 Slew Rate Control**

An adjustable gate-drive current control to the MOSFETs allows for easy slew rate control. The MOSFET VDS slew rates are a critical factor for optimizing radiated emissions, energy and duration of diode recovery spikes and switching voltage transients related to parasitic. These slew rates are predominantly determined by the rate of gate charge to internal MOSFETs as shown in Figure 8-18.



**Figure 8-18. Slew Rate Circuit Implementation**

The slew rate of each half-bridge can be adjusted by SLEW pin in hardware device variant or by using SLEW register settings in SPI device variant. The slew rate is calculated by the rise-time and fall-time of the voltage on OUTx pin as shown in Figure 8-19.



**Figure 8-19. Slew Rate Timings**



## **8.3.7 Cross Conduction (Dead Time)**

The device is fully protected from cross conduction of MOSFETs. The high-side and low-side MOSFETs are operated to avoid any shoot through currents by inserting a dead time  $(t_{DEAD})$ . This is implemented by sensing the gate-source voltage (VGS) of the high-side and low-side MOSFETs and ensured that VGS of high-side MOSFET has reached below turn-off levels before switching on the low-side MOSFET of same half-bridge as shown in Figure 8-20 and Figure 8-21. The VGS of the high-side and low-side MOSFETs (VGS HS and VGS\_LS) shown in Figure 8-21 are DRV8311 internal signals.



**Figure 8-20. Cross Conduction Protection**



**Figure 8-21. Dead Time**



### **8.3.8 Propagation Delay**

The propagation delay time  $(t_{pd})$  is measured as the time between an input logic edge to change in OUTx voltage. The propagation delay time includes the input deglitch delay, analog driver delay, and depends on the slew rate setting . The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. To support multiple control modes, a small digital delay is added as the input command propagates through the device.



**Figure 8-22. Propagation Delay**



### <span id="page-35-0"></span>**8.3.9 Pin Diagrams**

This section presents the I/O structure of all digital input and output pins.

#### *8.3.9.1 Logic Level Input Pin (Internal Pulldown)*

Figure 8-23 shows the input structure for the logic levels pins INHx, INLx, nSLEEP, SCLK and SDI. The input can be driven with an external resistor to GND or an external logic voltage supply. It is recommended to pull these pins low in device sleep mode to reduce leakage current through the internal pull-down resistors.



**Figure 8-23. Logic-Level Input Pin Structure**

## *8.3.9.2 Logic Level Input Pin (Internal Pullup)*

Figure 8-24 shows the input structure for the logic level pin nSCS. The input can be driven with an external resistor to GND or an external logic voltage supply .



**Figure 8-24. nSCS Input Pin Structure**

## *8.3.9.3 Open Drain Pin*

Figure 8-25 shows the structure of the open-drain output pin nFAULT. The open-drain output requires an external pullup resistor to a logic voltage supply to function properly.



**Figure 8-25. Open Drain Output Pin Structure**


## *8.3.9.4 Push Pull Pin*

Figure 8-26 shows the structure of the push-pull pin SDO.



**Figure 8-26. Push-Pull Output Pin Structure**

### *8.3.9.5 Four Level Input Pin*

Figure 8-27 shows the structure of the four level input pins GAIN, MODE and SLEW on hardware interface devices. The input can be set by tying the pin to AGND or AVDD, leaving the pin unconnected, or connecting an external resistor from the pin to ground.



**Figure 8-27. Four Level Input Pin Structure**



### **8.3.10 Current Sense Amplifiers**

The DRV8311 integrate three high-performance low-side current sense amplifiers for current measurements using built-in current sense. Low-side current measurements are commonly used to implement overcurrent protection, external torque control, or brushless DC commutation with the external controller. All three amplifiers can be used to sense the current in each of the half-bridge legs (low-side MOSFETs). The current sense amplifiers include features such as programmable gain and an external voltage reference (VREF) provided on the pin CSAREF.

### *8.3.10.1 Current Sense Amplifier Operation*

The SOx pin on the DRV8311 outputs an analog voltage proportional to current flowing in the low side FETs  $(1_{\text{OUTX}})$  multiplied by the gain setting (G<sub>CSA</sub>). The gain setting is adjustable between four different levels which can be set by the GAIN pin (hardware device variant) or the CSA\_GAIN bits (SPI or tSPI device variant).

Figure 8-28 shows the internal architecture of the current sense amplifiers. The current sense is implemented with a sense FET on each low-side FET of the DRV8311 device. This current information is converted in to a voltage, which generates the CSA output voltage on the SOx pin, based on the voltage on the CSAREF pin (VREF) and the gain setting. The CSA output voltage can be calculated using Equation 2



**Figure 8-28. Integrated Current Sense Amplifier**



Figure 8-29 and Figure 8-30 show the details of the amplifier operational range. In bi-directional operation, the amplifier output for 0-V input is set at VREF/2. Any change in the differential input results in a corresponding change in the output times the  $G_{CSA}$  factor. The amplifier has a defined linear region in which it can maintain operation.



**Figure 8-29. Bidirectional Current Sense Output**







# *8.3.10.2 Current Sense Amplifier Offset Correction*

CSA output has an offset induced due to ground differences between the sense FET and output FET. When running trapezoidal control or another single-shunt based control (sensored sine, for example) this CSA offset has no impact to operation. When running sensorless sinusoidal or FOC control where two or three current sense are required, some current distortion and noise may occur unless the user implements the corrective action below.

**Corrective Action**: Implement the below equations in firmware to correct for any current induced offset:







# **8.3.11 Protections**

The DRV8311 family of devices is protected against VM, VIN\_AVDD, AVDD and CP undervoltage, overcurrent and thermal events. Table 8-6 summarizes various faults details.



# **Table 8-6. Fault Action and Response**

### *8.3.11.1 VM Supply Undervoltage Lockout (NPOR)*

If at any time the input supply voltage on the VM pin falls lower than the V<sub>UVLO</sub> threshold (VM UVLO falling threshold), all of the integrated FETs, driver charge-pump and digital logic controller are disabled as shown in Figure 8-31. Normal operation resumes (driver operation) when the VM undervoltage condition is removed. The NPOR bit is reset and latched low in the device status (DEV\_STS1) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse (t<sub>RST</sub>).



**Figure 8-31. VM Supply Undervoltage Lockout**

# *8.3.11.2 Under Voltage Protections (UVP)*

Other than VM ULVO, DRV8311 family of devices has under voltage protections for VIN\_AVDD, CSAREF, AVDD and CP pins. VINAVDD\_UV, CP\_UV and AVDD\_UV under voltage protections are enabled and cannot be disabled, while CSAREF UV is disabled by default and can be enabled in SPI variant by configuring CSAREFUV\_EN in SYSF\_CTRL register.

In hardware device variants, AVDD\_UV, VINAVDD\_UV, CP\_UV protections are enabled, while CSAREF\_UV is disabled and the t<sub>RETRY</sub> is configured for fast automatic retry time to 5 ms.

 $t_{RETRY}$  configuration for SPI device variant for all UV protections

- Slow retry time SLOW TRETRY can be used for  $t_{RETRY}$  period by configuring UVP MODE to 000b
- Fast retry time FAST\_TRETRY can be used for t<sub>RETRY</sub> period by configuring UVP\_MODE to 001b

# **VINAVDD Under Voltage Protections (VINAVDD\_UV)**

If at any time the voltage on VIN\_AVDD pin falls lower than the V<sub>VINAVDD</sub> <sub>UV</sub> threshold, all of the integrated FETs, SPI communication is disabled, nFAULT pin is driven low, FAULT and UVP in DEV STS1 and VINAVDD UV in SUP STS are set high. Normal operation starts again automatically (driver operation, the nFAULT pin is released and VINAVDD\_UV bit is cleared) after VIN\_AVDD pin rises above the V<sub>VINAVDD UV</sub> threshold and the  $t_{\text{RFTRY}}$  time elapses. The FAULT and UVP bits stay latched high until a clear fault command is issued either through the CLR FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ).

# **AVDD Under Voltage Protections (AVDD\_UV)**

If at any time the voltage on AVDD pin falls lower than the  $V_{AVDD_UV}$  threshold, all of the integrated FETs, SPI communication is disabled, nFAULT pin is driven low, FAULT and UVP in DEV\_STS1 and AVDD\_UV in SUP STS are set high. Normal operation starts again automatically (driver operation, the nFAULT pin is released and AVDD\_UV bit is cleared) after AVDD pin rises above the V<sub>AVDD UV</sub> threshold and the t<sub>RETRY</sub> time elapses. The FAULT and UVP bits stay latched high until a clear fault command is issued either through the CLR FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ).



## **CSAREF Under Voltage Protections (CSAREF\_UV)**

If at any time the voltage on CSAREF pin falls lower than the  $V_{CSAREF-UV}$  threshold, CSAREF\_UV is recognized. CSA\_UV can be enabled or disabled by configuring CSAREFUV\_EN. When enabled, after CSAREF\_UV event, CSA are disabled, nFAULT pin is driven low, FAULT and UVP in DEV\_STS1 and CSAREF\_UV in SUP\_STS are set high. Normal operation starts again automatically (CSA operation, the nFAULT pin is released and CSAREF\_UV bit is cleared) after CSAREF\_UV condition is cleared and the  $t_{RETRY}$  time elapses. The FAULT and UVP bits stay latched high until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$ .

#### **Note**

CSAREF\_UV is disabled in hardware variant and by default in SPI variants

### **CP Under Voltage Protections (CP\_UV)**

If at any time the voltage on CP pin falls lower than the  $V_{CP-UV}$  threshold, all of the integrated FETs and charge pump operation is disabled, nFAULT pin is driven low, FAULT and UVP in DEV\_STS1 and CP\_UV in SUP\_STS are set high. Normal operation starts again automatically (driver and charge pump operation, the nFAULT pin is released and CP\_UV bit is cleared) after CP pin rises above the  $V_{CP\ UV}$  threshold and the t<sub>RETRY</sub> time elapses. The FAULT and UVP bits stay latched high until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$ .

### *8.3.11.3 Overcurrent Protection (OCP)*

A MOSFET overcurrent event is sensed by monitoring the current flowing through FETs. If the current through a FET exceeds the  $I_{OCP}$  threshold for longer than the  $t_{OCP}$  deglitch time, a OCP event is recognized and action is done according to the OCP\_MODE bit. In order to avoid false trigger of OCP during PWM transition due to ringing in phase voltage, there is t<sub>BLANK</sub> blanking time applied at each edge of PWM signals in digital. During blanking time, OCP events are ignored.

On hardware device variants, the  $I_{OCP}$  threshold is 5A or 9A (typ) based on MODE pin, the t<sub>OCP</sub> <sub>DEG</sub> is fixed at 1-µs,  $t_{BLANK}$  is fixed at 0.2-µs and the OCP\_MODE bit is configured with fast retry with 5-ms automatic retry. On SPI devices, the  $I_{OCP}$  threshold is set through the OCP\_LVL, the  $t_{OCP~DEG}$  is set through the OCP\_DEG, the  $t_{BLANK}$  is set through the OCP\_TBLANK and the OCP\_MODE bit can operate in four different modes: OCP latched shutdown, OCP automatic retry with fast and slow retry times, OCP report only, and OCP disabled.

#### **8.3.11.3.1 OCP Latched Shutdown (OCP\_MODE = 010b)**

After a OCP event in this mode, all MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again (driver operation, FAULT, OCP, and corresponding FET's OCP bits are cleared and the nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$ .





**Figure 8-32. Overcurrent Protection - Latched Shutdown Mode**

# **8.3.11.3.2 OCP Automatic Retry (OCP\_MODE = 000b or 001b)**

After a OCP event in this mode, all the FETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are set high in the SPI registers. Normal operation starts again automatically (driver operation, the nFAULT pin is released and corresponding FET's OCP bits are cleared) after the t<sub>RETRY</sub> time elapses. The FAULT and OCP stays latched high until clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$ .

 $t_{\text{RETRY}}$  configuration

- Slow retry time SLOW\_TRETRY can be used for  $t_{RETRY}$  period by configuring OCP\_MODE to 000b
- Fast retry time FAST\_TRETRY can be used for  $t_{\text{RETRY}}$  period by configuring OCP\_MODE to 001b







### **8.3.11.3.3 OCP Report Only (OCP\_MODE = 011b)**

No protective action occurs after a OCP event in this mode. The overcurrent event is reported by driving the nFAULT pin low and setting the FAULT, OCP, and corresponding FET's OCP bits high in the SPI registers. DRV8311 continue to operate as usual. The external controller manages the overcurrent condition by acting appropriately. The reporting clears (nFAULT pin is released, FAULT, OCP, and corresponding FET's OCP bits are cleared) when the OCP condition clears and a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$ .

#### **8.3.11.3.4 OCP Disabled (OCP\_MODE = 111b)**

No action occurs after a OCP event in this mode.

#### *8.3.11.4 Thermal Protections*

DRV8311 family of devices has over temperature warning (OTW) and over temperature shutdown (OTSD) for over temperature events.

#### **8.3.11.4.1 Thermal Warning (OTW)**

If the die temperature exceeds the trip point of the thermal warning ( $T_{OTW}$ ), the OT bit in the device status (DEV STS1) register and OTW bit in the OT STS status register is set. The reporting of OTW on the nFAULT pin can be enabled by setting the over-temperature warning reporting (OTW\_EN) bit in the configuration control register. The device performs no additional action and continues to function. In this case, the nFAULT pin releases and OTW bit cleared when the die temperature decreases below the hysteresis point of the thermal warning (T<sub>OTW HYS</sub>). The OT bit remains latched until cleared through the CLR\_FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>) and the die temperature is lower than thermal warning trip ( $T_{\text{OTW}}$ ).

In hardware device variants, Over Temperature warning is not reported on nFAULT pin by default.

#### **8.3.11.4.2 Thermal Shutdown (OTSD)**

If the die temperature exceeds the trip point of the thermal shutdown limit ( $T<sub>OTS</sub>$ ), all the FETs are disabled, the charge pump is shut down, and the nFAULT pin is driven low. In addition, the FAULT and OT bit in the OT bit in the device status (DEV\_STS1) register and OTSD bit in the OT\_STS status register is set. Normal operation starts again (driver operation the nFAULT pin is released and OTSD bit cleared) when the overtemperature condition clears and after the  $t_{RETRY}$  time elapses. The OT and FAUTL bits stay latched high indicating that a thermal event occurred until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ). This protection feature cannot be disabled.

On hardware device variants the  $t_{RFTRY}$  period is fixed to fast retry time of 5ms

 $t_{RFTRY}$  configuration for SPI device variant

- Slow retry time SLOW\_TRETRY can be used for t<sub>RETRY</sub> period by configuring OTSD\_MODE to 00b
- Fast retry time FAST\_TRETRY can be used for t<sub>RETRY</sub> period by configuring OTSD\_MODE to 01b



# **8.4 Device Functional Modes**

# **8.4.1 Functional Modes**

# *8.4.1.1 Sleep Mode*

The nSLEEP pin manages the state of the DRV8311 family of devices. When the nSLEEP pin is low, the device goes to a low-power sleep mode. In sleep mode, all FETs are disabled, sense amplifiers are disabled, the charge pump is disabled, the AVDD regulator is disabled, and the SPI bus is disabled. The  $t_{SLEEP}$  time must elapse after a falling edge on the nSLEEP pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the nSLEEP pin is pulled high. The  $t_{\text{WAKF}}$  time must elapse before the device is ready for inputs.

In sleep mode and when  $V_{VM}$  <  $V_{UVLO}$ , all MOSFETs are disabled.

#### **Note**

During power up and power down of the device through the nSLEEP pin, the nFAULT pin is held low as the internal regulators are enabled or disabled. After the regulators have enabled or disabled, the nFAULT pin is automatically released. The duration that the nFAULT pin is low does not exceed the  $t_{\text{SLEEP}}$  or  $t_{\text{WAKE}}$  time.

### *8.4.1.2 Operating Mode*

When the nSLEEP pin is high and the  $V_{VM}$  voltage is greater than the  $V_{UVLO}$  voltage, the device goes to operating mode. The t<sub>WAKE</sub> time must elapse before the device is ready for inputs. In this mode the charge pump, AVDD regulator and SPI bus are active.

### *8.4.1.3 Fault Reset (CLR\_FLT or nSLEEP Reset Pulse)*

In the case of device latched faults, the DRV8311 family of devices goes to a partial shutdown state to help protect the power MOSFETs and system.

When the fault condition clears, the device can go to the operating state again by either setting the CLR\_FLT SPI bit on SPI devices or issuing a reset pulse to the nSLEEP pin on either interface variant. The nSLEEP reset pulse ( $t_{RST}$ ) consists of a high-to-low-to-high transition on the nSLEEP pin. The low period of the sequence should fall with the t<sub>RST</sub> time window or else the device will start the complete shutdown sequence. The reset pulse has no effect on any of the regulators, device settings, or other functional blocks



# **8.5 SPI Communication**

#### **8.5.1 Programming**

*8.5.1.1 SPI and tSPI Format*

# **SPI Format - with Parity**

The SDI input data word is 24 bits long and consists of the following format:

- 1 read or write bit, W (bit B23)
- 6 address bits, A (bits B22 through B17)
- Parity bit, P (bit B16)
- 15 data bits with 1 parity bit, D (bits B15 through B0)

The SDO output data word is 24 bits long. The most significant bits are status bits and the least significant 16 bits are the data content of the register being accessed.

### **Table 8-7. SDI Input Data Word Format for SPI**



### **Table 8-8. SDO Output Data Word Format**



# **tSPI Format - with Parity**

The SDI input data word is 32 bits long and consists of the following format:

- 1 read or write bit, W (bit B31)
- 4 secondary device ID bits, AD (bits B30 through B27)
- 8 address bits, A (bits B26 through B19)
- 2 reserved bits, 0 (bits B18, bit B17)
- Parity bit, P (bit B16)
- 15 data bits with 1 parity bit, D (bits B15 through B0)

The SDO output data word is 24 bits long. The first 8 bits are status bits and the last 16 bits are the data content of the register being accessed. The format is same as standard SPI shown in Table 8-8

#### **Table 8-9. tSPI with Parity - SDI Input Data Word Format**



The details of the bits used in SPI and tSPI frame format are detailed below.

**Read/Write Bit (R/W)** : R/W (W0) bit being 0 indicates a SPI/tSPI Write transaction. For a read operation RW bit needs to be 1.

**Secondary device ID Bits (AD)** : Each tSPI secondary device on the same chip select should have a unique identifier. Secondary device ID field is the 4-bit unique identifier of the tSPI secondary device. For a successful Read/Write transaction the secondary device ID field should match with the secondary device address. In DRV8311 the two most significant bits of secondary device addresses are set to 00. The least two significant bits of the secondary device address can be configured using the AD1 and AD0 pins. The secondary device address 15 (0xF) is reserved for general call, all the devices on the same bus accept a write operation when



the secondary device ID field is set to 15. Hence the valid tSPI secondary device addresses for DRV8311 range from 0 to 3 and 15 (general call address).

**Address Bits (A)** : A tSPI secondary device takes 8-bit register address whereas SPI secondary device takes 6-bit register address. Each tSPI secondary device has two dedicated 8-bit address pointers, one for read and one for write. During a sequential read transaction, the read address pointer gets incremented automatically. During a sequential write transaction, both write address pointer and read address pointer will be incremented automatically.

**Parity Bit (P)**: Both header and data fields of a SPI/tSPI input data frame include a parity bit for single bit error detection. The parity scheme used is even parity i.e., the number of ones in a block of 16-bits (including the parity bit) is even. Data will be written to the internal registers only if the parity check is successful. During a read operation, the tSPI secondary device inserts a parity bit at the MSB of read data. Parity checks can be enabled or disabled by configuring the SPI\_PEN bit of SYS\_CTRL register. Parity checks are disabled by default.

**Note** *Though parity checks are disabled by default, TI recommends enabling parity checks to safeguard against single-bit errors.*

# **Error Handling**

**Parity Error**: Upon detecting a parity error, the secondary device responds in the following ways. Parity error gets latched and reported on nFAULT. The error status is available for read on SPI\_PARITY field of SYS\_STS register. A parity error in the header will not prevent the secondary device from responding with data. The SDO will be driven by the secondary device being addressed. Updates to write address pointer and the device registers will be ignored when parity error is detected. In a sequential write, upon detection of parity error any subsequent register writes will be ignored.

**Frame Error** :Any incomplete tSPI Frame will be reported as Frame error. If the number of tSPI clock cycles is not a multiple of 16, then the transfer is considered to be incomplete. Frame errors will be latched in FRM\_ERR field of SYS\_STS register and indicated on nFAULT.

# **SPI Read / Write Sequence**

**SPI Read Sequence**: The SPI read transaction comprises of an 8-bit header (R/W - 1 bit, Address - 6 bits, and party -1 bit) followed by 16-bit dummy data words. Upon receiving the first byte of header, the secondary device responds with an 8-bit device status information. The read address pointer gets updated immediately after receiving the address field of the header. The read address from the header acts as the starting address for the register reads. The read address pointer gets incremented automatically upon completion of a 16-bit transfer. The length of data transfer is not restricted by the secondary device. The secondary device responds with data as long as the primary device transmits dummy words. If parity error check is enabled, the MSB of read data will be replaced with computed parity bit

**SPI Write Sequence**: SPI write transaction comprises of an 8-bit header followed by 16-bit data words to be written into the register bank. Similar to a read transaction, the addressed secondary device responds with an 8-bit device status information upon receiving the first byte of header. Once the header bytes are received, the write address pointer gets updated. The write address from the header acts as the starting address for sequential register writes. The read address pointer will retain the address of the register being read in the previous tSPI transaction. The length of data transfer is not restricted by the secondary device. Both read and write address pointers will be incremented automatically upon completion of a 16-bit transfer. While receiving data from the primary device, the SDO will be driven with the register data addressed by read address pointer.

# **tSPI Communication Sequence**

The tSPI interface is similar to regular SPI interface in functionality but add support for multiple devices under the same Chip Select (nSCS). Any existing SPI primary device would be able to communicate with the tSPI secondary devices with modifications in the frame format. A valid tSPI frame must meet the following conditions (similar to SPI interface):



- The SCLK pin should be low when the nSCS pin transitions from high to low and from low to high. A high to low transition at the nSCS pin is the start of frame and a low to high transition is the end of the frame.
- When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is placed in the Hi-Z state.
- Data is captured on the falling edge of the SCLK signal and data is driven on the rising edge of the SCLK signal.
- The most significant bit (MSB) is shifted in and out first.
- A minimum of 16 SCLK cycles must occur for transaction to be valid & the number of SCLK cycles in a single transaction must me a multiple of 16.
- If the data word sent to the SDI pin is not a multiple of 16 bits, a frame error occurs and the excess SCLK cycles are ignored.



**Figure 8-34. tSPI Block Diagram with Multiple Devices on Same Chip Select**





**Figure 8-35. tSPI with PWM\_SYNC**

**tSPI Read Sequence**: A tSPI read transaction has a 16-bit header (R/W - 1 bit, Secondary device ID - 4 bits, Address - 8 bits, reserved -2 bits and party -1 bit) followed by 16-bit dummy data words. Upon receiving the first byte of header, the secondary device being addressed with matching secondary device ID field (configured using AD0 and AD1 pins), responds with an 8-bit device status information. The read address from the header acts as the starting address for the register reads. The address gets incremented automatically upon completion of a 16-bit transfer. The length of data transfer is not restricted by the secondary device. The secondary device responds with data as long as the primary device transmits dummy words. If parity error check is enabled, the MSB of read data will be replaced with computed parity bit.

**tSPI Write Sequence**: A tSPI write transaction has a 16-bit header followed by 16-bit data words to be written into the register bank. Similar to a read transaction, the addressed secondary device responds with an 8-bit device status information upon receiving the first byte of header. The write address from the header acts as the starting address for sequential register writes. The length of data transfer is not restricted by the secondary device. Both write and read address pointers will be incremented automatically upon completion of a 16-bit transfer. While receiving data from the primary device, the SDO will be driven with the register data addressed by read address pointer

**tSPI Read Address Update Sequence**: The independent read and write address pointers in the secondary device would allow reading data from one set of registers while writing data to another set of registers. To achieve this, the primary device should first send a read address update frame before the tSPI write transaction. A read address frame is nothing but just the tSPI read sequence with just the header. The first tSPI transaction



updates the read address pointer to desired register address. The second tSPI transaction is a register write sequence. During this sequence, the data send on SDO by the secondary device will be from the register pointed by read address pointer which was initialized in the previous tSPI read sequence.

The tSPI read/write sequence with parity is shown in Figure 8-36. The SPI frame header is marked as CMD[15:8] and CMD[7:0].



**Figure 8-36. tSPI Read/Write with Parity** 



# <span id="page-51-0"></span>**9 DRV8311 Registers**

DRV8311 Registers lists the memory-mapped registers for the DRV8311 registers. All register offset addresses not listed in DRV8311 Registers should be considered as reserved locations and the register contents should not be modified.



Complex bit access types are encoded to fit into small table cells. DRV8311 Access Type Codes shows the codes that are used for access types in this section.



#### **Table 9-2. DRV8311 Access Type Codes**

<span id="page-52-0"></span>

# **9.1 DEV\_STS1 Register (Offset = 0h) [Reset = 0080h]**

DEV\_STS1 is shown in DEV\_STS1 Register and described in DEV\_STS1 Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Device Status 1 Register

#### **Figure 9-1. DEV\_STS1 Register**







# <span id="page-53-0"></span>**9.2 OT\_STS Register (Offset = 4h) [Reset = 0000h]**

OT\_STS is shown in OT\_STS Register and described in OT\_STS Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Over Temperature Status Register

# **Figure 9-2. OT\_STS Register**





## **Table 9-4. OT\_STS Register Field Descriptions**

<span id="page-54-0"></span>

# **9.3 SUP\_STS Register (Offset = 5h) [Reset = 0000h]**

SUP\_STS is shown in SUP\_STS Register and described in SUP\_STS Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Supply Status Register

#### **Figure 9-3. SUP\_STS Register**



#### **Table 9-5. SUP\_STS Register Field Descriptions**





# <span id="page-55-0"></span>**9.4 DRV\_STS Register (Offset = 6h) [Reset = 0000h]**

DRV\_STS is shown in DRV\_STS Register and described in DRV\_STS Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Driver Status Register

# **Figure 9-4. DRV\_STS Register**







<span id="page-56-0"></span>

# **9.5 SYS\_STS Register (Offset = 7h) [Reset = 0000h]**

SYS\_STS is shown in SYS\_STS Register and described in SYS\_STS Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

System Status Register

# **Figure 9-5. SYS\_STS Register**



#### **Table 9-7. SYS\_STS Register Field Descriptions**



# <span id="page-57-0"></span>**9.6 PWM\_SYNC\_PRD Register (Offset = Ch) [Reset = 0000h]**

PWM\_SYNC\_PRD is shown in PWM\_SYNC\_PRD Register and described in PWM\_SYNC\_PRD Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM Sync Period Register

# **Figure 9-6. PWM\_SYNC\_PRD Register**



## **Table 9-8. PWM\_SYNC\_PRD Register Field Descriptions**



<span id="page-58-0"></span>

# **9.7 FLT\_MODE Register (Offset = 10h) [Reset = 0115h]**

FLT\_MODE is shown in FLT\_MODE Register and described in FLT\_MODE Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Fault Mode Register

# **Figure 9-7. FLT\_MODE Register**



## **Table 9-9. FLT\_MODE Register Field Descriptions**



# <span id="page-59-0"></span>**9.8 SYSF\_CTRL Register (Offset = 12h) [Reset = 0515h]**

SYSF\_CTRL is shown in SYSF\_CTRL Register and described in SYSF\_CTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

System Fault Control Register

### **Figure 9-8. SYSF\_CTRL Register**



### **Table 9-10. SYSF\_CTRL Register Field Descriptions**



<span id="page-60-0"></span>

**9.9 DRVF\_CTRL Register (Offset = 13h) [Reset = 0030h]** 

DRVF\_CTRL is shown in DRVF\_CTRL Register and described in DRVF\_CTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Driver Fault Control Register

### **Figure 9-9. DRVF\_CTRL Register**



# **Table 9-11. DRVF\_CTRL Register Field Descriptions**



# <span id="page-61-0"></span>**9.10 FLT\_TCTRL Register (Offset = 16h) [Reset = 0003h]**

# FLT\_TCTRL is shown in FLT\_TCTRL Register and described in FLT\_TCTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Fault Timing Control Register

# **Figure 9-10. FLT\_TCTRL Register**





### **Table 9-12. FLT\_TCTRL Register Field Descriptions**

<span id="page-62-0"></span>

# **9.11 FLT\_CLR Register (Offset = 17h) [Reset = 0000h]**

FLT\_CLR is shown in FLT\_CLR Register and described in FLT\_CLR Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Fault Clear Register

### **Figure 9-11. FLT\_CLR Register**





#### **Table 9-13. FLT\_CLR Register Field Descriptions**

# <span id="page-63-0"></span>**9.12 PWMG\_PERIOD Register (Offset = 18h) [Reset = 0000h]**

PWMG\_PERIOD is shown in PWMG\_PERIOD Register and described in PWMG\_PERIOD Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM\_GEN Period Register

# **Figure 9-12. PWMG\_PERIOD Register**



#### **Table 9-14. PWMG\_PERIOD Register Field Descriptions**



<span id="page-64-0"></span>

# **9.13 PWMG\_A\_DUTY Register (Offset = 19h) [Reset = 0000h]**

PWMG\_A\_DUTY is shown in PWMG\_A\_DUTY Register and described in PWMG\_A\_DUTY Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM\_GEN A Duty Register

# **Figure 9-13. PWMG\_A\_DUTY Register**



#### **Table 9-15. PWMG\_A\_DUTY Register Field Descriptions**



# <span id="page-65-0"></span>**9.14 PWMG\_B\_DUTY Register (Offset = 1Ah) [Reset = 0000h]**

PWMG\_B\_DUTY is shown in PWMG\_B\_DUTY Register and described in PWMG\_B\_DUTY Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM\_GEN B Duty Register

# **Figure 9-14. PWMG\_B\_DUTY Register**



# **Table 9-16. PWMG\_B\_DUTY Register Field Descriptions**



<span id="page-66-0"></span>

# **9.15 PWMG\_C\_DUTY Register (Offset = 1Bh) [Reset = 0000h]**

PWMG\_C\_DUTY is shown in PWMG\_C\_DUTY Register and described in PWMG\_C\_DUTY Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM\_GEN C Duty Register

# **Figure 9-15. PWMG\_C\_DUTY Register**



## **Table 9-17. PWMG\_C\_DUTY Register Field Descriptions**



# <span id="page-67-0"></span>**9.16 PWM\_STATE Register (Offset = 1Ch) [Reset = 0777h]**

## PWM\_STATE is shown in PWM\_STATE Register and described in PWM\_STATE Register Field Descriptions.

# Return to the [DRV8311 Registers.](#page-51-0)

## PWM State Register

## **Figure 9-16. PWM\_STATE Register**



#### **Table 9-18. PWM\_STATE Register Field Descriptions**



<span id="page-68-0"></span>

**9.17 PWMG\_CTRL Register (Offset = 1Dh) [Reset = 0000h]** 

PWMG\_CTRL is shown in PWMG\_CTRL Register and described in PWMG\_CTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM\_GEN Control Register

### **Figure 9-17. PWMG\_CTRL Register**



#### **Table 9-19. PWMG\_CTRL Register Field Descriptions**





**[DRV8311](https://www.ti.com/product/DRV8311)** [SLVSFN2B](https://www.ti.com/lit/pdf/SLVSFN2) – SEPTEMBER 2021 – REVISED FEBRUARY 2022 **[www.ti.com](https://www.ti.com)**

# **Table 9-19. PWMG\_CTRL Register Field Descriptions (continued)**



<span id="page-70-0"></span>

**9.18 PWM\_CTRL1 Register (Offset = 20h) [Reset = 0007h]** 

PWM\_CTRL1 is shown in PWM\_CTRL1 Register and described in PWM\_CTRL1 Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

PWM Control Register 1

# **Figure 9-18. PWM\_CTRL1 Register**







# <span id="page-71-0"></span>**9.19 DRV\_CTRL Register (Offset = 22h) [Reset = 0000h]**

DRV\_CTRL is shown in DRV\_CTRL Register and described in DRV\_CTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

Predriver control Register

# **Figure 9-19. DRV\_CTRL Register**








# **9.20 CSA\_CTRL Register (Offset = 23h) [Reset = 0008h]**

CSA\_CTRL is shown in CSA\_CTRL Register and described in CSA\_CTRL Register Field Descriptions.

Return to the [DRV8311 Registers.](#page-51-0)

CSA Control Register

#### **Figure 9-20. CSA\_CTRL Register**



### **Table 9-22. CSA\_CTRL Register Field Descriptions**



# **9.21 SYS\_CTRL Register (Offset = 3Fh) [Reset = 0000h]**

## SYS\_CTRL is shown in SYS\_CTRL Register and described in SYS\_CTRL Register Field Descriptions.

# Return to the [DRV8311 Registers.](#page-51-0)

## System Control Register

#### **Figure 9-21. SYS\_CTRL Register**



#### **Table 9-23. SYS\_CTRL Register Field Descriptions**





# **10 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **10.1 Application Information**

The DRV8311 can be used to drive Brushless-DC motors. The following design procedure can be used to configure the DRV8311.



**Figure 10-1. Application Schematics (DRV8311S)**



# <span id="page-75-0"></span>**10.2 Typical Applications**

#### **10.2.1 Three-Phase Brushless-DC Motor Control**

In this application, the DRV8311 is used to drive a Brushless-DC motor using PWMs from an external microcontroller.

#### *10.2.1.1 Detailed Design Procedure*

Table 10-1 lists the example input parameters for the system design.



# **Table 10-1. Design Parameters**

#### **10.2.1.1.1 Motor Voltage**

Brushless-DC motors are typically rated for a certain voltage (for example 5V or 12V). The DRV8311 allows for a range of possible operating voltages from 3V to 20 V.

#### *10.2.1.2 Driver Propagation Delay and Dead Time*

The propagation delay is defined as the time taken for changing input logic edges INHx and INLx (whichever changes first if MCU dead time is added) to change the half-bridge output voltage (OUTx). Driver propagation delay ( $t_{\text{PD}}$ ) and dead time ( $t_{\text{dead}}$ ) is specified with a typical and maximum value, but not with a minimum value. This is because the propagation delay can be smaller than typical depending on the direction of current at the OUTx pin during synchronous switching. Driver propagation delay and dead time can be more than typical values due to slower internal turn-ons of the high-side or low-side internal MOSFETs to avoid internal dV/dt coupling.

For more information and examples of how propagation delay and dead time differs for input PWM and output configurations, refer [Delay and Dead Time in Integrated MOSFET Drivers](https://www.ti.com/lit/an/slvaf84/slvaf84.pdf) .

The dead time from the microcontroller's PWM outputs can be used as an extra precaution in addition to the DRV8311 internal shoot-through protection. The DRV8311 uses an internal logic prioritizes the MCU dead time or driver dead time based on their durations.

If the MCU dead time is less than the DRV8311 driver dead time, the driver will compensate and make the true output dead time with the value specified by the DRV8311. If the MCU inserted dead time is larger than the driver dead time, then the DRV8311 will adjust timing as per the MCU dead time.

A summary of the DRV8311 delay times with respect to synchronous inputs INHx and INLx, OUTx current direction, and MCU dead time are listed in Table 10-2.

#### **Table 10-2. Summary of Delay Times in DRV8311 Depending on Logic Inputs and Output Current Direction**



### **Table 10-2. Summary of Delay Times in DRV8311 Depending on Logic Inputs and Output Current Direction (continued)**



## *10.2.1.3 Delay Compensation*

Differences in delays of dead time and propagation delay can cause mismatch in the output timings of PWMs, which can lead to duty cycle distortion. In order to accommodate differences in propagation delay between the conditions mentioned in [Table 10-2](#page-75-0), DRV8311 integrate a delay compensation feature.

Delay compensation is used to match delay times for currents going into and out of phase (OUTx) by adding a variable delay time  $(t_{var})$  to match a preset target delay time equal to the propagation delay plus driver dead time  $(t_{\text{nd}} + t_{\text{dead}})$ . This setting is automatically configured by the DRV8311 when the DLYCMP\_EN bit is set to 1.

# *10.2.1.4 Current Sensing and Output Filtering*

The SOx pins are typically sampled by an analog-to-digital converter in the MCU to calculate the phase current. Phase current information is used for closed-loop control such as Field-oriented control.

An example calculation for phase current is shown in Equation 15.

$$
SOx = \frac{V_{REF}}{2} \pm \left(G_{CSA} \times I_{OUTx}\right) \tag{15}
$$

For a system using VREF = 3.0V, GAIN = 0.5 V/A, and a SOx voltage of 1.2V gives  $I_{\text{OUTX}} = 0.6$ A.

Sometimes high frequency noise can appear at the SOx signals based on voltage ripple at VREF, added inductance at the SOx traces, or routing of SOx traces near high frequency components. It is recommended to add a low-pass RC filter close to the MCU with cutoff frequency at least 10 times the PWM switching frequency for trapezoidal commutation and 100 times the PWM switching frequency for sinusoidal commutation to filter high frequency noise. A recommended RC filter is 330-ohms, 22-pF to add minimal parallel capacitance to the ADC and current mirroring circuitry without increasing the settling time of the CSA output.

The cutoff frequency for the low-pass RC filter is in Equation 16.

$$
f_c = \frac{1}{2\pi RC} \tag{16}
$$

**Note**

There is a small dynamic offset and gain error that appears at the CSA outputs When running sensorless sinusoidal or FOC control where two or three current sense are required. Refer *[Section](#page-38-0) [8.3.10.2](#page-38-0)* for details on corrective actions.



## *10.2.1.5 Application Curves*



**Figure 10-2. Device Power up with VM (VM, nFAULT, nSLEEP, AVDD)**



**Figure 10-4. Driver PWM Operation (OUTA, OUTB, OUTC, I\_A)**



**Figure 10-3. Device Power up with nSLEEP (VM, nFAULT, nSLEEP, AVDD)**



**Figure 10-5. Driver PWM Operation with Current Sense Feedback (INHA, OUTA, SOA, I\_A)**



# **10.3 Three Phase Brushless-DC tSPI Motor Control**

The DRV8311 can be used to drive Brushless-DC motors using tSPI from a microcontroller. The following design procedure can be used to configure the DRV8311.



**Figure 10-6. Application Schematics (DRV8311P) - Three Phase Brushless-DC tSPI Motor Control**

## **10.3.1 Detailed Design Procedure**

#### **Benefits of tSPI**

The DRV8311P device integrates tSPI which allows for random write and read access to secondary motor driver devices for simultaneous motor control over a standard 4-wire SPI interface. This significantly reduce the number of wires in the system to reduce the overall system size and BOM costs. tSPI is especially useful in multi-motor systems by:

- Allowing random access to the DRV8311P devices with a general call address
- Performing read and writes in any order
- No requirement for all tSPI devices to be active at all times



• Perform transactions with any active secondary device regardless of the status of the other devices

For more information on using tSPI in multi-motor systems, refer [Reduce Wires for Your Next Multi-Motor BLDC](https://www.ti.com/lit/pdf/sloa317) [Design With tSPI Protocol.](https://www.ti.com/lit/pdf/sloa317)

#### **Application Curves**



**Figure 10-7. PWM Synchronous Duty Cycle Operation with PWM\_SYNC = 2b (10% - 90%) (PWM\_SYNC, OUTA, OUTB, OUTC)**



# **10.4 Alternate Applications**

The DRV8311 can be used to drive Brushed-DC motors and solenoid loads. The following design procedure can be used to configure the DRV8311.



#### **Figure 10-8. Application Schematics (DRV8311H) - Brushed-DC and Solenoid Load Drive Block Diagram**

6x PWM mode or 3x PWM mode (with or without current limit) can be used to drive Brushed-DC and/or solenoid loads depending on the application. A Brushed-DC motor can be connected to two OUTx phases to create an integrated full H-bridge configuration to drive the motor in both direction.

Solenoid loads can be connected from OUTx to VM or GND to use the DRV8311 as a push-pull driver in 6x PWM or 3x PWM mode. When the load is connected from OUTx to GND, the HS MOSFET sources current into the solenoid, and the LS MOSFET acts as a recirculation diode to recirculate current from the solenoid. When the load is connected from OUTx to VM, the LS MOSFET sink current from the solenoid to GND, and the HS MOSFET acts as a recirculation diode to recirculate current from the solenoid.



# **11 Power Supply Recommendations**

# **11.1 Bulk Capacitance**

Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system
- The capacitance and current capability of the power supply
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed dc, brushless DC, stepper)
- The motor braking method

The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



**Figure 11-1. Example Setup of Motor Drive System With External Power Supply**

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.



# **12 Layout**

# **12.1 Layout Guidelines**

The bulk capacitor should be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

Small-value capacitors should be ceramic, and placed closely to device pins including, AVDD, charge pump, CSAREF, VINAVDD and VM.

The high-current device outputs should use wide metal traces.

To reduce noise coupling and EMI interference from large transient currents into small-current signal paths, grounding should be partitioned between PGND and AGND. TI recommends connecting all non-power stage circuitry (including the thermal pad) to AGND to reduce parasitic effects and improve power dissipation from the device. Ensure grounds are connected through net-ties to reduce voltage offsets and maintain gate driver performance. A common ground plane can also be used for PGND and AGND to minimize inductance in the grounding, but it is recommended to place motor switching outputs as far away from analog and digital signals so motor noise does not couple into the analog and digital circuits.

The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate the heat that is generated in the device.

To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and improve thermal dissipation from the die surface.



# **12.2 Layout Example**



**Figure 12-1. Recommended Layout Example for DRV8311**



## **12.3 Thermal Considerations**

The DRV8311 has thermal shutdown (TSD) as previously described. A die temperature in excess of 150°C (minimally) disables the device until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### **12.3.1 Power Dissipation and Junction Temperature Estimation**

#### **Power Dissipation**

The power loss in DRV8311 include standby power losses, LDO power losses, FET conduction and switching losses, and diode losses. The FET conduction loss dominates the total power dissipation in DRV8311. At start-up and fault conditions, the output current is much higher than normal current; remember to take these peak currents and their duration into consideration. The total device dissipation is the power dissipated in each of the three half bridges added together. The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking. Note that  $R_{DSON}$  increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when designing the PCB and heatsinking.

A summary of equations for calculating each loss is listed in Table 12-1 for trapezoidal control and field-oriented control.

| Loss type         | <b>Trapezoidal control</b>                                                                           | <b>Field-oriented control</b>                                                                                                     |
|-------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Standby power     | $P_{\text{standby}} = V_{\text{VM}} \times I_{\text{VM TA}}$                                         |                                                                                                                                   |
| LDO (from VM)     | $P_{LDO} = (V_{VIN AVDD} - V_{AVDD}) \times I_{AVDD}$                                                |                                                                                                                                   |
| FET conduction    | $P_{CON}$ = 2 x ( $I_{PK(train)}$ ) <sup>2</sup> x $R_{DS,ON(TA)}$                                   | $P_{CON}$ = 3 x ( $I_{RMS(FOC)})^2$ x $R_{DS,ON(TA)}$                                                                             |
| FET switching     | $P_{SW} = I_{PK(train)} \times V_{PK(train)} \times t_{rise/fall} \times f_{PWM}$                    | $PSW = 3 \times I_{RMS(FOC)} \times V_{PK(FOC)} \times t_{rise/fall} \times$<br><sup>t</sup> <sub>PWM</sub>                       |
| Diode (dead time) | $P_{\text{diode}} = 2 \times I_{PK(true)} \times V_{F(\text{diode})} \times t_{DEAD} \times f_{PWM}$ | $P_{\text{diode}} = 6 \times I_{\text{RMS}(\text{FOC})} \times V_{\text{F(diode)}} \times t_{\text{DEAD}} \times$<br><b>T</b> pwM |

**Table 12-1. DRV8311 Power Losses for Trapezoidal and Field-oriented Control**

#### **Junction Temperature Estimation**

To calculate the junction temperature of the die from power losses, use Equation 17. Note that the thermal resistance  $R_{\theta JA}$  depends on PCB configurations such as the ambient temperature, numbers of PCB layers, copper thickness, and the PCB size.

$$
T_f({}^{\circ}C) = P_{LOSS}(W) \times R_{\theta JA}({}^{\circ}C/W) + T_A({}^{\circ}C)
$$
\n(17)

Refer [BLDC integrated MOSFET thermal calculator](https://www.ti.com/lit/zip/slvrbi8) for estimating the approximate device power dissipation and junction temperature at different use cases.



# **13 Device and Documentation Support**

# **13.1 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **13.2 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **13.3 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **13.4 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Apr-2023



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com www.ti.com 6-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **RRW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RRW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RRW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated