# INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT280**9-bit odd/even parity generator/checker

Product specification
File under Integrated Circuits, IC06

December 1990





# 9-bit odd/even parity generator/checker

# 74HC/HCT280

#### **FEATURES**

- · Word-length easily expanded by cascading
- Similar pin configuration to the "180" for easy system up-grading
- Generates either odd or even parity for nine data bits
- · Output capability: standard
- I<sub>CC</sub> category: MSI

# **GENERAL DESCRIPTION**

The 74HC/HCT280 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT280 are 9-bit parity generators or checkers commonly used to detect errors in high-speed data

transmission or data retrieval systems. Both even and odd parity outputs are available for generating or checking even or odd parity up to 9 bits.

The even parity output ( $\Sigma_E$ ) is HIGH when an even number of data inputs ( $I_0$  to  $I_8$ ) are HIGH. The odd parity output ( $\Sigma_0$ ) is HIGH when an odd number of data inputs are HIGH.

Expansion to larger word sizes is accomplished by tying the even outputs ( $\Sigma_{\rm E}$ ) of up to nine parallel devices to the data inputs of the final stage. For a single-chip 16-bit even/odd parity generator/checker, see PC74HC/HCT7080.

#### **APPLICATIONS**

- 25-line parity generator/checker
- 81-line parity generator/checker

#### QUICK REFERENCE DATA

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ 

| SYMBOL                              | PARAMETER                                | CONDITIONS                                    | TYP | UNIT |    |
|-------------------------------------|------------------------------------------|-----------------------------------------------|-----|------|----|
|                                     | PARAIVIETER                              | CONDITIONS                                    | НС  | нст  |    |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                        | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |      |    |
|                                     | $I_n$ to $\Sigma_E$                      |                                               | 17  | 18   | ns |
|                                     | $I_n$ to $\Sigma_O$                      |                                               | 20  | 22   | ns |
| Cı                                  | input capacitance                        |                                               | 3.5 | 3.5  | pF |
| C <sub>PD</sub>                     | power dissipationcapacitance per package | notes 1 and 2                                 | 65  | 65   | pF |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$ 

# **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# 9-bit odd/even parity generator/checker

# 74HC/HCT280

# **PIN DESCRIPTION**

| PIN NO.                                                          | SYMBOL          | NAME AND FUNCTION       |  |  |  |  |  |
|------------------------------------------------------------------|-----------------|-------------------------|--|--|--|--|--|
| 8, 9, 10, 11, 12, 13, 1, 2, 4   I <sub>0</sub> to I <sub>8</sub> |                 | data inputs             |  |  |  |  |  |
| $\Sigma_{E}, \Sigma_{O}$                                         |                 | parity outputs          |  |  |  |  |  |
| 7                                                                | GND             | ground (0 V)            |  |  |  |  |  |
| 14                                                               | V <sub>CC</sub> | positive supply voltage |  |  |  |  |  |







# 9-bit odd/even parity generator/checker

# 74HC/HCT280



# **FUNCTION TABLE**

| INPUTS                                                         | OUTPUTS      |        |  |  |
|----------------------------------------------------------------|--------------|--------|--|--|
| number of HIGH data inputs (I <sub>0</sub> to I <sub>8</sub> ) | $\Sigma_{E}$ | Σο     |  |  |
| even<br>odd                                                    | ΙJ           | L<br>H |  |  |

# Note

H = HIGH voltage level
 L = LOW voltage level



# 9-bit odd/even parity generator/checker

74HC/HCT280

# DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Out put capability: standard

I<sub>CC</sub> category: MSI

# **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                                                              | T <sub>amb</sub> (°C) |                |                 |            |                 |             |                 | UNIT | TEST CONDITIONS        |            |
|-------------------------------------|----------------------------------------------------------------------------------------|-----------------------|----------------|-----------------|------------|-----------------|-------------|-----------------|------|------------------------|------------|
| SYMBOL                              |                                                                                        | 74HC                  |                |                 |            |                 |             |                 |      |                        | WAVEFORMS  |
| STWIBOL                             |                                                                                        | +25                   |                |                 | -40 to +85 |                 | -40 to +125 |                 | UNII | V <sub>CC</sub><br>(V) | WAVEFORWIS |
|                                     |                                                                                        | min.                  | typ.           | max.            | min.       | max.            | min.        | max.            |      | (-,                    |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\mbox{I}_{\mbox{\scriptsize n}}$ to $\Sigma_{\mbox{\scriptsize E}}$ |                       | 55<br>20<br>16 | 200<br>40<br>34 |            | 250<br>50<br>43 |             | 300<br>60<br>51 | ns   | 2.0<br>4.5<br>6.0      | Fig.6      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\mbox{I}_{\mbox{\scriptsize n}}$ to $\Sigma_{\mbox{\scriptsize O}}$ |                       | 63<br>23<br>18 | 200<br>40<br>34 |            | 250<br>50<br>43 |             | 300<br>60<br>51 | ns   | 2.0<br>4.5<br>6.0      | Fig.6      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                 |                       | 19<br>7<br>6   | 75<br>15<br>13  |            | 95<br>19<br>16  |             | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.6      |

# 9-bit odd/even parity generator/checker

74HC/HCT280

# DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

# Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT | UNIT LOAD COEFFICIENT |
|-------|-----------------------|
| In    | 1.0                   |

# **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                             | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS        |            |
|-------------------------------------|---------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|------------|
|                                     |                                       | 74HCT                 |      |      |            |      |             |      |      |                        | WAVEFORMS  |
|                                     |                                       | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORING |
|                                     |                                       | min.                  | typ. | max. | min.       | max. | min.        | max. |      |                        |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $I_n$ to $\Sigma_E$ |                       | 21   | 42   |            | 53   |             | 63   | ns   | 4.5                    | Fig.6      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $I_n$ to $\Sigma_O$ |                       | 26   | 45   |            | 56   |             | 68   | ns   | 4.5                    | Fig.6      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                |                       | 7    | 15   |            | 19   |             | 22   | ns   | 4.5                    | Fig.6      |

# 9-bit odd/even parity generator/checker

74HC/HCT280

# **AC WAVEFORMS**



Fig.6 Waveforms showing the data input ( $I_n$ ) to parity outputs ( $\Sigma_E$ ,  $\Sigma_O$ ) propagation delays and the output transition time.

# **APPLICATION INFORMATION**



# **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".