

### **FEATURES**

- <sup>n</sup> **Low Loss Replacement for Power Diode**
- <sup>n</sup> **Controls N-Channel MOSFET**
- 0V to 18V Supply ORing or Holdup
- 0.5µs Turn-On and Turn-Off Time
- Undervoltage and Overvoltage Protection
- Open MOSFET Detect
- Status and Fault Outputs
- Hot Swappable
- Reverse Current Enable Input
- **12-Pin MSOP and DFN (3mm**  $\times$  **3mm) Packages**

### **APPLICATIONS**

- Redundant Power Supplies
- Supply Holdup
- Telecom Infrastructure
- Computer Systems and Servers

### Low Voltage Ideal Diode Controller with Monitoring

### **DESCRIPTION**

The LTC®4352 creates a near-ideal diode using an external N-channel MOSFET. It replaces a high power Schottky diode and the associated heat sink, saving power and board area. The ideal diode function permits low loss power ORing and supply holdup applications.

The LTC4352 regulates the forward voltage drop across the MOSFET to ensure smooth current transfer in diode-OR applications. A fast turn-on reduces the load voltage droop during supply switch-over. If the input supply fails or is shorted, a fast turn-off minimizes reverse currents.

The controller operates with supplies from 2.9V to 18V. For lower voltages, an external supply is needed at the  $V_{CC}$  pin. Power passage is disabled during undervoltage or overvoltage conditions. The controller also features an open MOSFET detect circuit that flags excessive voltage drop across the pass transistor in the on state. A REV pin enables reverse current, overriding the diode behavior when desired.

 $\sqrt{\ }$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and ThinSOT and PowerPath are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### TYPICAL APPLICATION



#### **2.9V to 18V Ideal Diode**

#### **Power Dissipation vs Load Current**



1

## ABSOLUTE MAXIMUM RATINGS





# PIN CONFIGURATION



# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, V<sub>SOURCE</sub> = V<sub>IN</sub>, V<sub>OUT</sub> = V<sub>IN</sub>, V<sub>CC</sub> Open, unless otherwise noted.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating for extended periods may affect device reliability and lifetime.

pins are negative. All voltages are referenced to GND unless otherwise specified.

**Note 2:** All currents into device pins are positive; all currents out of device

**Note 3:** Internal clamps limit the GATE and CPO pins to a minimum of 5V above, and a diode below SOURCE. Driving these pins to voltages beyond the clamp may damage the device.

### TYPICAL PERFORMANCE CHARACTERISTICS  **TA = 25°C, VIN = 12V, VSOURCE = VIN, VOUT = VIN,**

**VCC Open, unless otherwise noted.**





—<br>4

### PIN FUNCTIONS

**VIN (Pin 1):** Voltage Sense and Supply Input. Connect this pin to the power input side of the MOSFET. The low voltage supply  $V_{CC}$  is generated from  $V_{IN}$ . The voltage sensed at this pin is used to control the MOSFET gate.

**VCC (Pin 2):** Low Voltage Supply. Connect a 0.1μF capacitor from this pin to ground. When  $V_{IN} \ge 2.9V$ , this pin provides decoupling for an internal regulator that generates a 4.1V supply. For applications where  $V_{IN}$  < 2.9V, connect an external supply voltage in the range 2.9V to 6V to this pin.

**UV (Pin 3):** Undervoltage Comparator Input. Connect this pin to an external resistive divider from  $V_{IN}$ . If the voltage at this pin falls below 0.5V, an undervoltage fault is detected and the MOSFET is turned off. The comparator has a built-in hysteresis of 5mV. Tie to  $V_{CC}$  if unused.

**OV (Pin 4):** Overvoltage Comparator Input. Connect this pin to an external resistive divider from  $V_{\text{IN}}$ . If the voltage at this pin rises above 0.5V, an overvoltage fault is detected and the MOSFET is turned off. The comparator has a built-in hysteresis of 5mV. Tie to GND if unused.

**STATUS (Pin 5):** MOSFET Status Output. This pin is pulled low by an open-drain output when the external MOSFET is on. An internal 10µA current source pulls this pin up to a diode below  $V_{CC}$ . It may be pulled above  $V_{CC}$  using an external pull-up. Tie to GND or leave open if unused.

**FAULT** (Pin 6): Fault Output. This pin is pulled low by an open-drain output when a fault occurs. This fault could either be an undervoltage fault, an overvoltage fault, or an open MOSFET fault. The external MOSFET is turned off for undervoltage and overvoltage faults, while it is left on for open MOSFET fault. An internal 10µA current source

pulls this pin up to a diode below  $V_{CC}$ . It may be pulled above  $V_{CC}$  using an external pull-up. Tie to GND or leave open if unused.

**REV (Pin 7):** Reverse Current Enable Input. Connect this pin to GND for normal diode operation that blocks reverse current. Driving this pin above 1V fully turns on the MOSFET gate to allow reverse current. An internal 10µA current source pulls this pin to GND.

**OUT (Pin 8):** Output Voltage Sense Input. Connect this pin to the output side of the MOSFET. The voltage sensed at this pin is used to control the MOSFET gate.

**GND (Pin 9):** Device Ground.

**CPO (Pin 10):** Charge Pump Output. Connect a capacitor from this pin to the SOURCE pin. The value of this capacitor is approximately 10x the gate capacitance  $(C_{1SS})$  of the MOSFET switch. The charge stored on this capacitor is used to pull-up the gate during a fast turn-on. Leave this pin open if fast turn-on is not needed.

**GATE (Pin 11):** MOSFET Gate Drive Output. Connect this pin to the gate of the external N-channel MOSFET switch. An internal clamp limits the gate voltage to 6.1V above, and a diode below SOURCE. During fast turn-on a 1.5A pull-up charges GATE to CPO. During fast turn-off a 1.5A pull-down discharges GATE to SOURCE.

**SOURCE (Pin 12):** MOSFET Gate Drive Return. Connect this pin to the source of the external N-channel MOSFET switch.

**EXPOSED PAD (Pin 13, DD Package Only):** Exposed pad may be left open or connected to device ground.



### FUNCTIONAL DIAGRAM





### **OPERATION**

The LTC4352 controls either single or back-to-back N-channel MOSFETs in order to emulate an ideal diode. Dual MOSFETs eliminate current flow from the input to the output in an input undervoltage or overvoltage condition.

When enabled, an amplifier (AMP) monitors the voltage between the  $V_{IN}$  and OUT pins, and drives the GATE pin. The amplifier controls the gate of the external MOSFET to servo its forward voltage drop ( $V_{IN}$  – OUT) to 25mV. The gate voltage rises to enhance the MOSFET if the load current causes more than 25mV of drop. For large output currents the MOSFET gate is driven fully on and the voltage drop is equal to  $I_{\text{LOAD}} \cdot R_{\text{DS(ON)}}$ .

In the case of an input supply short-circuit, when the MOSFET is conducting, a large reverse current starts flowing from the load towards the input. The AMP detects this failure condition as soon as it appears, and turns off the MOSFET by pulling down the GATE pin. The REV pin can be used to allow reverse current, overriding the diode behavior.

The AMP quickly pulls-up the GATE pin whenever it senses a large forward voltage drop. An external capacitor between the CPO and SOURCE pins is needed for fast gate pull-up. This capacitor is charged up, at device power-up, by the internal charge-pump. This stored charge is used for the fast gate pull-up.

The GATE pin sources current from the CPO pin, and sinks current to the SOURCE and GND pins. Internal clamps limit the GATE to SOURCE voltage to 6.1V, and the CPO to SOURCE voltage to 6.7V.The same clamps also limit the CPO and GATE pins to a diode voltage below the SOURCE pin.

OV, UV, and  $V_{CC}$  comparators, CP1 to CP3, control power passage. The MOSFET is held off whenever the OV pin is above 0.5V, the UV pin is below 0.5V, or the  $V_{CC}$  pin is below 2.57V. There is a 40µs delay from all three conditions becoming good to GATE being allowed to turn on. Overvoltage causes a fast turn-off, while undervoltage activates a 100μA pull-down on GATE after a 7μs delay.

Open-drain pull-down, M1, pulls the STATUS pin low when the GATE to SOURCE voltage exceeds 0.7V, to indicate that power is passing through the MOSFET. The FAULT output, M2, pulls low during an undervoltage or overvoltage fault condition. It also pulls low when GATE is fully on and the forward voltage drop exceeds 250mV, indicating the MOSFET has too much current or has failed open circuit. Note that this open MOSFET fault does not turn off the MOSFET unlike the undervoltage and overvoltage faults.

LDO is a low dropout regulator that generates a 4.1V supply at the  $V_{\text{CC}}$  pin from the  $V_{\text{IN}}$  input. When a supply below 2.9V is being ORed, an external supply in the 2.9V to 6V range is required at the  $V_{CC}$  pin. Comparator CP4 will disable LDO when  $V_{IN}$  is below  $V_{CC}$ .



7

High availability systems often employ parallel-connected power supplies or battery feeds to achieve redundancy and enhance system reliability. ORing diodes have been a popular means of connecting these supplies at the point of load. Diodes with storage capacitors also hold up supply voltages when an input voltage sags or has a brownout. The disadvantage of these approaches is the diode's significant forward voltage drop and the resulting power loss. Additionally, diodes provide no information concerning the status of the sourcing supply. Separate control must therefore be added to ensure that a supply that is out of range is not allowed to affect the load.

The LTC4352 solves these problems by using an external N-channel MOSFET as the pass element (see Figure 1). The MOSFET is turned on when power is being passed, allowing for a low voltage drop from the supply to the load. When the input source voltage drops below the output common supply voltage it turns off the MOSFET, thereby matching the function and performance of an ideal diode.

### **Power Supply Configuration**

The LTC4352 can operate with supplies down to 0V. This requires powering the  $V_{CC}$  pin with an always present external supply in the 2.9V to 6V range. If not always present, a series 470Ω resistor or Schottky diode limits device power dissipation and backfeeding of low  $V_{CC}$ supply when  $V_{IN}$  is high. For a 2.9V to 4.7V V<sub>CC</sub> supply,  $V_{IN}$  should be lower than  $V_{CG}$ . A 0.1µF bypass capacitor should also be connected between the  $V_{CC}$  and GND pins, close to the device. Figure 2 illustrates this.

If  $V_{IN}$  operates above 2.9V then the external supply at  $V_{CC}$  is not needed. The 0.1µF capacitor is still required for bypassing.



**Figure 1. 12V Ideal Diode with Status and Fault Indicators**



**Figure 2. Power Supply Configurations**



### **CPO and GATE Start-Up**

In single MOSFET applications, CPO is initially pulled up to a diode below the SOURCE pin (Figure 3). In back-toback MOSFET applications, CPO starts off at 0V, since SOURCE is near ground (Figure 4). CPO starts ramping up 10 $\mu$ s after V<sub>CC</sub> clears its undervoltage lockout level. Another 40µs later, GATE will also start ramping up with CPO if UV, OV and  $V_{IN}$  – OUT conditions allow it to. The ramp rate is decided by the CPO pull-up current into the combined CPO and GATE pin capacitances. An internal clamp limits the CPO voltage to 6.7V above SOURCE, while the final GATE voltage is determined by the forward drop servo amplifier.

### **MOSFET Selection**

The LTC4352 drives N-channel MOSFETs to conduct the load current. The important features of the MOSFET are its threshold voltage, the maximum drain-source voltage  $BV<sub>DSS</sub>$ , and the on-resistance  $R<sub>DS(ON)</sub>$ .

The gate drive for the MOSFET is guaranteed to be between 5V and 7.5V. This allows the use of logic level threshold N-channel MOSFETs. The maximum allowable drain-source voltage,  $BV<sub>DSS</sub>$ , must be higher than the supply voltages as the full supply voltage can appear across the MOSFET when the input falls to 0V.

The FAULT pin pulls low to signal an open MOSFET fault whenever the forward voltage drop across the enhanced MOSFET exceeds 250mV. The  $R_{DS(ON)}$  should be small enough to conduct the maximum load current while not triggering such a fault (when using FAULT), and to stay within the MOSFET's power rating at the maximum load current.

### **CPO Capacitor Selection**

The recommended value of the capacitor between the CPO and SOURCE pins is approximately 10x the input capacitance,  $C_{ISS}$ , of the MOSFET. A larger capacitor takes a correspondingly longer time to charge up by the internal charge pump. A smaller capacitor suffers more voltage drop during a fast gate turn-on event as it shares charge with the MOSFET gate capacitance.



**Figure 3. Start-up Waveform for Single MOSFET Application**



**Figure 4. Start-up Waveform for Back-to-Back MOSFET Application**



### **Undervoltage and Overvoltage Protection**

Unlike a regular diode, the LTC4352 can prevent out of range input voltages from affecting the load voltage. This requires back-to-back MOSFETs, and resistive dividers from the input to the UV and OV pins. For an example, see Figure 5.

MOSFET Q2 is required to block conduction through the body diode of Q1 when its gate is held off. The resistive dividers set up the input voltage range where the ideal diode control is allowed to operate. Outside this range, the gate is held off and the FAULT pin pulls low.

When using a CPO capacitor in circuit with back-to-back MOSFETs, there will be a large inrush current to the load capacitance due to the fast gate turn-on after UV, OV levels are met. Without the capacitor, the inrush will depend on the CPO pull-up current charging up the gate capacitance.

#### UV LTC4352 **FAILT STATUS**  $V_{C}$ 31.6k 1% 1k 1% 3.09k 1% C1 5V <del>Q + 2 D + 2 P + 2 P + 2 D</del> TO LOAD  $Q<sub>2</sub>$ Si7336ADP  $Q<sub>1</sub>$ Si7336ADP 0.1µF 4352 F05 V<sub>IN</sub> CPO SOURCE GATE OUT 0.15µF  $C<sub>2</sub>$ REV GND ∕ R2 R1  $\mathsf{S}$ <sub>R3</sub>  $\cap$

**Figure 5. 5V Ideal Diode with UV and OV Protection**

### **Inrush Control**

The LTC4352 can be used for inrush control in applications where the input supply is hot-plugged. See Figure 6. The CPO capacitor is omitted, since fast turn-on with stored charge is not desired here. Undervoltage holds the gate off till the short pin makes contact. 40µs after the UV level is satisfied, the MOSFET gate ramps up due to the CPO pull-up current. A RC network on the gate further slows down the output dV/dt, while allowing fast turn-off during reverse current or overvoltage conditions. Resistor R<sup>G</sup> prevents high frequency oscillations in Q2. A dedicated hot swap controller may be needed if overcurrent protection is also desired.







#### **External CPO Supply**

The internal charge pump takes milliseconds to charge up the CPO pin capacitor especially during device power up. This time can be shortened by connecting an external supply to the CPO pin. A series resistor is needed to limit the current into the internal clamp between the CPO and SOURCE pins. The CPO supply should also be higher than the main input supply to meet the gate drive requirements of the MOSFET. Figure 7 shows such a 5V ideal diode application, where a 12V supply is connected to the CPO pin through a 1k resistor. The 1k limits the current into the CPO pin to 5.3mA, when the SOURCE pin is grounded.

#### **Input Transient Protection**

When the capacitances at the input and output are very small, rapid changes in current can cause transients that exceed the 24V Absolute Maximum Rating of the  $V_{IN}$  and OUT pins. In ORing applications using a single MOSFET, one surge suppressor connected from OUT to ground clamps all the inputs. In the absence of a surge suppressor, an output capacitance of 10μF is sufficient in most applications to prevent the transient from exceeding 24V. Back-to-back MOSFET applications, depending on voltage levels, may require a surge suppressor on each supply input.

#### **Design Example**

The following design example demonstrates the calculations involved for selecting components in a 12V system with 10A maximum load current (see Figure 1).

First, calculate the  $R_{DS(ON)}$  of the MOSFET to achieve the desired forward drop at full load. Assuming a  $V_{FWD}$  of 50mV (which is comfortably below the 200mV minimum open MOSFET fault threshold):

$$
R_{DS(ON)} \leq \frac{V_{FWD}}{I_{LOAD}} = \frac{50mV}{10A} = 5m\Omega
$$

The Si7336ADP offers a good solution, in a SO-8 sized package, with a maximum  $R_{DS(ON)}$  of  $4m\Omega$  and BV<sub>DSS</sub> of 30V. The maximum power dissipation in the MOSFET is:

$$
P = I^2_{\text{LOAD}} \cdot R_{DS(ON)} = (10A)^2 \cdot 4m\Omega = 0.4W
$$

With a maximum steady-state thermal resistance,  $\theta_{JA}$ , of 65°C/W, 0.4W causes a modest 26°C rise in junction temperature of the Si7336ADP above the ambient.

The input capacitance,  $C_{ISS}$ , of the Si7336ADP is about 6500pF. Slightly exceeding the 10x recommendation, a 0.1µF capacitor is selected for C2.







LEDs, D1 and D2, require around 3mA for good luminous intensity. Accounting for a 2V diode drop and 0.5V  $V_{\Omega}$ , R1 and R2 are set to 2.7k.

### **PCB Layout Considerations**

Connect the  $V_{IN}$  and OUT pin traces as close as possible to the MOSFET's terminals. Keep the traces to the MOSFET wide and short to minimize resistive losses. The PCB traces

associated with the power path through the MOSFET should have low resistance. See Figure 8.

It is also important to put C1, the bypass capacitor for the  $V_{CC}$  pin, as close as possible between  $V_{CC}$  and GND. Also place C2 near the CPO and SOURCE pins. Surge suppressors, when used, should be mounted close to the LTC4352 using short lead lengths.



**Figure 8. Recommended PCB Layout for Power MOSFET**



### TYPICAL APPLICATIONS



#### **Plug-in Card Supply Holdup Using Ideal Diode at Input**







### PACKAGE DESCRIPTION



**DD Package 12-Lead Plastic DFN (3mm** × **3mm)**

3. ALL DIMENSIONS ARE IN MILLIMETERS<br>4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE<br>MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

5. EXPOSED PAD AND TIE BARS SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

**MS Package 12-Lead Plastic MSOP** (Reference LTC DWG # 05-08-1668 Rev Ø)



1. DIMENSIONS IN MILLIMETER/(INCH)

2. DRAWING NOT TO SCALE

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX



BSC

### REVISION HISTORY





15

### TYPICAL APPLICATION



**0V to 18V Ideal Diode-OR**

# RELATED PARTS



