

# HIGH-SPEED 36K (4K x 9-BIT) SYNCHRONOUS PIPELINED **DUAL-PORT SRAM**

### IDT709149S **OBSOLETE PART**

LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018

### **Features**

- Architecture based on Dual-Port SRAM cells
  - Allows full simultaneous access from both ports
- High-speed clock-to-data output times
  - Commercial: 8/10/12ns (max.)
  - Industrial: 10ns (max.)
- Low-power operation
  - IDT709149S
  - Active: 1500mW (typ.) Standby: 75mW (typ.)
- 4K X 9 bits
- 13ns cycle time, 76MHz operation in pipeline mode
  - Self-timed write allows for fast cycle times

- Synchronous operation
  - 4ns setup to clock, 1ns hold on all control, data, and address inputs
  - Data input, address, and control registers
  - Fast 8ns clock to data out
- TTL-compatible, single 5V (±10%) po Clock Enable feature
- Guaranteed data output hold til
- tial temperature range (-40°C to +85°C) is available selected speeds
- allable, see ordering information



FEBRUARY 2018

## Description

The IDT709149 is a high-speed 4K x 9 bit synchronous Dual-Port SRAM. The memory array is based on Dual-Port memory cells to allow simultaneous access from both ports. Registers on control, data, and address inputs provide low set-up and hold times. The timing latitude provided by this approach will allow systems to be designed with very short cycle times. This device has been optimized for applications having unidirectional data flow or bi-directional data flow in bursts, by utilizing input data registers.

The IDT709149 utilizes a 9-bit wide data path to allow for parity at the user's option. This feature is especially useful in data communication applications where it is necessary to use a parity bit for transmission/reception error checking.

Fabricated using CMOS high-performance technology, these Dual-Ports typically operate on only 800mW of power at maximum high-speed clock-to-data output times as fast as 8ns. An automatic power down feature, controlled by  $\overline{\text{CE}}$ , permits the on-chip circuitry of each port to enter a very low standby power mode.

The IDT709149 is packaged in an 80-pin TQFP.

# Pin Configurations(1,2,3)



- 1. All Vcc pins must be connected to power supply.
- 2. All ground pins must be connected to ground supply.
- 3. Package body is approximately 14mm x 14mm x 1.4mm.
- 4, This package code is used to reference the package diagram.
- 5. This text does not indicate the orientaion of the actual part-marking.

# Absolute Maximum Ratings(1)

| Symbol               | Rating                               | Commercial<br>& Industrial | Unit |
|----------------------|--------------------------------------|----------------------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0               | ٧    |
| VTERM <sup>(2)</sup> | Terminal Voltage                     | -0.5 to Vcc                | ٧    |
| TBIAS                | Temperature<br>Under Bias            | -55 to +125                | °C   |
| Тѕтс                 | Storage<br>Temperature               | -65 to +150                | °C   |
| ЮИТ                  | DC Output Current                    | 50                         | mA   |

NOTES: 3494 tbl 01

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to  $\leq$  20mA for the period of VTERM  $\geq$  Vcc + 10%.

## Capacitance (TA = +25°C, f = 1.0MHz)

| Symbol | Parameter          | Conditions | Max. | Unit |
|--------|--------------------|------------|------|------|
| CIN    | Input Capacitance  | VIN = 3dV  | 8    | pF   |
| Соит   | Output Capacitance | Vout = 3dV | 9    | pF   |

### NOTES:

- These parameters are determined by device characterization, but are not production tested.
- 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V.

# Maximum Operating Temperature and Supply Voltage<sup>(1)</sup>

| Grade      | Ambient Temperature | GND | Vcc               |  |  |  |  |  |  |  |
|------------|---------------------|-----|-------------------|--|--|--|--|--|--|--|
| Commercial | 0°C to +70°C        | 0V  | 5.0V <u>+</u> 10% |  |  |  |  |  |  |  |
| Industrial | -40°C to +85°C      | 0V  | 5.0V <u>+</u> 10% |  |  |  |  |  |  |  |

#### NOTES:

3494 tbl 02

1. This is the parameter Ta. This is the "instant on" case temperature.

# Recommended DC Operating Conditions

| Symbol | Parameter          | Min.                | Тур. | Max.   | Unit |
|--------|--------------------|---------------------|------|--------|------|
| Vcc    | Supply Voltage     | 4.5                 | 5.0  | 5.5    | ٧    |
| GND    | Ground             | 0                   | 0    | 0      | ٧    |
| VIH    | Input High Voltage | 2.2                 |      | 6.0(2) | ٧    |
| VIL    | Input Low Voltage  | -0.5 <sup>(1)</sup> |      | 0.8    | ٧    |

#### NOTES:

3494 tbl 03

- 1.  $V_{IL} \ge -1.5V$  for pulse width less than 10ns.
- 2. VTERM must not exceed Vcc + 10%.

DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range ( $Vcc = 5.0V \pm 10\%$ )

| - F    |                                      |                                 |         |      |      |  |  |  |  |
|--------|--------------------------------------|---------------------------------|---------|------|------|--|--|--|--|
|        |                                      |                                 | 709149S |      |      |  |  |  |  |
| Symbol | Parameter                            | Test Conditions                 | Min.    | Max. | Unit |  |  |  |  |
| Iu     | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $VIN = 0V$ to $Vcc$ |         | 10   | μΑ   |  |  |  |  |
| llo    | Output Leakage Current               | Vout = 0V to Vcc                | I       | 10   | μΑ   |  |  |  |  |
| Vol    | Output Low Voltage                   | IOL = +4mA                      |         | 0.4  | V    |  |  |  |  |
| Vон    | Output High Voltage                  | IOH = -4mA                      | 2.4     | _    | ٧    |  |  |  |  |

### NOTE:

3494 thi 05

1. At  $Vcc \le 2.0V$ , input leakages are undefined

# DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(4)}$ (Vcc = 5V $\pm$ 10%)

|        |                                           | 11 3                                                                                                                                                                                             |         |                        |      |                                                  |      |      |      |      |
|--------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------|------|--------------------------------------------------|------|------|------|------|
|        |                                           |                                                                                                                                                                                                  |         | 709149S8<br>Com'l Only |      | 709149S10 709149S12<br>Com'l Com'l Only<br>& Ind |      |      |      |      |
| Symbol | Parameter                                 | Test Condition                                                                                                                                                                                   | Version | Тур.                   | Max. | Тур.                                             | Max. | Тур. | Max. | Unit |
| lcc    | Dynamic Operating Current                 | CEL and CER = VIL,                                                                                                                                                                               | COM'L   | 200                    | 320  | 190                                              | 310  | 180  | 300  | mA   |
|        | (Both Ports Active)                       | Outputs Disabled $f = f_{MAX}^{(1)}$                                                                                                                                                             | IND     | _                      | _    | 190                                              | 340  |      |      |      |
| ISB1   | Standby Current                           | CEL and CER = VIH                                                                                                                                                                                | COM'L   | 100                    | 150  | 90                                               | 150  | 85   | 140  | mA   |
|        | (Both Ports - TTL<br>Level Inputs)        | $f = fMAX^{(1)}$                                                                                                                                                                                 | IND     |                        |      | 90                                               | 175  |      |      |      |
| ISB2   | Standby Current                           | $\overline{CE}$ "A" = VIL and $\overline{CE}$ "B" = VIH <sup>(3)</sup>                                                                                                                           | COM'L   | 180                    | 230  | 170                                              | 220  | 160  | 210  | mA   |
|        | (One Port - TTL<br>Level Inputs)          | Active Port Outputs Disabled, f=fMAX <sup>(1)</sup>                                                                                                                                              | IND     |                        |      | 170                                              | 250  |      |      |      |
| ISB3   | Full Standby Current<br>(Both Ports - All | CEL and<br>CER ≥ Vcc - 0.2V,                                                                                                                                                                     | COM'L   | 5                      | 15   | 5                                                | 15   | 5    | 15   | mA   |
|        | CMOS Level Inputs)                        | $V_{IN} \ge V_{CC} - 0.2V \text{ or}$<br>$V_{IN} \le 0.2V, f = 0^{(2)}$                                                                                                                          | IND     |                        |      | 5                                                | 20   |      |      |      |
| ISB4   | Full Standby Current                      | $\overline{CE}$ "A" $\leq 0.2V$ and                                                                                                                                                              | COM'L   | 170                    | 220  | 160                                              | 210  | 150  | 200  | mA   |
|        | (One Port - All<br>CMOS Level Inputs)     | $ \begin{array}{l} CE_{B^{\circ}} \geq Vcc - 0.2V^{(3)} \\ V\text{IN} \geq Vcc - 0.2V \text{ or VIN} \leq 0.2V \\ \text{Active Port Outputs Disabled,} \\ f = f\text{Max}^{(1)} \\ \end{array} $ | IND     |                        |      | 160                                              | 240  |      |      |      |

#### NOTES:

- 1. At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcLK, using "AC TEST CONDITIONS" at input levels of GND to 3V
- 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby.
- 3. Port "A" may be either left or right  $\,$  port. Port "B" is the opposite from port "A".
- 4. Vcc = 5V,  $Ta = 25^{\circ}C$  for Typ, and are not production tested. ICC DC = 150mA (Typ).

### AC Test Conditions

| Input Pulse Levels            | GND to 3.0V       |
|-------------------------------|-------------------|
| Input Rise/Fall Times         | 3ns Max.          |
| Input Timing Reference Levels | 1.5V              |
| Output Reference Levels       | 1.5V              |
| Output Load                   | Figures 1,2 and 3 |

3494 tbl 07



Figure 1. AC Output Test load.

Figure 2. Output Test Load (For tckLz, tckHz, toLz, and toHz).
\*Including scope and jig.



Figure 3. Typical Output Derating (Lumped Capacitive Load).

3494 tbl 06

# AC Electrical Characteristics Over the Operating Temperature Range—(Read and Write Cycle Timing)

|        |                                                  | 709149S8<br>Com'l Only |      | 709149S10<br>Com'l<br>& Ind |      | 709149S12<br>Com'l Only |      |      |
|--------|--------------------------------------------------|------------------------|------|-----------------------------|------|-------------------------|------|------|
| Symbol | Parameter                                        | Min.                   | Max. | Min.                        | Max. | Min.                    | Max. | Unit |
| tcyc1  | Clock Cycle Time (Flow-Through) <sup>(3)</sup>   | 16                     | _    | 20                          | _    | 20                      | _    | ns   |
| tcyc2  | Clock Cycle Time (Pipelined) <sup>(3)</sup>      | 13                     |      | 15                          |      | 16                      | _    | ns   |
| tcH1   | Clock High Time (Flow-Through) <sup>(3)</sup>    | 6                      | _    | 7                           | _    | 8                       | _    | ns   |
| ta_1   | Clock Low Time (Flow-Through) <sup>(3)</sup>     | 6                      | _    | 7                           | _    | 8                       | _    | ns   |
| tCH2   | Clock High Time (Pipelined) <sup>(3)</sup>       | 6                      | _    | 6                           | _    | 6                       | _    | ns   |
| tal2   | Clock Low Time (Pipelined) <sup>(3)</sup>        | 6                      | _    | 6                           | _    | 6                       | _    | ns   |
| tCD1   | Clock to Data Valid (Flow-Through)(3)            | _                      | 12   | _                           | 15   | _                       | 20   | ns   |
| tCD2   | Clock to Data Valid (Pipelined)(3)               | _                      | 8    | _                           | 10   | _                       | 12   | ns   |
| ts     | Registered Signal Set-up Time                    | 4                      | _    | 4                           | _    | 5                       | _    | ns   |
| tн     | Registered Signal Hold Time                      | 1                      | _    | 1                           | _    | 1                       | _    | ns   |
| tDC    | Data Output Hold After Clock High                | 1                      | _    | 1                           | _    | 1                       | _    | ns   |
| tcklz  | Clock High to Output Low-Z <sup>(1,2)</sup>      | 2                      |      | 2                           | _    | 2                       | _    | ns   |
| tckhz  | Clock High to Output High-Z <sup>(1,2)</sup>     | _                      | 7    | _                           | 7    | _                       | 9    | ns   |
| toe    | Output Enable to Output Valid                    | _                      | 8    | _                           | 8    | _                       | 10   | ns   |
| toLz   | Output Enable to Output Low-Z <sup>(1,2)</sup>   | 0                      |      | 0                           |      | 0                       |      | ns   |
| tонz   | Output Disable to Output High-Z <sup>(1,2)</sup> | _                      | 7    | —                           | 7    | _                       | 9    | ns   |
| tsck   | Clock Enable, Disable Set-Up Time                | 4                      |      | 4                           |      | 5                       |      | ns   |
| thck   | Clock Enable, Disable Hold Time                  | 1                      |      | 1                           |      | 1                       |      | ns   |
| tcwdd  | Write Port Clock High to Read Data Delay         | _                      | 25   | _                           | 30   |                         | 35   | ns   |

3494 tbl 08

- $1. \ \ Transition \ is \ measured \ 0mV \ from \ Low \ or \ High-impedance \ voltage \ with \ the \ Output \ Test \ Load \ (Figure \ 2).$
- 2. This parameter is guaranteed by device characterization, but is not production tested.
- 3. The Pipelined output parameters (tcyc2, tcp2) always apply to the Left Port. The Right Port uses the Pipelined tcyc2 and tcp2 when FT/PIPEDR = VIH and the Flow-Through parameters (tcyc1, tcp1) when FT/PIPEDR = VIL.

# Timing Waveform of Read Cycle for Flow-Through Output on Right Port $(\mathbf{FT}/Piped_R = VIL)$



# Timing Waveform of Left Port Write to Flow-Through Right Port Read $(\overline{\textbf{FT}}/\text{Piped}_R = \text{VIL})^{(2,3)}$



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2.  $\overline{CE}_L = \overline{CE}_R = V_{IL}, \overline{CLKEN}_L = \overline{CLKEN}_R = V_{IL}$
- 3.  $\overline{OE} = VIL$  for the reading port, port 'R'.

# Timing Waveform of Read Cycle for Pipelined Operation (Left Port; Right Port when $\overline{\bf FT}/{\rm Piped_R}={\rm Vih})^{(3)}$



- 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
- 2.  $\overline{\text{OE}}$  is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
- 3. CLKENL and CLKENR = VIL.

# Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** = VIL)



# Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled)



- $1. \quad Transition is \, measured \, 0 mV \, from \, Low \, or \, High-impedance \, voltage \, with \, the \, Output \, Test \, Load \, (Figure \, 2).$
- 2. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 3. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity.

## **Functional Description**

The IDT709149 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide very short set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal. An asynchronous output enable is provided to ease asynchronous bus interfacing.

The internal write pulse width is dependent only on the low to high transitions of the clock signal to initiate a write allowing the shortest

possible realized cycle times. Clock enable inputs are provided to stall the operation of the address and data input registers without introducing clock skew for very fast interleaved memory applications.

A HIGH on the  $\overline{\text{CE}}$  input for one clock cycle will power down the internal circuitry to reduce static power consumption.

When piplelined mode is enabled, two cycles are required with  $\overline{\text{CE}}$  LOW to reactivate the outputs.

### Truth Table I: Read/Write Control<sup>(1)</sup>

|                                         |    | Inputs      |    | Outputs            |                                                        |  |  |
|-----------------------------------------|----|-------------|----|--------------------|--------------------------------------------------------|--|--|
| Synchronous <sup>(3)</sup> Asynchronous |    |             |    |                    |                                                        |  |  |
| CLK                                     | ΖĒ | R∕ <b>W</b> | ŌĒ | I/O <sub>0-8</sub> | Mode                                                   |  |  |
| 1                                       | Н  | Х           | Х  | High-Z             | Deselected—Power Down                                  |  |  |
| 1                                       | L  | L           | Х  | DATAIN             | Selected and Write Enable                              |  |  |
| 1                                       | L  | Н           | L  | DATAout            | Read Selected and Data Output Enabled Read (1 Latency) |  |  |
| 1                                       | Х  | Х           | Н  | High-Z             | Data I/O Disabled                                      |  |  |

3494 tbl 09

# Truth Table II: Clock Enable Function Table (1)

|                   | Inp                | outs                 | Registe | r Inputs | Register Outputs <sup>(4)</sup> |         |  |
|-------------------|--------------------|----------------------|---------|----------|---------------------------------|---------|--|
| Operating Mode    | CLK <sup>(3)</sup> | CLKEN <sup>(2)</sup> | ADDR    | DATAIN   | ADDR                            | DATAout |  |
| Load "1"          | 1                  | L                    | Н       | Н        | Н                               | Н       |  |
| Load "0"          | <b>↑</b>           | L                    | L       | L        | L                               | L       |  |
| Hold (do nothing) | <b>↑</b>           | Н                    | Х       | Х        | NC                              | NC      |  |
|                   | Х                  | Н                    | Х       | Х        | NC                              | NC      |  |

NOTES:

3494 tbl 10

- 1. 'H' = HIGH voltage level steady state, 'h' = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition, 'L' = LOW voltage level steady state 'l' = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition, 'X' = Don't care, 'NC' = No change
- 2. CLKEN = VIL must be clocked in during Power-Up.
- 3. Control signals are initialted and terminated on the rising edge of the CLK, depending on their input level. When R/W and  $\overline{\text{CE}}$  are LOW, a write cycle is initiated on the LOW-to-HIGH transition of the CLK. Termination of a write cycle is done on the next LOW-to-HIGH transition of the CLK.
- 4. The register outputs are internal signals from the register inputs being clocked in or disabled by  $\overline{\text{CLKEN}}$ .

#### IDT7091495



NOTES:

 $1. \quad Contact your local sales of fice for industrial temp range for other speeds, packages and powers.\\$ 

Green parts available. For specific speeds, packages and powers contact your local sales office.
 LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice - PDN#SP-17-02

### **Datasheet Document History**

3/8/99: Initiated datasheet document history

Converted to new format

Cosmetic and typographical corrections Added additional notes to pin configurations

6/3/99: Changed drawing format 9/1/99: Removed Preliminary 11/10/99: Replaced IDT logo

5/24/00: Page 3 Increased storage temperature parameter

Clarified TA parameter

Page 5 DC Electrical parameters-changed wording from "open" to "disabled"

Changed ±200mV to 0mV in notes

01/24/02: Page 2 Added date revision for pin configuration

Page 3, 4 & 5 Removed Industrial temp footnote from all tables

Page 4 Added Industrial temp to 10ns speed in the column heading and values of DC Electrical Characteristics

Page 5 Corrected a typo in the column heading of AC Electrical Characteristics

 $Page\,5\,Added\,Industrial\,temp\,to\,10ns\,speed\,in\,the\,column\,heading\,of\,AC\,Electrical\,Characteristics$ 

Page 10 Added Industrial temp to 10ns offering in ordering information

Pages 1& 10 Replaced ™ logo with ® logo

01/29/09: Page 10 Removed "IDT" from orderable part number 04/08/15: Page 2 Removed IDT in reference to fabrication

Page 2 & 10 The package code PN80-1 changed to PN80 to match standard package codes Page 4 Corrected typo in the Typical Output Derating (Lumped Capitive Load) diagram

02/02/18: Page 10 Added Tape and Reel and Green indicators with their footnote annotations to the Ordering Information

Product Discontinuation Notice - PDN# SP-17-02

Last time buy expires June 15, 2018

03/05/20: 709149 Datasheet changed to Obsolete Status



CORPORATE HEADQUARTERS | for SALES:

6024 Silver Creek Valley Road 800-345-70 San Jose, CA 95138 fax: 408-284

800-345-7015 or 408-284-8200 fax: 408-284-2775

for Tech Support: 408-284-2794 DualPortHelp@idt.com

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

www.idt.com

### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/