









LM<sub>10</sub>

SNOSBH4E-MAY 1998-REVISED OCTOBER 2015

# LM10 Operational Amplifier and Voltage Reference

#### **Features**

Input Offset Voltage: 2 mV (Maximum) Input Offset Current: 0.7 nA (Maximum) Input Bias Current: 20 nA (Maximum) Reference Regulation: 0.1% (Maximum)

Offset Voltage Drift: 2 µV/°C Reference Drift: 0.002%/°C

# **Applications**

Remote Amplifiers

**Battery-Level Indicators** 

Thermocouple Transmitters

Voltage and Current regulators

# **Description**

The LM10 series are monolithic linear ICs consisting of a precision reference, an adjustable reference buffer and an independent, high-quality operational

The unit can operate from a total supply voltage as low as 1.1 V or as high as 40 V, drawing only 270 µA. A complementary output stage swings within 15 mV of the supply terminals or will deliver ±20-mA output current with ±0.4-V saturation. Reference output can be as low as 200 mV.

The circuit is recommended for portable equipment and is completely specified for operation from a single power cell. In contrast, high output-drive capability, both voltage and current, along with thermal overload protection, suggest it in demanding general-purpose applications.

The device is capable of operating in a floating mode, independent of fixed supplies. It can function as a remote comparator, signal conditioner, SCR controller or transmitter for analog signals, delivering the processed signal on the same line used to supply power. It is also suited for operation in a wide range of voltage and current regulator applications, from low voltages to several hundred volts, providing greater precision than existing ICs.

This series is available in the three standard temperature ranges, with the commercial part having relaxed limits. In addition, a low-voltage specification (suffix L) is available in the limited temperature ranges at a cost savings.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)     |
|-------------|-----------|---------------------|
|             | SOIC (14) | 8.992 mm × 7.498 mm |
| LM10        | SDIP (8)  | 8.255 mm × 8.255 mm |
|             | PDIP (8)  | 9.81 mm × 6.35 mm   |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Operational Amplifier Schematic**



(Pin numbers are for 8-pin packages)

**Page** 



#### **Table of Contents**

| 1 | Features 1                                |    | 7.4 Device Functional Modes          |    |
|---|-------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                            | 8  | Application and Implementation       | 18 |
| 3 | Description 1                             |    | 8.1 Application Information          | 18 |
| 4 | Revision History2                         |    | 8.2 Typical Application              | 18 |
| 5 | Pin Configuration and Functions3          |    | 8.3 System Examples                  | 19 |
| 6 | Specifications4                           | 9  | Power Supply Recommendations         | 2  |
| ٠ | 6.1 Absolute Maximum Ratings              | 10 | Layout                               | 2  |
|   | 6.2 Recommended Operating Conditions      |    | 10.1 Layout Guidelines               | 2  |
|   | 6.3 Thermal Information                   |    | 10.2 Layout Example                  | 2  |
|   | 6.4 Electrical Characteristics LM10/LM10B | 11 | Device and Documentation Support     |    |
|   | 6.5 Electrical Characteristics, LM10C     |    | 11.1 Device Support                  |    |
|   | 6.6 Electrical Characteristics, LM10BL    |    | 11.2 Documentation Support           | 2  |
|   | 6.7 Electrical Characteristics, LM10CL    |    | 11.3 Community Resources             | 2  |
|   | 6.8 Typical Characteristics               |    | 11.4 Trademarks                      | 2  |
| 7 | Detailed Description                      |    | 11.5 Electrostatic Discharge Caution | 2  |
| • | 7.1 Overview                              |    | 11.6 Glossary                        | 29 |
|   | 7.2 Functional Block Diagram              | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.3 Feature Description                   |    | Information                          | 29 |
|   |                                           |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision D (March 2013) to Revision E Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1

#### Changes from Revision C (March 2013) to Revision D Page

Submit Documentation Feedback



# 5 Pin Configuration and Functions





#### Pin Functions — 8-Pin SDIP or PDIP

| PIN                |     | 1/0 | DECORIDATION                                |
|--------------------|-----|-----|---------------------------------------------|
| NAME               | NO. | I/O | DESCRIPTION                                 |
| Balance            | 5   | 1   | Used for offset nulling                     |
| Op Amp Input (+)   | 3   | I   | Noninverting input of operational amplifier |
| Op Amp Input (–)   | 2   | I   | Inverting input of operational amplifier    |
| Op Amp Output      | 6   | 0   | Output terminal of operational amplifier    |
| Reference Feedback | 8   | I   | Feedback terminal of reference              |
| Reference Output   | 1   | 0   | Output terminal of reference                |
| V+                 | 7   | I   | Positive supply voltage                     |
| V–                 | 4   | I   | Negative supply voltage                     |

#### NPA Package 14-Pin SOIC Top View



#### Pin Functions — 14-Pin SOIC

| PIN                |                    | 1/0 | DECORIDATION                                |
|--------------------|--------------------|-----|---------------------------------------------|
| NAME               | NO.                | I/O | DESCRIPTION                                 |
| Balance            | 9                  | I   | Used for offset nulling                     |
| NC                 | 1, 2, 7, 8, 14, 13 | _   | No connection                               |
| Op Amp Input (–)   | 4                  | I   | Inverting input of operational amplifier    |
| Op Amp Input (+)   | 5                  | I   | Noninverting input of operational amplifier |
| Op Amp Output      | 10                 | 0   | Output terminal of operational amplifier    |
| Reference Feedback | 12                 | 1   | Feedback terminal of reference              |
| Reference Output   | 3                  | 0   | Output terminal of reference                |
| V+                 | 11                 | I   | Positive supply voltage                     |
| V–                 | 6                  | I   | Negative supply voltage                     |

Product Folder Links: LM10



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

See (1)(2)(3)

|                                       |                  |                          | MIN I          | MAX  | UNIT |
|---------------------------------------|------------------|--------------------------|----------------|------|------|
| Tatal averality valtage               | LM10/LM10B/LM100 |                          |                | 45   | V    |
| Total supply voltage                  | LM10BL/LM10CL    |                          |                | 7    | V    |
| LM10/LM10B/LM10C                      |                  |                          | ±40            | V    |      |
| Differential input voltage (4)        | LM10BL/LM10CL    |                          |                | ±7   | V    |
| Power dissipation <sup>(5)</sup>      |                  |                          | Internally lim | ited |      |
| Output short-circuit duration         | 1 <sup>(6)</sup> |                          | Continuou      | s    |      |
|                                       | ТО               | Soldering (10 seconds)   |                | 300  | °C   |
| Load tomporature                      |                  | Soldering (10 seconds)   |                | 260  | °C   |
| Lead temperature                      | DIP              | Vapor phase (60 seconds) |                | 215  | °C   |
|                                       |                  | Infrared (15 seconds)    |                | 220  | °C   |
|                                       | LM10             |                          |                | 150  | °C   |
| Maximum junction temperature          | LM10B            |                          |                | 100  | °C   |
| tomporatoro                           | LM10C            |                          |                | 85   | °C   |
| Storage temperature, T <sub>stg</sub> | •                |                          | -55            | 150  | °C   |

- (1) Refer to RETS10X for LM10H military specifications.
- (2) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) The Input voltage can exceed the supply voltages provided that the voltage from the input to any other terminal does not exceed the maximum differential input voltage and excess dissipation is accounted for when V<sub>IN</sub> < V<sup>-</sup>.
- (5) The maximum, operating-junction temperature is 150°C for the LM10, 100°C for the LM10B(L) and 85°C for the LM10C(L). At elevated temperatures, devices must be derated based on package thermal resistance.
- (6) Internal thermal limiting prevents excessive heating that could result in sudden failure, but the IC can be subjected to accelerated stress with a shorted output and worst-case conditions.

#### 6.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  | · · · · · · · · · · · · · · · · · · ·  | ,    |             |      |
|------------------|----------------------------------------|------|-------------|------|
|                  |                                        | MIN  | NOM MAX     | UNIT |
| Vs               | Supply input voltage range (V–) – (V+) | 1.2  | 40          | V    |
| $V_{CM}$         | Common-mode voltage                    | (V–) | (V+) - 0.85 | ٧    |
| V <sub>REF</sub> | Reference voltage                      |      | 0.2         | V    |
| I <sub>REF</sub> | Reference current                      | 0    | 1           | mA   |

#### 6.3 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>             | NEV (SDIP) | NPA (SOIC) | P (PDIP) | UNIT |
|----------------------|-------------------------------------------|------------|------------|----------|------|
|                      |                                           | 8 PINS     | 14 PINS    | 8 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance    | 150        | 90         | 87       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 45         | _          | _        | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: LM10



#### 6.4 Electrical Characteristics LM10/LM10B

T = 25°C unless otherwise specified (1)

| PARAMETER                           | TEST CONDITIONS                                                                                                                 | MIN | TYP    | MAX    | UNIT   |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------|--------|
| land to affect welled               | T <sub>J</sub> =25°C                                                                                                            |     | 0.3    | 2      | mV     |
| Input offset voltage                | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                     |     |        | 3      | mV     |
| 11                                  | T <sub>J</sub> =25°C                                                                                                            |     | 0.25   | 0.7    | nA     |
| Input offset current <sup>(2)</sup> | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                           |     |        | 1.5    | nA     |
| Lancat Indian account               | T <sub>J</sub> =25°C                                                                                                            |     | 10     | 20     | nA     |
| Input bias current                  | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                           |     |        | 30     | nA     |
| L                                   | T <sub>J</sub> =25°C                                                                                                            | 250 | 500    |        | kΩ     |
| Input resistance                    | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                           | 150 |        |        | kΩ     |
|                                     | $V_S = \pm 20 \text{ V}, I_{OUT} = 0$                                                                                           | 120 | 400    |        | V/mV   |
|                                     | $V_{OUT} = \pm 19.95 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                      | 80  |        |        | V/mV   |
|                                     | V <sub>S</sub> = ±20 V, V <sub>OUT</sub> = ±19.4 V                                                                              | 50  | 130    |        | V/mV   |
|                                     | $I_{OUT} = \pm 20 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                        | 20  |        |        | V/mV   |
| Large signal voltage                | $I_{OUT} = \pm 15 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                        | 20  |        |        | V/mV   |
| gain                                | $V_S = \pm 0.6 \text{ V}, I_{OUT} = \pm 2 \text{ mA}$                                                                           | 1.5 | 3      |        | V/mV   |
|                                     | $V_S = \pm 0.65 \text{ V}, I_{OUT} = \pm 2 \text{ mA}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                 | 1.5 | 3      |        | V/mV   |
|                                     | $V_{OUT} = \pm 0.4 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                        | 0.5 |        |        | V/mV   |
|                                     | $V_{OUT} = \pm 0.3 \text{ V, } V_{CM} = -0.4 \text{ V, } T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)})$                    | 0.5 |        |        | V/mV   |
|                                     | $1.2 \text{ V} \leq \text{V}_{\text{OUT}} \leq 40 \text{ V}, \text{ R}_{\text{L}} = 1.1 \text{ k}\Omega$                        | 14  | 33     |        | V/mV   |
|                                     | $1.3 \text{ V} \le V_{OUT} \le 40 \text{ V}, R_L = 1.1 \text{ k}\Omega, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)})$       | 14  | 33     |        | V/mV   |
| Shunt gain <sup>(3)</sup>           | $0.1 \text{ mA} \le I_{OUT} \le 5 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)})$                               | 6   |        |        | V/mV   |
| ŭ                                   | $1.5 \text{ V} \le \text{V}^+ \le 40 \text{ V}, \text{ R}_{\text{L}} = 250 \Omega$                                              | 8   | 25     |        | V/mV   |
|                                     | $0.1 \text{ mA} \le I_{OUT} \le 20 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)})$                              | 4   |        |        | V/mV   |
|                                     | -20 V ≤ V <sub>CM</sub> ≤ 19.15 V                                                                                               | 93  | 102    |        | dB     |
| Common-mode                         | $-20 \text{ V} \le V_{CM} \le 19 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                          | 93  | 102    |        | dB     |
| rejection                           | $V_S = \pm 20 \text{ V}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)})$                                                      | 87  |        |        | dB     |
|                                     | -0.2 V ≥ V <sup>-</sup> ≥ -39 V                                                                                                 | 90  | 96     |        | dB     |
|                                     | $V^{+} = 1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                | 84  |        |        | dB     |
| Supply-voltage                      | $V^{+} = 1.1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)})$                                                     | 84  |        |        | dB     |
| rejection                           | 1 V ≤ V <sup>+</sup> ≤ 39.8 V                                                                                                   | 96  | 106    |        | dB     |
|                                     | 1.1 V $\leq$ V <sup>+</sup> $\leq$ 39.8 V, T <sub>MIN</sub> $\leq$ T <sub>J</sub> $\leq$ T <sub>MAX</sub> (see <sup>(1)</sup> ) | 96  | 106    |        | dB     |
|                                     | $V^- = -0.2 \text{ V}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                 | 90  |        |        | dB     |
| Offset voltage drift                | - / WINV U WINV ( /                                                                                                             |     | 2      |        | μV/°C  |
| Offset current drift                |                                                                                                                                 |     | 2      |        | pA/°C  |
| Bias current drift                  | T <sub>C</sub> < 100°C                                                                                                          |     | 60     |        | pA/°C  |
|                                     | $1.2 \text{ V} \le \text{V}_{\text{S}} \le 40 \text{ V}$                                                                        |     | 0.001  | 0.003  | %/V    |
| Line regulation                     | 1.3 V $\leq$ V <sub>S</sub> $\leq$ 40 V, T <sub>MIN</sub> $\leq$ T <sub>J</sub> $\leq$ T <sub>MAX</sub> (see <sup>(1)</sup> )   |     | 0.001  | 0.003  | %/V    |
|                                     | $0 \le I_{REF} \le 1 \text{ mA}, V_{REF} = 200 \text{ mV}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)})$                  |     | 0.001  | 0.006  | %/V    |
|                                     | $0 \le I_{REF} \le 1 \text{ mA}$                                                                                                |     | 0.01%  | 0.1%   | , 5/ 1 |
| Load regulation                     | $V^{+} - V_{REF} \ge 1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                    |     | 0.0170 | 0.15%  |        |
| Load regulation                     | • • HEF = • • • • MIN = • J = • MAX (300 • )                                                                                    |     |        | 0.10/0 |        |

<sup>(1)</sup> These specifications apply for  $V^- \le V_{CM} \le V^+ - 0.85 \text{ V}$ , 1 V ( $T_{MIN} \le T_J \le T_{MAX}$ ), 1.2 V, 1.3 V ( $T_{MIN} \le T_J \le T_{MAX}$ )  $< V_S \le V_{MAX}$ ,  $V_{REF} = 0.2 \text{ V}$  and  $0 \le I_{REF} \le 1$  mA, unless otherwise specified:  $V_{MAX} = 40 \text{ V}$  for the standard part and 6.5 V for the low voltage part. The full-temperature-range operation is  $-55^{\circ}\text{C}$  to 125°C for the LM10,  $-25^{\circ}\text{C}$  to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients ( $\tau_1 \approx 20$  ms), die heating ( $\tau_2 \approx 0.2$  s) or package heating. Gradient effects are small and tend to offset the electrical error (see curves). For  $T_J > 90^{\circ}\text{C}$ ,  $I_{OS}$  may exceed 1.5 nA for  $I_{CM} = I_{CM} =$ 

Copyright © 1998-2015, Texas Instruments Incorporated

This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sup>+</sup> terminal of the IC and input common mode is referred to V<sup>-</sup> (see System Examples). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



## **Electrical Characteristics LM10/LM10B (continued)**

T<sub>.I</sub>=25°C unless otherwise specified<sup>(1)</sup>

| PARAMETER               | TI                                                          | EST CONDITIONS                                              | MIN | TYP   | MAX | UNIT |
|-------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-----|-------|-----|------|
| A manufification and in |                                                             | T <sub>J</sub> =25°C                                        | 50  | 75    |     | V/mV |
| Amplifier gain          | 0.2 V ≤ V <sub>REF</sub> ≤ 35 V                             | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ | 23  |       |     | V/mV |
| Feedback sense          | T <sub>J</sub> =25°C                                        |                                                             | 195 | 200   | 205 | mV   |
| voltage                 | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |                                                             | 194 |       | 206 | mV   |
| Feedback current        | T <sub>J</sub> =25°C                                        |                                                             |     | 20    | 50  | nA   |
|                         | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |                                                             |     |       | 65  | nA   |
| Reference drift         |                                                             |                                                             |     | 0.002 |     | %/°C |
| Cumply ourrant          | T <sub>J</sub> =25°C                                        |                                                             |     | 270   | 400 | μΑ   |
| Supply current          | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |                                                             |     |       | 500 | μΑ   |
|                         | 101/21/2401/                                                | T <sub>J</sub> =25°C                                        |     | 15    |     |      |
| Supply current change   | $1.2 \text{ V} \leq \text{V}_{\text{S}} \leq 40 \text{ V}$  | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |     |       | 75  | μA   |
|                         | 101/21/2401/                                                | T <sub>J</sub> =25°C                                        |     | 15    |     |      |
|                         | $1.3 \text{ V} \le \text{V}_{\text{S}} \le 40 \text{ V}$    | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |     |       | 75  | μΑ   |

#### 6.5 Electrical Characteristics, LM10C

T<sub>.I</sub>=25°C unless otherwise specified<sup>(1)</sup>

| PARAMETER                           | TEST CONDITIONS                                                                                                                                             | MIN  | TYP | MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Input offset voltage                | T <sub>J</sub> =25°C                                                                                                                                        |      | 0.5 | 4   | mV   |
| Input offset voltage                | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                                 |      |     | 5   | mV   |
| Input offset current <sup>(2)</sup> | T <sub>J</sub> =25°C                                                                                                                                        |      | 0.4 | 2   | nA   |
| input onset current                 | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                                 |      |     | 3   | nA   |
| Input bias current                  | T <sub>J</sub> =25°C                                                                                                                                        |      | 12  | 30  | nA   |
| input bias current                  | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                                 |      |     | 40  | nA   |
| Input resistance                    | T <sub>J</sub> =25°C                                                                                                                                        | 150  | 400 |     | kΩ   |
| input resistance                    | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                                 | 115  |     |     | kΩ   |
|                                     | $V_S = \pm 20 \text{ V}, I_{OUT} = 0$                                                                                                                       | 80   | 400 |     | V/mV |
|                                     | $V_{OUT} = \pm 19.95 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                  | 50   |     |     | V/mV |
|                                     | $V_S = \pm 20 \text{ V}, V_{OUT} = \pm 19.4 \text{ V}$                                                                                                      | 25   | 130 |     | V/mV |
|                                     | $I_{OUT} = \pm 20 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                    | 15   |     |     | V/mV |
| Large signal voltage gain           | $I_{OUT} = \pm 15$ mA, $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                | 15   |     |     | V/mV |
|                                     | $V_S = \pm 0.6 \text{ V}, I_{OUT} = \pm 2 \text{ mA}$                                                                                                       | 1    | 3   |     | V/mV |
|                                     | $V_S = 0.65 \text{ V}, I_{OUT} = \pm 2 \text{ mA}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                 | 1    | 3   |     | V/mV |
|                                     | $V_{OUT} = \pm 0.4 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                    | 0.75 |     |     | V/mV |
|                                     | $V_{OUT} = \pm 0.3 \text{ V}, V_{CM} = -0.4 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                           | 0.75 |     |     | V/mV |
|                                     | $1.2 \text{ V} \le \text{V}_{\text{OUT}} \le 40 \text{ V}, \text{ R}_{\text{L}} = 1.1 \text{ k}\Omega$                                                      | 10   | 33  |     | V/mV |
|                                     | 1.3 V $\leq$ V <sub>OUT</sub> $\leq$ 40 V, R <sub>L</sub> = 1.1 k $\Omega$ , T <sub>MIN</sub> $\leq$ T <sub>J</sub> $\leq$ T <sub>MAX</sub> (see $^{(1)}$ ) | 10   | 33  |     | V/mV |
| Shunt gain (3)                      | $0.1 \text{ mA} \le I_{OUT} \le 5 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                    | 6    |     |     | V/mV |
|                                     | $1.5 \text{ V} \le \text{V}^+ \le 40 \text{ V}, \text{ R}_{\text{L}} = 250 \Omega$                                                                          | 6    | 25  |     | V/mV |
|                                     | 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 20 mA, T <sub>MIN</sub> $\leq$ T <sub>J</sub> $\leq$ T <sub>MAX</sub> (see <sup>(1)</sup> )                           | 4    |     |     | V/mV |

<sup>(1)</sup> These specifications apply for  $V^- \le V_{CM} \le V^+ - 0.85 \text{ V}$ , 1 V ( $T_{MIN} \le T_J \le T_{MAX}$ ), 1.2 V, 1.3 V ( $T_{MIN} \le T_J \le T_{MAX}$ )  $< V_S \le V_{MAX}$ ,  $V_{REF} = 0.2 \text{ V}$  and  $0 \le I_{REF} \le 1$  mA, unless otherwise specified:  $V_{MAX} = 40 \text{ V}$  for the standard part and 6.5 V for the low voltage part. The full-temperature-range operation is  $-55^{\circ}\text{C}$  to 125°C for the LM10,  $-25^{\circ}\text{C}$  to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients ( $\tau_1 \approx 20$  ms), die heating ( $\tau_2 \approx 0.2$  s) or package heating. Gradient effects

Submit Documentation Feedback

Copyright © 1998-2015, Texas Instruments Incorporated

are small and tend to offset the electrical error (see curves). For  $T_J > 90^{\circ}\text{C}$ ,  $I_{OS}$  may exceed 1.5 nA for  $V_{CM} = V^-$ . With  $T_J = 125^{\circ}\text{C}$  and  $V^- \le V_{CM} \le V^- + 0.1 \text{ V}$ ,  $I_{OS} \le 5 \text{ nA}$ . This defines operation in floating applications such as the  $V_{CM} = V_{CM} = V$ terminal of the IC and input common mode is referred to V<sup>-</sup> (see System Examples). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



# **Electrical Characteristics, LM10C (continued)**

 $T_J$ =25°C unless otherwise specified<sup>(1)</sup>

| PARAMETER                | TE                                                                                                      | ST CONDITIONS                                               | MIN | TYP   | MAX   | UNIT  |
|--------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-------|-------|-------|
|                          | -20 V ≤ V <sub>CM</sub> ≤ 19.15 V                                                                       |                                                             | 90  | 102   |       | dB    |
| Common-mode rejection    | -20 V ≤ V <sub>CM</sub> ≤ 19 V                                                                          |                                                             | 90  | 102   |       | dB    |
|                          | $V_S = \pm 20 \text{ V}, T_{MIN} \leq T_J \leq T_{MAX}$                                                 | x (see <sup>(1)</sup> )                                     | 87  |       |       | dB    |
|                          | -0.2 V ≥ V <sup>-</sup> ≥ -39 V                                                                         |                                                             | 87  | 96    |       | dB    |
|                          | $V^+ = 1 V, T_{MIN} \le T_J \le T_{MAX}$ (s                                                             | see <sup>(1)</sup> )                                        | 84  |       |       | dB    |
| Committee and unique     | $V^+ = 1.1 \text{ V}, \text{ T}_{MIN} \leq \text{T}_{J} \leq \text{T}_{MAX}$                            | (see <sup>(1)</sup> )                                       | 84  |       |       | dB    |
| Supply-voltage rejection | 1 V ≤ V <sup>+</sup> ≤ 39.8 V                                                                           |                                                             | 93  | 106   |       | dB    |
|                          | 1.1 V ≤ V <sup>+</sup> ≤ 39.8 V, T <sub>MIN</sub> ≤ 7                                                   | $T_{\rm J} \le T_{\rm MAX} \ ({\rm see}^{\ (1)})$           | 93  | 106   |       | dB    |
|                          | $V^- = -0.2 \text{ V}, \text{ T}_{MIN} \leq \text{T}_{J} \leq \text{T}_{MA}$                            | <sub>IX</sub> (see <sup>(1)</sup> )                         | 90  |       |       | dB    |
| Offset voltage drift     |                                                                                                         |                                                             |     | 5     |       | μV/°C |
| Offset current drift     |                                                                                                         |                                                             |     | 5     |       | pA/°C |
| Bias current drift       | T <sub>C</sub> < 100°C                                                                                  |                                                             |     | 90    |       | pA/°C |
|                          | 1.2 V ≤ V <sub>S</sub> ≤ 40 V                                                                           |                                                             |     | 0.001 | 0.008 | %/V   |
| Line regulation          | $1.3 \text{ V} \le \text{V}_{\text{S}} \le 40 \text{ V}, \text{T}_{\text{MIN}} \le \text{T}_{\text{J}}$ | ≤ T <sub>MAX</sub> (see <sup>(1)</sup> )                    |     | 0.001 | 0.008 | %/V   |
|                          | $0 \le I_{REF} \le 1 \text{ mA}, V_{REF} = 200$                                                         | mV, $T_{MIN} \le T_J \le T_{MAX}$ (see <sup>(1)</sup> )     |     |       | 0.01  | %/V   |
|                          | 0 ≤ I <sub>REF</sub> ≤ 1 mA                                                                             |                                                             |     | 0.01% | 0.15% |       |
| Load regulation          | $V^+ - V_{REF} \ge 1 \text{ V}, T_{MIN} \le T_{J} \le$                                                  | T <sub>MAX</sub> (see <sup>(1)</sup> )                      |     |       | 0.2%  |       |
|                          | $V^+ - V_{REF} \ge 1.1 \text{ V}, T_{MIN} \le T_J$                                                      | ≤ T <sub>MAX</sub> (see <sup>(1)</sup> )                    |     |       | 0.2%  |       |
| A manadisti a va marina  | 0.07/ 47/ 4.05//                                                                                        | T <sub>J</sub> =25°C                                        | 25  | 70    |       | V/mV  |
| Amplifier gain           | 0.2 V ≤ V <sub>REF</sub> ≤ 35 V                                                                         | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ | 15  |       |       | V/mV  |
| Carella advanta valta na | T <sub>J</sub> =25°C                                                                                    |                                                             | 190 | 200   | 210   | mV    |
| Feedback sense voltage   | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                   |                                                             |     |       | 211   | mV    |
| Canalla a de accessant   | T <sub>J</sub> =25°C                                                                                    |                                                             |     | 22    | 75    | nA    |
| Feedback current         | $T_{MIN} \le T_J \le T_{MAX}$ (see <sup>(1)</sup> )                                                     |                                                             |     |       | 90    | nA    |
| Reference drift          |                                                                                                         |                                                             |     | 0.003 |       | %/°C  |
| Complete                 | T <sub>J</sub> =25°C                                                                                    |                                                             |     | 300   | 500   | μΑ    |
| Supply current           | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                             |                                                             |     |       | 570   | μΑ    |
|                          |                                                                                                         | T <sub>J</sub> =25°C                                        |     | 15    |       | ^     |
|                          | 1.2 V ≤ V <sub>S</sub> ≤ 40 V                                                                           | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |     |       | 75    | μΑ    |
| Supply current change    | 101/21/2401/                                                                                            | T <sub>J</sub> =25°C                                        |     | 15    |       |       |
|                          | $1.3 \text{ V} \leq \text{V}_{\text{S}} \leq 40 \text{ V}$                                              | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |     |       | 75    | μΑ    |



#### 6.6 Electrical Characteristics, LM10BL

T = 25°C unless otherwise specified (1)

| PARAMETER                           | TEST CO                                                                                                                                                            | ONDITIONS                                                   | MIN | TYP   | MAX   | UNIT  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-------|-------|-------|
| Input offset voltage                | T <sub>J</sub> =25°C                                                                                                                                               |                                                             |     | 0.3   | 2     | mV    |
| Input offset voltage                | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |                                                             |     |       | 3     | mV    |
| Inn. 1 off at a                     | T <sub>J</sub> =25°C                                                                                                                                               |                                                             |     | 0.1   | 0.7   | nA    |
| Input offset current <sup>(2)</sup> | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |                                                             |     |       | 1.5   | nA    |
| land thing around the               | T <sub>J</sub> =25°C                                                                                                                                               |                                                             |     | 10    | 20    | nA    |
| Input bias current                  | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                                        |                                                             |     |       | 30    | nA    |
| land the same a                     | T <sub>J</sub> =25°C                                                                                                                                               |                                                             | 250 | 500   |       | kΩ    |
| Input resistance                    | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |                                                             | 150 |       |       | kΩ    |
|                                     | $V_S = \pm 3.25 \text{ V}, I_{OUT} = 0$                                                                                                                            |                                                             | 60  | 300   |       | V/mV  |
|                                     | $V_{OUT} = \pm 3.2 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX}$ (                                                                                                     | see <sup>(1)</sup> )                                        | 40  |       |       | V/mV  |
|                                     | $V_S = \pm 3.25 \text{ V}, I_{OUT} = 10 \text{ mA}$                                                                                                                |                                                             | 10  | 25    |       | V/mV  |
|                                     | $V_{OUT} = \pm 2.75 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX}$                                                                                                      | (see <sup>(1)</sup> )                                       | 4   |       |       | V/mV  |
| Large signal voltage gain           | $V_S = \pm 0.6 \text{ V}, I_{OUT} = \pm 2 \text{ mA}$                                                                                                              |                                                             | 1.5 | 3     |       | V/mV  |
|                                     | $V_S = 0.65 \text{ V}, I_{OUT} = \pm 2 \text{ mA}, T_{MIN} \le$                                                                                                    | T <sub>J</sub> ≤ T <sub>MAX</sub> (see <sup>(1)</sup> )     | 1.5 | 3     |       | V/mV  |
|                                     | $V_{OUT} = \pm 0.4 \text{ V}, V_{CM} = -0.4 \text{ V}, T_{MII}$                                                                                                    | $_{N} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$    | 0.5 |       |       | V/mV  |
|                                     | $V_{OUT} = \pm 0.3 \text{ V}, V_{CM} = -0.4 \text{ V}, T_{MII}$                                                                                                    |                                                             | 0.5 |       |       | V/mV  |
| O (3)                               | $1.5 \text{ V} \le \text{V}^{+} \le 6.5 \text{ V}, R_{L} = 500 \Omega$                                                                                             |                                                             | 8   | 30    |       | V/mV  |
| Shunt gain (3)                      | $0.1 \text{ mA} \le I_{OUT} \le 10 \text{ mA}, T_{MIN} \le T_{J}$                                                                                                  | ≤ T <sub>MAX</sub> (see <sup>(1)</sup> )                    | 4   |       |       | V/mV  |
|                                     | $-3.25 \text{ V} \le \text{V}_{\text{CM}} \le 2.4 \text{ V}$                                                                                                       |                                                             |     |       |       | i.    |
| Common-mode rejection               | $-3.25 \text{ V} \le \text{V}_{\text{CM}} \le 2.25 \text{ V}, \text{T}_{\text{MIN}} \le \text{T}_{\text{J}} \le \text{T}_{\text{MAX}} \text{ (see }^{(1)}\text{)}$ |                                                             | 89  | 102   |       | dB    |
|                                     | $V_S = \pm 3.25 \text{ V}, T_{MIN} \le T_J \le T_{MAX}$ (s                                                                                                         | ee <sup>(1)</sup> )                                         | 83  |       |       | dB    |
|                                     | -0.2 V ≥ V <sup>-</sup> ≥ -5.4 V                                                                                                                                   |                                                             | 86  | 96    |       | dB    |
|                                     | $V^+ = 1 V$ , $T_{MIN} \le T_J \le T_{MAX}$ (see (1)                                                                                                               | ))                                                          | 80  |       |       | dB    |
| 0 1 11 1 11                         | $V^+ = 1.2 \text{ V}, T_{MIN} \le T_J \le T_{MAX}$ (see                                                                                                            | <sup>(1)</sup> )                                            | 80  |       |       | dB    |
| Supply-voltage rejection            | 1 V ≤ V <sup>+</sup> ≤ 6.3 V                                                                                                                                       |                                                             | 94  | 106   |       | dB    |
|                                     | $1.1 \text{ V} \le \text{V}^+ \le 6.3 \text{ V}, T_{MIN} \le T_{\text{J}} \le T_{\text{N}}$                                                                        | IAX (see (1))                                               | 94  | 106   |       | dB    |
|                                     | $V^-=0.2 \text{ V}, T_{MIN} \leq T_J \leq T_{MAX} \text{ (see }^{()}$                                                                                              |                                                             | 88  |       |       | dB    |
| Offset voltage drift                |                                                                                                                                                                    |                                                             |     | 2     |       | μV/°C |
| Offset current drift                |                                                                                                                                                                    |                                                             |     | 2     |       | pA/°C |
| Bias current drift                  |                                                                                                                                                                    |                                                             |     | 60    |       | pA/°C |
|                                     | 1.2 V ≤ V <sub>S</sub> ≤ 6.5 V                                                                                                                                     |                                                             |     | 0.001 | 0.01  | %/V   |
| Line regulation                     | $1.3 \text{ V} \le \text{V}_{\text{S}} \le 6.5 \text{ V}, \text{T}_{\text{MIN}} \le \text{T}_{\text{J}} \le \text{T}_{\text{M}}$                                   | <sub>IAX</sub> (see <sup>(1)</sup> )                        |     | 0.001 | 0.01  | %/V   |
|                                     | $0 \le I_{REF} \le 0.5 \text{ mA}, V_{REF} = 200 \text{ mV}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                            |                                                             |     |       | 0.02  | %/V   |
|                                     | 0 ≤ I <sub>REF</sub> ≤ 0.5 mA                                                                                                                                      |                                                             |     | 0.01% | 0.1%  |       |
| Load regulation                     | $V^+ - V_{REF} \ge 1 \text{ V}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                           |                                                             |     |       | 0.15% |       |
|                                     | $V^{+}$ - $V_{REF} \ge 1.1 \text{ V}, T_{MIN} \le T_{J} \le T_{MA}$                                                                                                |                                                             |     |       | 0.15% |       |
| A 116                               |                                                                                                                                                                    | T <sub>J</sub> =25°C                                        | 30  | 70    |       | V/mV  |
| Amplifier gain                      | 0.2 V ≤ V <sub>REF</sub> ≤ 5.5 V                                                                                                                                   | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ | 20  |       |       | V/mV  |
|                                     | T <sub>J</sub> =25°C                                                                                                                                               | ,                                                           | 195 | 200   | 205   | mV    |
| Feedback sense voltage              | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |                                                             | 194 |       | 206   | mV    |

<sup>(1)</sup> These specifications apply for  $V^- \le V_{CM} \le V^+ - 0.85 \text{ V}$ , 1 V ( $T_{MIN} \le T_J \le T_{MAX}$ ), 1.2 V, 1.3 V ( $T_{MIN} \le T_J \le T_{MAX}$ )  $< V_S \le V_{MAX}$ ,  $V_{REF} = 0.2 \text{ V}$  and  $0 \le I_{REF} \le 1$  mA, unless otherwise specified:  $V_{MAX} = 40 \text{ V}$  for the standard part and 6.5 V for the low voltage part. The full-temperature-range operation is  $-55^{\circ}\text{C}$  to 125°C for the LM10,  $-25^{\circ}\text{C}$  to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients ( $\tau_1 \approx 20$  ms), die heating ( $\tau_2 \approx 0.2$  s) or package heating. Gradient effects

Submit Documentation Feedback

Copyright © 1998-2015, Texas Instruments Incorporated

are small and tend to offset the electrical error (see curves). For  $T_J > 90^{\circ}\text{C}$ ,  $I_{OS}$  may exceed 1.5 nA for  $I_{CM} = V^{-}$ . With  $I_{J} = 125^{\circ}\text{C}$  and  $I_{CM} \le V^{-} + 0.1 \text{ V}$ ,  $I_{OS} \le 5 \text{ nA}$ . This defines peraton in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the  $I_{CM}$  to the  $I_{CM}$  connected to  $I_{CM}$  terminal of the IC and input common mode is referred to V<sup>-</sup> (see System Examples). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



# **Electrical Characteristics, LM10BL (continued)**

T<sub>J</sub>=25°C unless otherwise specified. (1)

| PARAMETER        | TEST CONDITIONS                                             | MIN | TYP   | MAX | UNIT |
|------------------|-------------------------------------------------------------|-----|-------|-----|------|
| Feedback current | T <sub>J</sub> =25°C                                        |     | 20    | 50  | nA   |
| reedback current | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |     |       | 65  | nA   |
| Reference drift  |                                                             |     | 0.002 |     | %/°C |
| Complex accessed | T <sub>J</sub> =25°C                                        |     | 260   | 400 | μΑ   |
| Supply current   | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )       |     |       | 500 | μΑ   |

### 6.7 Electrical Characteristics, LM10CL

-25°C unless otherwise specified (1)

| PARAMETER                           | TEST CONDITIONS                                                                                                                                                    | MIN  | TYP | MAX | UNIT  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| lanut offeet voltege                | T <sub>J</sub> =25°C                                                                                                                                               |      | 0.5 | 4   | mV    |
| Input offset voltage                | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |      |     | 5   | mV    |
| 1                                   | T <sub>J</sub> =25°C                                                                                                                                               |      | 0.2 | 2   | nA    |
| Input offset current <sup>(2)</sup> | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |      |     | 3   | nA    |
| lanut higa gurrant                  | T <sub>J</sub> =25°C                                                                                                                                               |      | 12  | 30  | nA    |
| Input bias current                  | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              |      |     | 40  | nA    |
| Innut registance                    | T <sub>J</sub> =25°C                                                                                                                                               | 150  | 400 |     | kΩ    |
| Input resistance                    | $T_{MIN} \le T_{J} \le T_{MAX}$ (see <sup>(1)</sup> )                                                                                                              | 115  |     |     | kΩ    |
|                                     | $V_S = \pm 3.25 \text{ V}, I_{OUT} = 0$                                                                                                                            | 40   | 300 |     | V/mV  |
|                                     | $V_{OUT} = \pm 3.2 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                           | 25   |     |     | V/mV  |
|                                     | $V_S = \pm 3.25 \text{ V}, I_{OUT} = 10 \text{ mA}$                                                                                                                | 5    | 25  |     | V/mV  |
| Lorgo signal valtago gain           | $V_{OUT} = \pm 2.75 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                          | 3    |     |     | V/mV  |
| Large signal voltage gain           | $V_S = \pm 0.6 \text{ V}, I_{OUT} = \pm 2 \text{ mA}$                                                                                                              | 1    | 3   |     | V/mV  |
|                                     | $V_S = 0.65 \text{ V}, I_{OUT} = \pm 2 \text{ mA}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                        | 1    | 3   |     | V/mV  |
|                                     | $V_{OUT} = \pm 0.4 \text{ V}, V_{CM} = -0.4 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                  | 0.75 |     |     | V/mV  |
|                                     | $V_{OUT} = \pm 0.3 \text{ V}, V_{CM} = -0.4 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                  | 0.75 |     |     | V/mV  |
| OL : (3)                            | $1.5 \text{ V} \le \text{V}^+ \le 6.5 \text{ V}, R_L = 500 \Omega$                                                                                                 | 6    | 30  |     | V/mV  |
| Shunt gain <sup>(3)</sup>           | $0.1 \text{ mA} \le I_{OUT} \le 10 \text{ mA}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                          | 4    |     |     | V/mV  |
|                                     | $-3.25 \text{ V} \le \text{V}_{\text{CM}} \le 2.4 \text{ V}$                                                                                                       | 80   | 102 |     | dB    |
| Common-mode rejection               | $-3.25 \text{ V} \le \text{V}_{\text{CM}} \le 2.25 \text{ V}, \text{T}_{\text{MIN}} \le \text{T}_{\text{J}} \le \text{T}_{\text{MAX}} \text{ (see }^{(1)}\text{)}$ | 80   | 102 |     | dB    |
|                                     | $V_S = \pm 3.25 \text{ V}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                | 74   |     |     | dB    |
|                                     | $-0.2 \text{ V} \ge \text{V}^- \ge -5.4 \text{ V}$                                                                                                                 | 80   | 96  |     | dB    |
| Supply-voltage rejection            | $V^{+} = 1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                   | 74   |     |     | dB    |
|                                     | $V^{+} = 1.2 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                 | 74   |     |     | dB    |
|                                     | 1 V ≤ V <sup>+</sup> ≤ 6.3 V                                                                                                                                       | 80   | 106 |     | dB    |
|                                     | $1.1 \text{ V} \le \text{V}^+ \le 6.3 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                        | 80   | 106 |     | dB    |
|                                     | $V^- = 0.2 \text{ V}, T_{MIN} \le T_J \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                                     | 74   |     |     | dB    |
| Offset voltage drift                |                                                                                                                                                                    |      | 5   |     | μV/°C |
| Offset current drift                |                                                                                                                                                                    |      | 5   |     | pA/°C |
| Bias current drift                  |                                                                                                                                                                    |      | 90  |     | pA/°C |

<sup>(1)</sup> These specifications apply for  $V^- \le V_{CM} \le V^+ - 0.85 \text{ V}$ , 1 V ( $T_{MIN} \le T_J \le T_{MAX}$ ), 1.2 V, 1.3 V ( $T_{MIN} \le T_J \le T_{MAX}$ )  $< V_S \le V_{MAX}$ ,  $V_{REF} = 0.2 \text{ V}$  and  $0 \le I_{REF} \le 1$  mA, unless otherwise specified:  $V_{MAX} = 40 \text{ V}$  for the standard part and 6.5 V for the low voltage part. The full-temperature-range operation is  $-55^{\circ}\text{C}$  to 125°C for the LM10,  $-25^{\circ}\text{C}$  to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients ( $\tau_1 \approx 20$  ms), die heating ( $\tau_2 \approx 0.2$  s) or package heating. Gradient effects are small and tend to offset the electrical error (see curves). For  $T_J > 90^{\circ}\text{C}$ ,  $I_{OS}$  may exceed 1.5 nA for  $I_{CM} = I_{CM} =$ 

Submit Documentation Feedback Copyright © 1998-2015, Texas Instruments Incorporated

This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sup>+</sup> terminal of the IC and input common mode is referred to V<sup>-</sup> (see System Examples). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



# **Electrical Characteristics, LM10CL (continued)**

T<sub>.I</sub>=25°C unless otherwise specified. (1)

| PARAMETER              | TEST CON                                                                                                                           | MIN                                                         | TYP   | MAX   | UNIT |      |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-------|------|------|
|                        | 1.2 V ≤ V <sub>S</sub> ≤ 6.5 V                                                                                                     |                                                             | 0.001 | 0.02  | %/V  |      |
| Line regulation        | $1.3 \text{ V} \le \text{V}_{\text{S}} \le 6.5 \text{ V}, \text{T}_{\text{MIN}} \le \text{T}_{\text{J}} \le \text{T}_{\text{MAX}}$ | (see <sup>(1)</sup> )                                       |       | 0.001 | 0.02 | %/V  |
|                        | $0 \le I_{REF} \le 0.5 \text{ mA}, V_{REF} = 200 \text{ mV},$                                                                      | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ |       |       | 0.03 | %/V  |
| Load regulation        | 0 ≤ I <sub>REF</sub> ≤ 0.5 mA                                                                                                      |                                                             | 0.01% | 0.15% |      |      |
|                        | $V^{+}-V_{REF} \ge 1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX}$ (s                                                                  |                                                             |       | 0.2%  |      |      |
|                        | $V^{+}-V_{REF} \ge 1.1 \text{ V}, T_{MIN} \le T_{J} \le T_{MAX}$                                                                   |                                                             |       | 0.2%  |      |      |
| Amplifier soin         | 0.21/21/2551/                                                                                                                      | T <sub>J</sub> =25°C                                        | 20    | 70    |      | V/mV |
| Amplifier gain         | 0.2 V ≤ V <sub>REF</sub> ≤ 5.5 V                                                                                                   | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$ | 15    |       |      | V/mV |
| Coodbook copes voltage | T <sub>J</sub> =25°C                                                                                                               | 190                                                         | 200   | 210   | mV   |      |
| Feedback sense voltage | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                        | 189                                                         |       | 211   | mV   |      |
| Coodbook ourrent       | T <sub>J</sub> =25°C                                                                                                               |                                                             | 22    | 75    | nA   |      |
| Feedback current       | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                        |                                                             |       | 90    | nA   |      |
| Reference drift        |                                                                                                                                    |                                                             | 0.003 |       | %/°C |      |
| Supply current         | T <sub>J</sub> =25°C                                                                                                               |                                                             | 280   | 500   | μΑ   |      |
|                        | $T_{MIN} \le T_{J} \le T_{MAX} \text{ (see }^{(1)}\text{)}$                                                                        |                                                             |       |       | 570  | μΑ   |

Submit Documentation Feedback



## 6.8 Typical Characteristics

#### 6.8.1 Typical Characteristics (Op Amp)











Figure 13. Output Impedance



Figure 14. Typical Stability Range



Figure 15. Large Signal Response



Figure 16. Comparator Response Time For Various Input Overdrives



Figure 17. Comparator Response Time For Various Input
Overdrives



Figure 18. Follower Pulse Response

# TEXAS INSTRUMENTS









Figure 29. Shunt Gain

# TEXAS INSTRUMENTS

#### 6.8.2 Typical Characteristics (Reference)





## 7 Detailed Description

#### 7.1 Overview

The LM10 is a dual-operational amplifier combined with a voltage reference capable of a single-supply operation down to 1.1 V. It provides high overall performance, making it ideal for many general-purpose applications. The circuit can also operate in a floating mode, powered by residual voltage, independent of fixed supplies and it is well-protected from temperature drift.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Operating Characteristics

The LM10 is specified for operation from 1.2 V to 40 V. Many of the specifications apply from –55°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in electrical characteristics tables under *Specifications* and in the *Typical Characteristics* section.

#### 7.3.2 Common-Mode Voltage Range

The input common-mode voltage range of the LM10 extends from the negative rail to 0.85 V less than the positive rail.

#### 7.3.3 Operational Amplifier

The minimum operating voltage is reduced to nearly one volt and the current gain is less affected by temperature, resulting in a fairly flat bias current over temperature.

#### 7.3.4 Voltage Reference

Second-order nonlinearities are compensated for which eliminates the bowed characteristics of conventional designs, resulting in better temperature stability.

#### 7.4 Device Functional Modes

#### 7.4.1 Floating Mode

To use the device in a floating mode, the operational amplifier output is shorted to V+ which disables the PNP portion of the output stage. Thus, with a positive input signal, neither halves of the output conducts and the current between the supply terminals is equal to the quiescent supply current. With negative input signals, the NPN portion of the output begins to turn on, reaching the short circuit current for a few hundred microvolts overdrive.

#### 7.4.2 Linear Operation

This device can also operate linearly while in the floating mode. An example of this is shown in the *Typical Application* section.

Product Folder Links: LM10



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

With heavy amplifier loading to  $V^-$ , resistance drops in the  $V^-$  lead can adversely affect reference regulation. Lead resistance can approach 1  $\Omega$ . Therefore, the common to the reference circuitry should be connected as close as possible to the package.

### 8.2 Typical Application



<sup>\*</sup> required for capacitive loading

Figure 36. Shunt Voltage Regulator

#### 8.2.1 Design Requirements

Table 1 lists the design parameters for this example.

**Table 1. Design Parameters** 

| DESIGN PARAMETERS         | EXAMPLE VALUE         |
|---------------------------|-----------------------|
| Ambient Temperature Range | -55°C to 125°C        |
| Supply Voltage Range      | 1.2 V to 40 V         |
| Common-Mode Input Range   | (V-) to (V+) - 0.85 V |

#### 8.2.2 Detailed Design Procedure

Given that the transfer function of this circuit is:

$$V_{OUT} = (1 + \frac{R_2}{R_1})V_{REF} \tag{1}$$

the output can be set between 0.2 V and the breakdown voltage of the IC by selecting an appropriate value for R2. The circuit regulates for input voltages within a saturation drop of the output (typically 0.4 V at 20 mA and 0.15 V at 5 mA). The regulator is protected from shorts or overloads by current limiting and thermal shutdown.

Product Folder Links: LM10



Typical regulation is about 0.05% load and 0.003%/V line. A substantial improvement in regulation can be effected by connecting the operational amplifier as a follower and setting the reference to the desired output voltage. This has the disadvantage that the minimum input-output differential is increased to a little more than a diode drop. If the operational amplifier were connected for a gain of 2, the output could again saturate. But this requires an additional pair of precision resistors.

The regulator in Figure 36 could be made adjustable to zero by connecting the operational amplifier to a potentiometer on the reference output. This has the disadvantage that the regulation at the lower voltage settings is not as good as it might otherwise be.

#### 8.2.3 Application Curve



Figure 37. Frequency Response

#### 8.3 System Examples

Circuit descriptions available in application note AN-211 (SNOA638).

#### 8.3.1 Operational Amplifier Offset Adjustment

(Pin numbers are for 8-pin packages)



Figure 38. Standard



Figure 39. Limited Range



(Pin numbers are for 8-pin packages)



Figure 40. Limited Range With Boosted Reference

### 8.3.2 Positive Regulators

(Pin numbers are for 8-pin packages)



Figure 41. Low Voltage



Use only electrolytic output capacitors.

Figure 43. Zero Output



Figure 42. Best Regulation



Figure 44. Current Regulator

Submit Documentation Feedback



(Pin numbers are for 8-pin packages)



Required For Capacitive Loading

Figure 45. Shunt Regulator



Figure 47. Precision Regulator



Figure 49. HV Regulator



\*Electrolytic

Figure 46. Negative Regulator



Figure 48. Laboratory Power Supply



Figure 50. Protected HV Regulator

# TEXAS INSTRUMENTS

# **System Examples (continued)**

(Pin numbers are for 8-pin packages)



\*800°C Threshold Is Established By Connecting Balance To  $V_{\text{REF}}$ .

A1 LM10 5 R2\* 10k

\*Provides Hysteresis

Figure 51. Flame Detector



Figure 52. Light Level Sensor



Figure 53. Remote Amplifier



Figure 54. Remote Thermocouple Amplifier



10 mA≤I<sub>OUT</sub>≤50 mA 500°C≤T<sub>P</sub>≤1500°C \*Gain Trim

Figure 55. Transmitter for Bridge Sensor

Figure 56. Precision Thermocouple Transmitter

Submit Documentation Feedback



(Pin numbers are for 8-pin packages)





††Level-shift Trim
\*Scale Factor Trim
†Copper Wire Wound
1 mA≤I<sub>OUT</sub>≤5 mA

 $0.01 \le \frac{I_{D2}}{I_{D1}} \le 100$ 

Figure 57. Resistance Thermometer Transmitter



 $200^{\circ}C \le T_p \le 700^{\circ}C$ 1 mA $\le I_{OUT} \le 5$  mA †Gain Trim

Figure 59. Thermocouple Transmitter

Figure 58. Optical Pyrometer



1 mA≤I<sub>OUT</sub>≤5 mA ‡50 µA≤I<sub>D</sub>≤500 µA ††Center Scale Trim †Scale Factor Trim \*Copper Wire Wound

Figure 60. Logarithmic Light Sensor



(Pin numbers are for 8-pin packages)



Figure 61. Battery-level Indicator



Flashes Above 1.2V Rate Increases With Voltage

Figure 63. Single-cell Voltage Monitor



Figure 65. Meter Amplifier



Figure 62. Battery-threshold Indicator



Flash Rate Increases Above 6V and Below 15V

Figure 64. Double-ended Voltage Monitor



\*Trim For Span †Trim For Zero

Figure 66. Thermometer

Submit Documentation Feedback



(Pin numbers are for 8-pin packages)



Figure 67. Light Meter



†Controls "Loop Gain"

Figure 69. Isolated Voltage Sensor



Z<sub>OUT</sub>~680Ω @ 5 kHz

A<sub>V</sub>≤1k

f<sub>1</sub>~100 Hz

f<sub>2</sub>~5 kHz

R<sub>L</sub>~500

\*Max Gain Trim

Figure 68. Microphone Amplifier



Figure 70. Light-Level Controller

<sup>\*</sup>Optional Frequency Shaping



(Pin numbers are for 8-pin packages)

## 8.3.3 Reference and Internal Regulator



Figure 71. Reference and Internal Regulator

Submit Documentation Feedback



## 9 Power Supply Recommendations

The LM10 is specified for operation from 1.2 V to 40 V unless otherwise stated. Many specifications apply from –55°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Specifications* section.

#### **CAUTION**

Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings* table.

# 10 Layout

### 10.1 Layout Guidelines

For best operational performance of the device, good printed-circuit board (PCB) layout practices are recommended. Low-loss, 0.1-uF bypass capacitors should be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.

## 10.2 Layout Example



Figure 72. Layout Example



# 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

#### 11.1.1.1 Definition of Terms

**Input offset voltage:** That voltage which must be applied between the input terminals to bias the unloaded output in the linear region.

**Input offset current:** The difference in the currents at the input terminals when the unloaded output is in the linear region.

**Input bias current:** The absolute value of the average of the two input currents.

**Input resistance:** The ratio of the change in input voltage to the change in input current on either input with the other grounded.

**Large signal voltage gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it.

**Shunt gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it with the output tied to the V<sup>+</sup> terminal of the IC. The load and power source are connected between the V<sup>+</sup> and V<sup>-</sup> terminals, and input common-mode is referred to the V<sup>-</sup> terminal.

**Common-mode rejection:** The ratio of the input voltage range to the change in offset voltage between the extremes.

**Supply-voltage rejection:** The ratio of the specified supply-voltage change to the change in offset voltage between the extremes.

Line regulation: The average change in reference output voltage over the specified supply voltage range.

Load regulation: The change in reference output voltage from no load to that load specified.

**Feedback sense voltage:** The voltage, referred to V<sup>-</sup>, on the reference feedback terminal while operating in regulation.

Reference amplifier gain: The ratio of the specified reference output change to the change in feedback sense voltage required to produce it.

Feedback current: The absolute value of the current at the feedback terminal when operating in regulation.

**Supply current:** The current required from the power source to operate the amplifier and reference with their outputs unloaded and operating in the linear range.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following: AN-211 New Op Amp Ideas, SNOA638

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

Submit Documentation Feedback

Copyright © 1998–2015, Texas Instruments Incorporated



#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: LM10





19-Jul-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking     | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|--------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)              |         |
| LM10BH           | ACTIVE | TO-99        | LMC     | 8    | 500  | TBD                        | Call TI          | Call TI             | -40 to 85    | ( LM10BH ~ LM10BH) | Samples |
| LM10BH/NOPB      | ACTIVE | TO-99        | LMC     | 8    | 500  | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-1-NA-UNLIM    | -40 to 85    | ( LM10BH ~ LM10BH) | Samples |
| LM10CH           | ACTIVE | TO-99        | LMC     | 8    | 500  | TBD                        | Call TI          | Call TI             | 0 to 70      | ( LM10CH ~ LM10CH) | Samples |
| LM10CH/NOPB      | ACTIVE | TO-99        | LMC     | 8    | 500  | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-1-NA-UNLIM    | 0 to 70      | ( LM10CH ~ LM10CH) | Samples |
| LM10CLN/NOPB     | ACTIVE | PDIP         | Р       | 8    | 40   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-NA-UNLIM    | 0 to 70      | LM10CLN            | Samples |
| LM10CN/NOPB      | ACTIVE | PDIP         | Р       | 8    | 40   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-NA-UNLIM    | 0 to 70      | LM<br>10CN         | Samples |
| LM10CWM          | NRND   | SOIC         | NPA     | 14   | 50   | TBD                        | Call TI          | Call TI             | 0 to 70      | LM10CWM            |         |
| LM10CWM/NOPB     | ACTIVE | SOIC         | NPA     | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | 0 to 70      | LM10CWM            | Samples |
| LM10CWMX/NOPB    | ACTIVE | SOIC         | NPA     | 14   | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | 0 to 70      | LM10CWM            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

19-Jul-2016

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Aug-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM10CWMX/NOPB | SOIC            | NPA                | 14 | 1000 | 330.0                    | 16.4                     | 10.9       | 9.5        | 3.2        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 10-Aug-2015



#### \*All dimensions are nominal

| Device        | evice Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------------|-----|------|------|-------------|------------|-------------|--|
| LM10CWMX/NOPB | SOIC               | NPA | 14   | 1000 | 367.0       | 367.0      | 38.0        |  |

# LMC (O-MBCY-W8)

# METAL CYLINDRICAL PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity