

#### Is Now Part of



## ON Semiconductor®

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer





# FSA805 — USB2.0 High-Speed (480Mbps), UART, and Audio Switch with Negative Signal Capability

#### **Features**

- 3:1 Switch Handles:
- Audio Headsets
- UART
- Up to 2 High-Full and Low-Speed USB Data
- Negative-Swing-Capable Audio Channel
- Built-in Termination Resistors for Audio Pop Reduction
- Simple Switch Control Using Two Select Pins

#### **Description**

The FSA805 is a 3:1 USB accessory switch that enables USB data, stereo/mono audio, and UART data to share a common connector port. It is designed for high-speed USB 2.0 signaling. The architecture is designed to allow audio signals to swing below ground (to -0.8V) so a common USB and headphone jack can be used for personal media players and portable peripheral devices.

The FSA805 meets both USB Rev. 2.0 and micro-USB specifications.

## **Applications**

Cell Phones, MP3 Players, PDAs

## **Ordering Information**

| Part Numb | er - | Operating<br>Temperature Range | Top Mark | © Eco Status | Package                       |
|-----------|------|--------------------------------|----------|--------------|-------------------------------|
| FSA805UM  | (    | -40 to +85°C                   | JZ       | Green        | 12-Lead Quad, UMLP, 1.8x1.8mm |

For Fairchild's definition of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs\_green.html.



Figure 1. Functional Block Diagram

## **Application Diagram**



Figure 2. Typical Application

## **Functional Description**

The FSA805 USB2.0 accessory switch is designed to consolidate wired accessories for portable devices, such as cellular telephones and portable audio players. The benefits of consolidation include reduced space requirements from a reduction of connectors and their size. The micro-USB connector, for example, reduces connector height and depth, allowing for slimmer overall designs. Using the USB industry standard and a common connector type for devices such as chargers and headsets, greatly reduces the waste associated with new phone purchases by allowing re-use of the devices.

Using just five wires for all connection types considerably reduces the cost of wired accessories and simplifies their construction. The FSA805 facilitates adopting this methodology because it is designed to redirect the DP/DM pins from the USB connector to one of three ports at the baseband's discretion.

#### **Applications with Multiple USB Controllers**

The FSA805 UART port (RxD\_HOST, TxD\_HOST) can be used as a High-speed USB interface. This allows it to operate in an application with two USB controllers (one full speed, and the other full or high speed).

In this configuration, it is recommended to configure the switches to OPEN before switching to the other (second) USB interface. The OPEN setting duration should be long enough for the accessory to go to a SE0 state, so when the switch is set to the other (second) USB port, the new controller re-enumerates.

#### **Mode Descriptions**

The FSA805 has two select pins to control the switching operations, SEL[0], and SEL[1]. Table 1 describes mode operation.

Table 1. Selection Truth Table

| SEL[1] | SEL[0] | Switch Action | Description                                                                                                                    |
|--------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0      | OPEN          | Open all switch paths (device in low-power mode) <sup>(1)</sup>                                                                |
| 0      | 1      | USB, UART     | Closes USB/UART1 path to D+/D-, default condition <sup>(2)</sup> - DP_CON connected to RxD_HOST - DM_CON connected to TxD_HOST |
| 1      | 0      | USB, UART     | Closes USB/UART2 path to D+/D DP_CON connected to DP_HOST - DM_CON connected to DM_HOST                                        |
| 1      | 1      | AUDIO         | Closes audio path to D+/D- only - DP_CON connected to R_HOST - DM_CON connected to L_HOST                                      |

#### Notes:

- 1. When the audio switch is in the OPEN position (Table 1, line1), the R and L are terminated to GND with internal termination resistors to discharge any stray capacitance that could cause audio pop.
- 2. The SELECT pins are CMOS inputs and should not be left in a floating condition. Some applications require the UART path be in the CLOSED position on power-up for initial programming of the device under test. If that condition is desired, the two SELECT pins should be pulled to the correct levels with external resistors that should exceed 100KΩ to reduce the static power consumption. In other applications, adding weak pull-down resistors to GND defaults the device to all paths open (low-power mode).

## **Pin Configuration**



Figure 3. 12-Pin, UMLP Pin Assignments (Top-Through View)

## **Pin Descriptions**

| Name            | Pin #   | Description                                                                                                           |  |  |  |  |
|-----------------|---------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| USB Interfac    | е       |                                                                                                                       |  |  |  |  |
| DP_HOST         | 2       | D+ signal, dedicated USB port to be connected to the resident USB transceiver on the phone.                           |  |  |  |  |
|                 | 3       | Can also be used for UART signaling.                                                                                  |  |  |  |  |
| DM_HOST         |         | D- signal, dedicated USB port to be connected to the resident USB transceiver on the phone.                           |  |  |  |  |
|                 | 4       | Can also be used for UART signaling.                                                                                  |  |  |  |  |
| Audio Interfa   | се      |                                                                                                                       |  |  |  |  |
| R_HOST          | 7       | Right audio channel from phone audio-out codec                                                                        |  |  |  |  |
| L_HOST          | 8       | Left audio channel from phone audio-out codec                                                                         |  |  |  |  |
| UART Interfa    | се      |                                                                                                                       |  |  |  |  |
| TxD_HOST        | 5       | Tx connection from resident UART transceiver on the phone. Can also be used for HS USB signaling.                     |  |  |  |  |
| RxD_HOST        | 6       | Rx connection from resident UART transceiver on the phone. Can also be used for HS USB signaling.                     |  |  |  |  |
| Power Interfa   | ice     |                                                                                                                       |  |  |  |  |
| V <sub>CC</sub> | 2       | Input voltage supply pin to be connected to the phone battery output                                                  |  |  |  |  |
| Connector In    | terface |                                                                                                                       |  |  |  |  |
| GND             | 9       | Ground                                                                                                                |  |  |  |  |
| DP_CON          | 11      | Connected to the USB connector D+ pin; depending on the signaling mode, this pin can share D+, R, Rxd, or MIC signals |  |  |  |  |
| DM_CON          | 10      | Connected to the USB connector D- pin; depending on the signaling mode, this pin can share D-, L, or Txd signals      |  |  |  |  |
| Switch Contro   | ol      |                                                                                                                       |  |  |  |  |
| SEL[1:0]        | 1,12    | Switch selection pins; refer to Table 1 for truth table                                                               |  |  |  |  |
|                 |         |                                                                                                                       |  |  |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol              | Param                                                         | Min.                 | Max.       | Unit                 |                      |     |  |
|---------------------|---------------------------------------------------------------|----------------------|------------|----------------------|----------------------|-----|--|
| V <sub>CC</sub>     | Supply Voltage from Battery / Baseba                          | ind                  |            | -0.5                 | 6.0                  | V   |  |
|                     |                                                               | USB                  | -1.0       | V <sub>CC</sub> +0.5 |                      |     |  |
| $V_{SW}$            | Switch I/O Voltage                                            | Stereo/Mono Audio Pa | ath Active | -1.5                 | V <sub>CC</sub> +0.5 | V   |  |
|                     |                                                               | All Other Channels   |            | -0.5                 | V <sub>CC</sub> +0.5 |     |  |
| I <sub>IK</sub>     | Input Clamp Diode Current                                     |                      |            | -50                  |                      | mA  |  |
|                     |                                                               | USB                  |            |                      | 50                   |     |  |
| I <sub>SW</sub>     | Switch I/O Current (Continuous)                               | Audio                |            | 60                   | mA                   |     |  |
|                     |                                                               | All Other Channels   |            | 50                   |                      |     |  |
|                     |                                                               | USB                  |            |                      | 150                  | mA  |  |
| I <sub>SWPEAK</sub> | Peak Switch Current (Pulsed at 1ms Duration, <10% Duty Cycle) | Audio                |            |                      | 150                  | mA  |  |
|                     | Burdien, 110% Buty Cycle)                                     | All Other Channels   |            | 150                  | mA                   |     |  |
| T <sub>STG</sub>    | Storage Temperature Range                                     |                      |            | -65                  | +150                 | °C  |  |
| $T_J$               | Maximum Junction Temperature                                  |                      |            |                      | +150                 | °C  |  |
| $T_L$               | Lead Temperature (Soldering, 10 Sec                           |                      | +260       | °C                   |                      |     |  |
|                     |                                                               | USB Connector Pins   | Air Gap    |                      | 13.0                 |     |  |
| FOD                 | IEC 61000-4-2 System                                          | (D+, D-)             | Contact    |                      | 8.0                  | 14/ |  |
| ESD                 | JEDEC JESD22-A114, Human Body Model All Pins                  |                      |            |                      | 4.5                  | kV  |  |
|                     | JEDEC JESD22-C101, Charged Device Model All Pins              |                      |            |                      | 1.5                  |     |  |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter              | Min.              | Max. | Units |   |
|-----------------|------------------------|-------------------|------|-------|---|
| V <sub>CC</sub> | Battery Supply Voltage | 2.7               | 4.4  | V     |   |
|                 |                        | USB Path Active   | 0    | 3.6   | V |
| $V_{SW}$        | Switch I/O Voltage     | Audio Path Active | -0.8 | 0.8   | V |
|                 |                        | UART Active       | 0    | 4.4   | V |
| T <sub>A</sub>  | Operating Temperature  | -40               | +85  | °C    |   |

#### **Switch Path DC Electrical Characteristics**

All typical values are at T<sub>A</sub>=25°C unless otherwise specified.

| 0                         | D                                                        | V 00                | 0                                                                 | $T_A = -40 \text{ to } +85^\circ$ |      | +85°C           | ; <u> </u> |
|---------------------------|----------------------------------------------------------|---------------------|-------------------------------------------------------------------|-----------------------------------|------|-----------------|------------|
| Symbol                    | Parameter                                                | V <sub>cc</sub> (V) | (V) Conditions                                                    |                                   | Тур. | Max.            | Unit       |
| Host Interfa              | ace Pins (SEL[1:0])                                      | •                   |                                                                   | •                                 | •    | •               | •          |
| V <sub>IH</sub>           | Input High Voltage                                       | 3.2 to 4.4          |                                                                   | 1.3                               |      |                 | V          |
| $V_{IL}$                  | Input Low Voltage                                        | 3.2 to 4.4          |                                                                   |                                   |      | 0.7             | V          |
| Switch Off                | Characteristics                                          |                     |                                                                   |                                   |      |                 |            |
| I <sub>OFF</sub>          | Power Off Leakage Current                                | 0                   | All Ports Except Audio Path V <sub>SW</sub> =0V to 4.4V, Figure 9 |                                   |      | 10              | μA         |
| USB Switc                 | h On Path                                                |                     |                                                                   | •                                 |      | •               |            |
| USB Analo                 | og Signal Range                                          | 3.2 to 4.4          |                                                                   | 0                                 |      | 3.6             | V          |
| R <sub>ONUSB</sub>        | HS Switch On Resistance <sup>(3)</sup>                   | 3.2 to 4.4          | V <sub>D+/D-</sub> =0V, 0.4V, I <sub>ON</sub> =8mA,<br>Figure 8   |                                   | 6    | 9               | Ω          |
| Audio R/L                 | Switch On Paths                                          |                     |                                                                   |                                   |      |                 |            |
| Audio Analog Signal Range |                                                          | 3.2 to 4.4          |                                                                   | -0.8                              |      | 8.0             | V          |
| R <sub>ONAUD</sub>        | Audio Switch On Resistance <sup>(3)</sup>                | 3.2 to 4.4          | V <sub>L/R</sub> =-0.8V, 0.8V, I <sub>ON</sub> =30mA,             |                                   |      | 3               | Ω          |
| R <sub>FLAT</sub>         | Audio R <sub>ON</sub> Flatness <sup>(4)</sup>            | 3.2 to 4.4          | Figure 8                                                          |                                   | 0.1  |                 | Ω          |
| R <sub>TERM</sub>         | Internal Termination<br>Resistors <sup>(5)</sup>         |                     |                                                                   |                                   | 1    |                 | kΩ         |
| UART Swit                 | tch On Path                                              |                     |                                                                   |                                   |      |                 |            |
| Analog Sig                | nal Range                                                | 3.2 to 4.4          | V <sub>SW</sub> =0V, 4.4V, I <sub>ON</sub> =8mA                   | 0                                 |      | V <sub>CC</sub> | V          |
| R <sub>ONUART</sub>       | Switch On Resistance <sup>(3)</sup>                      | 3.2 to 4.4          | V <sub>TxD/RxD</sub> =0V, 3.2V, I <sub>ON</sub> =8mA,<br>Figure 8 |                                   | 25   |                 | Ω          |
| Total Switch              | ch Current Consumption                                   |                     |                                                                   |                                   | •    | •               |            |
| I <sub>CCSL</sub>         | Battery Supply Sleep Mode<br>Average Current             | 3.2 to 4.4          | Static Current During Sleep<br>Mode (SEL[1:0]=0)                  |                                   | 10   | 15              | μA         |
| I <sub>ccwk</sub>         | Battery Supply Active Mode<br>Average Current            | 3.2 to 4.4          | Average Pulse Current (~100µs Pulse)                              |                                   | 80   | 110             | μΑ         |
| . \                       | Increase in I <sub>CCSL</sub> /I <sub>CCWK</sub> Current | 3.2 to 4.4          | $V_{SEL}$ = 2.8V and $V_{CC}$ = 4.4V                              |                                   |      | 8               | μΑ         |
| I <sub>CCSELT</sub>       | per Control Voltage and V <sub>CC</sub>                  | 3.2 (0 4.4          | $V_{SEL}$ = 1.8V and $V_{CC}$ = 4.4V                              |                                   |      | 10              | μΑ         |

#### Notes:

- 3. On resistance is determined by the voltage drop between the both sides of the switch at the indicated current through the switch.
- 4. Flatness is defined as the difference between the maximum and minimum values of on resistance over the specified range of conditions.
- 5. Guaranteed by characterization; not production tested.

## Switch Path AC Electrical Characteristics<sup>(6)</sup>

All typical value are for  $V_{CC}$  =3.8V at  $T_A$ =25°C unless otherwise specified.

| Symbol                              | Parame                        | Conditions                                                                                              | Typical                                                                         | Unit  | Figure |           |
|-------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|--------|-----------|
|                                     |                               | Audio Mode                                                                                              |                                                                                 | 4     |        | Figure 13 |
| Q                                   | Charge Injection              | UART Mode                                                                                               | 1.0nF, $V_S$ =0V, $R_S$ =0 $\Omega$                                             | 4     | рС     |           |
|                                     |                               | USB Mode                                                                                                | NS-075                                                                          | 6     |        |           |
|                                     | Active Channel Crosstalk      | Audio Mode                                                                                              | f=20kHz, $R_T$ =32 $\Omega$ , $C_L$ =0pF                                        | -95   |        |           |
|                                     | DP_CON to DM_CON              | UART Mode                                                                                               | $f=1MHz$ , $R_T=50Ω$ ,                                                          | -75   |        |           |
| Xtalk                               |                               | USB Mode                                                                                                | C <sub>L</sub> =0pF                                                             | -75   | dB     | Figure 12 |
| , tuin                              | Active Channel Crosstalk      | MIC on VBUS to<br>R_HOST, L_HOST                                                                        | f=20kHz, R <sub>T</sub> =32Ω,                                                   | -105  | QD.    | riguic 12 |
|                                     | MIC                           | MIC on DP_CON to L_HOST (DM_CON)                                                                        | C <sub>L</sub> =0pF                                                             | 100   |        |           |
|                                     | Off Isolation Rejection Ratio | Audio Path<br>L_HOST to DM_CON,<br>R_HOST to DP_CON                                                     | f=20kHz, $R_T$ =32 $\Omega$ , $C_L$ =0pF                                        | -100  |        | Figure 11 |
| O <sub>IRR</sub>                    |                               | USB Path DM_HOST to DM_CON, DP_HOST to DP_CON                                                           | f=1 MHz, $R_T$ =50Ω,                                                            | -80   | dB     |           |
|                                     |                               | UART Path TxD_HOST to DM_CON, RxD_HOST to DP_CON                                                        | C <sub>L</sub> =0pF                                                             | -85   |        |           |
| THD+N                               | Total Harmonia Distortion + A | Naisa (Audio Path)                                                                                      | 20Hz to 20kHz, R <sub>L</sub> =16Ω, Input Signal Range 1.6 $V_{PP}$             | 0.037 | %      | Figure 16 |
| THD+N Total Harmonic Distortion + I |                               | Noise (Addio Falir)                                                                                     | 20Hz to 20kHz,<br>R <sub>L</sub> =32Ω, Input<br>Signal Range 1.6V <sub>PP</sub> | 0.025 | %      | Figure 16 |
| tJ                                  | Total Jitter (USB Mode)       | $R_L$ =50 $\Omega$ , $C_L$ =50pF,<br>$t_r$ = $t_f$ =500ps (10-90%)<br>at 480Mbps<br>(PRBS= $2^{15}$ -1) | 130                                                                             | ps    | /      |           |
| BW                                  | -3db Bandwidth (USB Mode      | DPHoet/DMHoet)                                                                                          | $R_L$ =50 $\Omega$ , $C_L$ =0pF                                                 | 1150  | MHz    | Figure 10 |
| טעט                                 | -Jab Banawiath (USB MOde)     | Di Tiosa Diviliosi)                                                                                     | $R_L$ =50 $\Omega$ , $C_L$ =5pF                                                 | 550   | MHz    | Figure 10 |

#### Note:

6. Guaranteed by characterization; not production tested.

## Capacitance

| Symbol                  | Parameter                                             | V (\( \)            | Conditions                      | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ |      |      | Unit  | Eigura    |
|-------------------------|-------------------------------------------------------|---------------------|---------------------------------|---------------------------------------------|------|------|-------|-----------|
| Syllibol                | Parameter                                             | V <sub>cc</sub> (V) |                                 | Min.                                        | Тур. | Max. | Ollit | Figure    |
| C <sub>IN</sub>         | Select Pins Capacitance <sup>(7)</sup>                | 0                   | V <sub>BIAS</sub> =0.2V         |                                             | 2.0  |      | pF    | Figure 14 |
| C <sub>ON(D+, D-)</sub> | D+, D- On Capacitance<br>(HS USB Mode) <sup>(7)</sup> | 3.8                 | V <sub>BIAS</sub> =0.2V, f=1MHz |                                             | 6.5  |      | pF    | Figure 15 |

#### Note:

7. Guaranteed by characterization; not production tested.

### High Speed USB Eye Compliance Results for All FSA805 Signal Paths

The following figures show high-speed USB 2.0 eye diagrams for each path of the FSA805. Full compliance reports are available upon request. Figure 4 shows the eye diagram of the high-speed USB source used for testing of the FSA800 and FSA805 paths.



Figure 4. High-Speed Eye Diagram for Source Used for All Testing

Figure 5. USB (DP\_HOST/DM\_HOST) Path High-Speed Eye Diagram





Figure 6. UART (TxD\_HOST/RxD\_HOST) High-Speed Eye Diagram

Figure 7. Audio Path High-Speed Eye Diagram

## **Test Diagrams**



Figure 8. On Resistance



\*\*Each switch port is tested separately.

Figure 9. Off Leakage



Figure 10. Bandwidth



Figure 11. Channel Off Isolation



Figure 12. Adjacent Channel Crosstalk

## Test Diagrams (Continued)



Figure 13. Charge Injection Test



Figure 14. Channel Off Capacitance

Figure 15. Channel On Capacitance



Figure 16. Total Harmonic Distortion

## **Physical Dimensions**



#### NOTES:

- A. DIMENSIONS ARE IN MILLIMETERS.
- B. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
- C. LANDPATTERN PER IPC LANDPATTERN CALCULATOR V 2009.18.00
- D. DRAWING FILENAME: MKT-UMLP12A REVISION2

Figure 17. 12-Lead Quad, UMLP, 1.8x1.8mm

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™
Auto-SPM™
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOL™

CROSSVOL/™
CTL™
CTL™
CUrrent Transfer Logic™
DEUXPEED®
Dual Cool™
EcoSPARK®
EfficientMax™

F®
Fairchild®
Fairchild Semiconductor®

Fairchild Semiconductor®
FACT Quiet Series™
FACT®
FAST®
FastvCore™

FETBench™ FlashWriter<sup>®</sup> FPS™ F-PFS™ FRFET® Global Power Resource<sup>SM</sup>

Green FPS™ Green FPS™ e-Series™

Gmax<sup>TM</sup>
GTO<sup>TM</sup>
IntelliMAX<sup>TM</sup>
ISOPLANAR<sup>TM</sup>
MegaBuck<sup>TM</sup>
MICROCOUPLER<sup>TM</sup>

MicroFET™
MicroPak™
MicroPak2™
MillerDrive™
MotionMax™
Motion-SPM™
OptoHiT™
OPTOLOGIC®

PDP SPM™ Power-SPM™

OPTOPLANAR®

PowerTrench® PowerXS™

Programmable Active Droop™

QFET®
QS™
Quiet Series™
RapidConfigure™

Saving our world, 1mW/W/kW at a time  $^{\text{TM}}$  Signal Wise  $^{\text{TM}}$ 

SmartMax\*\*\*
SMART START\*\*
SPM®
STEALTH\*\*
SuperFET\*\*
SuperSOT\*\*-8
SuperSOT\*\*-8
SuperSOT\*\*-8
SuperMOS\*\*
SyncFET\*\*
SyncFET\*\*
SyncFLock\*\*

Sync-Lock™

SYSTEM®\*

GENERAL

The Power Franchise®

TinyBoost™
TinyBoost™
TinyBoost™
TinyCalc™
TinyCogic®
TINYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyWire™
TriFault Detect™
TRUECURRENT™
µSerDes™

SerDes\*
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NETHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Johnson V. Tornio        |                       |                                                                                                                                                                                                        |  |  |  |  |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |  |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |  |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |  |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |  |  |  |  |

Rev. 147

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative