

UC1834 UC2834 UC3834

# High Efficiency Linear Regulator

#### **FEATURES**

- Minimum VIN VOUT Less Than 0.5V At 5A Load With External Pass Device
- Equally Usable For Either Positive or Negative Regulator Design
- Adjustable Low Threshold Current Sense Amplifier
- Under And Over-Voltage Fault Alert With Programmable Delay
- Over-Voltage Fault Latch With 100mA Crowbar Drive Output

#### **DESCRIPTION**

The UC1834 family of integrated circuits is optimized for the design of low input-output differential linear regulators. A high gain amplifier and 200mA sink or source drive outputs facilitate high output current designs which use an external pass device. With both positive and negative precision references, either polarity of regulator can be implemented. A current sense amplifier with a low, adjustable, threshold can be used to sense and limit currents in either the positive or negative supply lines.

In addition, this series of parts has a fault monitoring circuit which senses both under and over-voltage fault conditions. After a user defined delay for transient rejection, this circuitry provides a fault alert output for either fault condition. In the over-voltage case, a 100mA crowbar output is activated. An over-voltage latch will maintain the crowbar output and can be used to shutdown the driver outputs. System control to the device can be accommodated at a single input which will act as both a supply reset and remote shutdown terminal. These die are protected against excessive power dissipation by an internal thermal shutdown function.

## **BLOCK DIAGRAM**



# **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Input Supply Voltage, V <sub>IN</sub> + |
|-----------------------------------------|
| Driver Current                          |
| Driver Source to Sink Voltage           |
| Crowbar Current                         |
| +1.5V Reference Output Current          |
| Fault Alert Voltage 40V                 |
| Fault Alert Current                     |
| Error Amplifier Inputs                  |
| Current Sense Inputs                    |
| O.V. Latch Output Voltage               |
| O.V. Latch Output Current               |

| Power Dissipation at TA = 25°C           | 00mW  |
|------------------------------------------|-------|
| Power Dissipation at Tc = 25°C           | 00mW  |
| Operating Junction Temperature55°C to +  | 150°C |
| Storage Temperature                      | 150°C |
| Lead Temperature (soldering, 10 seconds) | 300°C |

Note 1: Voltages are reference to VIN-, Pin 5.

Currents are positive into, negative out of the specified terminals.

Consult Packaging section of Databook for thermal limitations and considerations of package.

## **CONNECTION DIAGRAMS**



## PLCC-20, LCC-20 (TOP VIEW) Q, L Packages



| FUNCTION                | PIN |
|-------------------------|-----|
| N/C                     | 1   |
| VIN+                    | 2   |
| –2.0V REF               | 3   |
| +1.5V REF               | 4   |
| Threshold Adjust        | 5   |
| N/C                     | 6   |
| VIN-                    | 7   |
| Sense-                  | 8   |
| Sense+                  | 9   |
| N.Inv. Input            | 10  |
| N/C                     | 11  |
| Inv. Input              | 12  |
| Fault Alert             | 13  |
| Fault Delay             | 14  |
| Driver Sink             | 15  |
| N/C                     | 16  |
| Driver Source           | 17  |
| Compensation/ Shutdown  | 18  |
| O.V. Latch Output/Reset | 19  |
| Crowbar Gate            | 20  |
|                         |     |

**PACKAGE PIN FUNCTION** 

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for TA=-55°C to +125°C for the UC1834, -40°C to +85°C for the UC2834, and 0°C to +70°C for the UC3834. VIN+ = 15V, VIN- = 0V, TA = TJ.

| PARAMETER                                  | TEST CONDITIONS                                                                                                |       | UC1834<br>UC2834 |       |       | UNITS |       |       |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|------------------|-------|-------|-------|-------|-------|
|                                            |                                                                                                                | MIN   | TYP              | MAX   | MIN   | TYP   | MAX   |       |
| <b>Turn-on Characteristics</b>             |                                                                                                                |       |                  |       |       |       |       |       |
| Standby Supply Current                     |                                                                                                                |       | 5.5              | 7     |       | 5.5   | 10    | mA    |
| +1.5 Volt Reference                        |                                                                                                                |       |                  |       |       |       |       | _     |
| Output Voltage                             | T <sub>J</sub> = 25°C                                                                                          | 1.485 | 1.5              | 1.515 | 1.47  | 1.5   | 1.53  | V     |
|                                            | $T_{J(MIN)} \le T_{J} \le T_{J(MAX)}$                                                                          | 1.47  |                  | 1.53  | 1.455 |       | 1.545 |       |
| Line Regulation                            | VIN+ = 5 to 35V                                                                                                |       | 1                | 10    |       | 1     | 15    | mV    |
| Load Regulation                            | IOUT = 0 to 2mA                                                                                                |       | 1                | 10    |       | 1     | 15    | mV    |
| -2.0 Volt Reference (Note 2)               |                                                                                                                |       |                  |       |       |       |       |       |
| Output Voltage (Referenced                 | T <sub>J</sub> = 25°C                                                                                          | -2.04 | -2               | -1.96 | -2.06 | -2    | -1.94 | V     |
| to VIN <sup>+</sup> )                      | $T_{J(MIN)} \le T_{J} \le T_{J(MAX)}$                                                                          | -2.06 |                  | -1.94 | -2.08 |       | -1.92 |       |
| Line Regulation                            | VIN+ = 5 to 35V                                                                                                |       | 1.5              | 15    |       | 1.5   | 20    | mV    |
| Output Impedance                           |                                                                                                                |       | 2.3              |       |       | 2.3   |       | kΩ    |
| Error Amplifier Section                    |                                                                                                                |       |                  |       |       |       |       |       |
| Input Offset Voltage                       | Vcm = 1.5V                                                                                                     |       | 1                | 6     |       | 1     | 10    | mV    |
| Input Bias Current                         | Vcm = 1.5V                                                                                                     |       | -1               | -4    |       | -1    | -8    | μΑ    |
| Input Offset Current                       | Vcm = 1.5V                                                                                                     |       | 0.1              | 1     |       | 0.1   | 2     | μA    |
| Small Signal Open Loop Gain                | Output @ Pin 14, Pin 12 = V <sub>IN+</sub><br>Pin 13, $20\Omega$ to V <sub>IN-</sub>                           | 50    | 65               |       | 50    | 65    |       | dB    |
| CMRR                                       | $V_{CM} = 0.5 \text{ to } 33V, V_{IN} = 35V$                                                                   | 60    | 80               |       | 60    | 80    |       | dB    |
| PSRR                                       | VIN+ = 5 to 35V, VCM = 1.5V                                                                                    | 70    | 100              |       | 70    | 100   |       | dB    |
| Driver Section                             |                                                                                                                |       |                  |       |       |       | -11   | •     |
| Maximum Output Current                     |                                                                                                                | 200   | 350              |       | 200   | 350   |       | mA    |
| Saturation Voltage                         | IOUT = 100mA                                                                                                   |       | 0.5              | 1.2   |       | 0.5   | 1.5   | V     |
| Output Leakage Current                     | Pin 12 = 35V, Pin 13 = VIN-, Pin 14 = VIN-                                                                     |       | 0.1              | 50    |       | 0.1   | 50    | μΑ    |
| Shutdown Input Voltage at Pin 14           | IOUT ≤ 100μA, Pin 13 = VIN-, Pin 12 = VIN+                                                                     | 0.4   | 1                |       | 0.4   | 1     |       | ·V    |
| Shutdown Input Current at Pin 14           | Pin 14 = V <sub>IN</sub> -, Pin 12 = V <sub>IN</sub> +<br>I <sub>OUT</sub> ≤ 100μA, Pin 13 = V <sub>IN</sub> - |       | -100             | -150  |       | -100  | -150  | μΑ    |
| Thermal Shutdown (Note 3)                  |                                                                                                                |       | 165              |       |       | 165   |       | °C    |
| Fault Amplifier Section                    |                                                                                                                | -     |                  |       | -     |       | •     | -     |
| Under- and Over-Voltage<br>Fault Threshold | VCM = 1.5V, @ E/A Inputs                                                                                       | 120   | 150              | 180   | 110   | 150   | 190   | mV    |
| Common Mode Sensitivity                    | VIN+ = 35V, VCM = 1.5 to 33V                                                                                   |       | -0.4             | -0.8  |       | -0.4  | -1.0  | %/v   |
| Supply Sensitivity                         | Vcm = 1.5V, Vin+ = 5 to 35V                                                                                    |       | -0.5             | -1.0  |       | -0.5  | -1.2  | %/V   |
| Fault Delay                                |                                                                                                                | 30    | 45               | 60    | 30    | 45    | 60    | ms/μF |
| Fault Alert Output Current                 |                                                                                                                | 2     | 5                |       | 2     | 5     |       | mA    |
| Fault Alert Saturation Voltage             | IOUT = 1mA                                                                                                     |       | 0.2              | 0.5   |       | 0.2   | 0.5   | V     |
| O.V. Latch Output Current                  |                                                                                                                | 2     | 4                |       | 2     | 4     |       | mA    |
| O.V. Latch Saturation Voltage              | IOUT = 1mA                                                                                                     |       | 1.0              | 1.3   |       | 1.0   | 1.3   | V     |
| O.V. Latch Output Reset<br>Voltage         |                                                                                                                | 0.3   | 0.4              | 0.6   | 0.3   | 0.4   | 0.6   | V     |
| Crowbar Gate Current                       |                                                                                                                | -100  | -175             |       | -100  | -175  |       | mA    |
| Crowbar Gate Leakage<br>Current            | VIN+ = 35V, Pin 16 = VIN-                                                                                      |       | -0.5             | -50   |       | -0.5  | -50   | μΑ    |

Note 2: When using both the 1.5V and –2.0V references the current out of pin 3 should be balanced by an equivalent current into Pin 2. The –2.0V output will change –2.3mV per µA of imbalance.

Note 3: Thermal shutdown turns off the driver. If Pin 15 (O.V. Latch Output) is tied to Pin 14 (Compensation/Shutdown) the O.V. Latch will be reset.

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for Ta=-55°C to +125°C for the UC1834, -40°C to +85°C for the UC2834, and 0°C to +70°C for the UC3834. VIN+ = 15V, VIN- = 0V. TA = TJ

| PARAMETER                              | TEST CONDITIONS                                                      |     | UC1834<br>UC2834 |      |     | UNITS |      |     |  |
|----------------------------------------|----------------------------------------------------------------------|-----|------------------|------|-----|-------|------|-----|--|
|                                        |                                                                      | MIN | TYP              | MAX  | MIN | TYP   | MAX  |     |  |
| <b>Current Sense Amplifier Section</b> | on                                                                   |     |                  |      |     |       |      |     |  |
| Threshold Voltage                      | Pin 4 Open, VcM = VIN+ or VIN-                                       | 130 | 150              | 170  | 120 | 150   | 180  | mV  |  |
|                                        | Pin 4 = 0.5V, V <sub>CM</sub> = V <sub>IN+</sub> or V <sub>IN-</sub> | 40  | 50               | 60   | 30  | 50    | 70   |     |  |
| Threshold Supply Sensitivity           | Pin 4 Open, Vcm = VIN-, VIN+ = 5 to 35V                              |     | -0.1             | -0.3 |     | -0.1  | -0.5 | %/V |  |
| Adj. Input Current                     | Pin 4 = 0.5V                                                         |     | -2               | -10  |     | -2    | -10  | μΑ  |  |
| Sense Input Bias Current               | VCM = VIN+                                                           |     | 100              | 200  |     | 100   | 200  | μΑ  |  |
|                                        | Vcm = Vin-                                                           |     | -100             | -200 |     | -100  | -200 |     |  |









#### APPLICATION INFORMATION



Both the current sense and error amplifiers on the UC1834 are transconductance type amplifiers. As a result, their voltage gain is a direct function of the load impedance at their shared output pin, Pin 14. Their small signal voltage gain as a function of load and frequency is nominally given by;

$$AV E/A = \frac{ZL(f)}{700\Omega}$$
 and  $AV C. S./A = \frac{ZL(f)}{70\Omega}$ 

for:  $f \le 500$ kHz and  $|Z_L(f)| \le 1 M\Omega$ 

Where:

Av=Small Signal Voltage Gain to pin 14.

ZL(f) = Load Impedance at Pin 14.

The UC1834 fault delay circuitry prevents the fault outputs from responding to transient fault conditions. The delay reset latch insures that the full, user defined, delay passes before an over-voltage fault response occurs. This prevents unnecessary crowbar, or latched-off conditions, from occurring following sharp under-voltage to over-voltage transients.

The crowbar output on the UC1834 is activated following a sustained over-voltage condition. The crowbar output remains high as long as the fault condition persists, or, as long as the over-voltage latch is set. The latch is set with an over-voltage fault if the voltage at Pin 15 is above the latch reset threshold, typically 0.4V. When the latch is set, its Q— output will pull Pin 15 low through a series diode. As long as a nominal pull-up load exists, the series diode prevents Q— from pulling Pin 15 below the reset threshold. However, Pin 15 is pulled low enough to disable the driver outputs if Pins 15 and 14 are tied together. With Pin 15 and 14 common, the regulator will latch off in response to an over-voltage fault. If the fault condition is cleared and Pins 14 and 15 are momentarily pulled below the latch reset threshold, the driver outputs are re-enabled.



## **TYPICAL APPLICATIONS**





UNITRODE CORPORATION
7 CONTINENTAL BLVD. • MERRIMACK, NH 03054
TEL. (603) 424-2410 • FAX (603) 424-3460





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)                | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------------------------|---------|
| 5962-87742012A   | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>87742012A<br>UC1834L/<br>883B | Samples |
| 5962-8774201EA   | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | 5962-8774201EA<br>UC1834J/883B         | Samples |
| 5962-8774201V2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>8774201V2A<br>UC1834L<br>QMLV | Samples |
| 5962-8774201VEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | 5962-8774201VE<br>A<br>UC1834JQMLV     | Samples |
| UC1834J          | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | UC1834J                                | Samples |
| UC1834J883B      | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -55 to 125   | 5962-8774201EA<br>UC1834J/883B         | Samples |
| UC1834L          | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | UC1834L                                | Samples |
| UC1834L883B      | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>87742012A<br>UC1834L/<br>883B | Samples |
| UC2834DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | UC2834DW                               | Samples |
| UC2834DWG4       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | UC2834DW                               | Samples |
| UC2834J          | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type  | -40 to 85    | UC2834J                                | Samples |
| UC3834DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UC3834DW                               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

## PACKAGE OPTION ADDENDUM



6-Feb-2020

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1834, UC1834-SP, UC2834, UC2834M, UC3834:

Catalog: UC3834, UC1834, UC2834

Military: UC2834M, UC1834

Space: UC1834-SP

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com

# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated