# NPN Silicon Power Darlington Transistors The MJE5740 and MJE5742 Darlington transistors are designed for high-voltage power switching in inductive circuits. #### **Features** • These Devices are Pb-Free and are RoHS Compliant\* ### **Applications** - Small Engine Ignition - Switching Regulators - Inverters - Solenoid and Relay Drivers - Motor Controls ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------|-----------------------------------|-------------|-----------| | Collector–Emitter Voltage MJE5740 MJE5742 | V <sub>CEO(sus)</sub> | 300<br>400 | Vdc | | Collector–Emitter Voltage MJE5740 MJE5742 | V <sub>CEV</sub> | 600<br>800 | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | 8 | Vdc | | Collector Current – Continuous – Peak (Note 1) | I <sub>C</sub><br>I <sub>CM</sub> | 8<br>16 | Adc | | Base Current – Continuous – Peak (Note 1) | I <sub>B</sub><br>I <sub>BM</sub> | 2.5<br>5 | Adc | | Total Device Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 2<br>0.016 | W<br>W/°C | | Total Device Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 100<br>0.8 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | #### THERMAL CHARACTERISTICS | Characteristics | Symbol | Max | Unit | |------------------------------------------------------------------------------|-----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 1.25 | °C/W | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 62.5 | °C/W | | Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 5 Seconds | TL | 275 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # ON Semiconductor® www.onsemi.com POWER DARLINGTON TRANSISTORS 8 AMPERES 300-400 VOLTS 80 WATTS #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. <sup>1.</sup> Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤ 10%. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|-------------|-------------------|------| | OFF CHARACTERISTICS (Note 2) | • | | | | | | Collector–Emitter Sustaining Voltage MJE574: $(I_C = 50 \text{ mA}, I_B = 0)$ MJE574: | · CEO(sus) | 300<br>400 | _<br>_ | _<br>_ | Vdc | | Collector Cutoff Current ( $V_{CEV}$ = Rated Value, $V_{BE(off)}$ = 1.5 Vdc) ( $V_{CEV}$ = Rated Value, $V_{BE(off)}$ = 1.5 Vdc, $T_C$ = 100°C) | ICEV | _<br>_ | _<br>_ | 1<br>5 | mAdc | | Emitter Cutoff Current (V <sub>EB</sub> = 8 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | - | - | 75 | mAdc | | SECOND BREAKDOWN | | | <u>.</u> | | | | Second Breakdown Collector Current with Base Forward Biased | I <sub>S/b</sub> | See Figure 6 | | | | | Clamped Inductive SOA with Base Reverse Biased | RBSOA | See Figure 7 | | | | | ON CHARACTERISTICS (Note 2) | | | | | | | DC Current Gain ( $I_C = 0.5$ Adc, $V_{CE} = 5$ Vdc)<br>( $I_C = 4$ Adc, $V_{CE} = 5$ Vdc) | | 50<br>200 | 100<br>400 | -<br>- | - | | Collector–Emitter Saturation Voltage ( $I_C$ = 4 Adc, $I_B$ = 0.2 Adc) ( $I_C$ = 8 Adc, $I_B$ = 0.4 Adc) ( $I_C$ = 4 Adc, $I_B$ = 0.2 Adc, $I_C$ = 100°C) | | -<br>-<br>- | -<br>-<br>- | 2<br>3<br>2.2 | Vdc | | Base–Emitter Saturation Voltage ( $I_C$ = 4 Adc, $I_B$ = 0.2 Adc) ( $I_C$ = 8 Adc, $I_B$ = 0.4 Adc) ( $I_C$ = 4 Adc, $I_B$ = 0.2 Adc, $I_C$ = 100°C) | V <sub>BE(sat)</sub> | -<br>-<br>- | -<br>-<br>- | 2.5<br>3.5<br>2.4 | Vdc | | Diode Forward Voltage (Note 3) (I <sub>F</sub> = 5 Adc) | V <sub>f</sub> | _ | _ | 2.5 | Vdc | #### SWITCHING CHARACTERISTICS | Typical Resistive Load (Table 1) | | | | | | | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|---|------|---|----| | Delay Time | | t <sub>d</sub> | _ | 0.04 | _ | μS | | Rise Time | $(V_{CC} = 250 \text{ Vdc}, I_{C(pk)} = 6 \text{ A}$<br>$I_{B1} = I_{B2} = 0.25 \text{ A}, t_p = 25 \mu \text{s},$ | t <sub>r</sub> | - | 0.5 | _ | μS | | Storage Time | 1 <sub>B1</sub> = 1 <sub>B2</sub> = 0.25 A, ι <sub>p</sub> = 25 μs,<br> Duty Cycle ≤ 1%) | t <sub>s</sub> | - | 8 | _ | μS | | Fall Time | | t <sub>f</sub> | - | 2 | _ | μS | | Inductive Load, Clamped (Table 1) | | | | | | | | Voltage Storage Time | $(I_{C(pk)} = 6 \text{ A}, V_{CE(pk)} = 250 \text{ Vdc})$ | t <sub>sv</sub> | _ | 4 | _ | μs | | Crossover Time | $(I_{C(pk)} = 6 \text{ A}, V_{CE(pk)} = 250 \text{ Vdc}$<br>$I_{B1} = 0.06 \text{ A}, V_{BE(off)} = 5 \text{ Vdc})$ | t <sub>c</sub> | _ | 2 | - | μS | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ## **ORDERING INFORMATION** | Device | Package | Shipping | |----------|---------------------|-----------------| | MJE5740G | TO-220<br>(Pb-Free) | 5011-11- / D-11 | | MJE5742G | TO-220<br>(Pb-Free) | 50 Units / Rail | <sup>2.</sup> Pulse Test: Pulse Width 300 μs, Duty Cycle = 2%. <sup>3.</sup> The internal Collector–to–Emitter diode can eliminate the need for an external diode to clamp inductive loads. Tests have shown that the Forward Recovery Voltage (V<sub>f</sub>) of this diode is comparable to that of typical fast recovery rectifiers. # **TYPICAL CHARACTERISTICS** $V_{\text{CE}(\underline{p}k)}$ 90% V<sub>CE(pk</sub> 90% I<sub>C</sub> lc \_ 10% V<sub>CE(pk)</sub> $V_{CE}$ 10% 2% I<sub>C</sub> 90% I<sub>B1</sub> TIME $I_{C(pk)}$ Figure 1. Power Derating Figure 2. Inductive Switching Measurements Figure 3. DC Current Gain Figure 4. Base-Emitter Voltage Figure 5. Collector-Emitter Saturation Voltage **Table 1. Test Conditions for Dynamic Performance** | Table 1. Test Conditions for Dynamic Performance | | | | | | |--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | REVERSE BIAS SAFE OPERATING AREA AND INDUCTIVE SWITCHING | RESISTIVE<br>SWITCHING | | | | | TEST CIRCUITS | DUTY CYCLE $\leq$ 10% $_{1}^{4}$ 100 $_{1}^{4}$ $_{2}^{4}$ $_{3}^{4}$ $_{3}^{4}$ $_{3}^{4}$ $_{4}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{1}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{1}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{1}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{1}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{1}^{4}$ $_{5}^{4}$ $_{5}^{4}$ $_{7}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ $_{1}^{4}$ | +V <sub>CC</sub> R <sub>B</sub> SCOPE 1 -4 V | | | | | CIRCUIT | COIL DATA: GAP FOR 200 $\mu$ H/20 A $V_{CC} = 30 \text{ V}$ VCE(pk) = 250 Vdc FULL BOBBIN (~16 TURNS) #16 $V_{Coii} = 200 \mu$ H $V_{Cc(pk)} = 250 \text{ Vdc}$ $V_{Cc(pk)} = 6 \text{ A}$ | V <sub>CC</sub> = 250 V<br>D1 = 1N5820 OR EQUIV. | | | | | TEST WAVEFORMS | OUTPUT WAVEFORMS $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | +10 V 25 μs -9.2 V 25 μs t <sub>r</sub> , t <sub>f</sub> < 10 ns DUTY CYCLE = 1% R <sub>B</sub> AND R <sub>C</sub> ADJUSTED FOR DESIRED I <sub>B</sub> AND I <sub>C</sub> | | | | ### SAFE OPERATING AREA INFORMATION ### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 6 is based on $T_C = 25^{\circ}C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \ge 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 6 may be found at any case temperature by using the appropriate curve on Figure 1. #### **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage-current condition allowable during reverse biased turnoff. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 7 gives the complete RBSOA characteristics. The Safe Operating Area figures shown in Figures 6 and 7 are specified ratings for these devices under the test conditions shown. Figure 6. Forward Bias Safe Operating Area Figure 7. Reverse Bias Safe Operating Area ### **RESISTIVE SWITCHING PERFORMANCE** Figure 8. Turn-On Time Figure 9. Turn-Off Time ### PACKAGE DIMENSIONS **TO-220** CASE 221A-09 ISSUE AH #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI V14 EM 1982 - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. | | INCHES | | MILLIM | ETERS | |-----|--------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | В | 0.380 | 0.415 | 9.66 | 10.53 | | С | 0.160 | 0.190 | 4.07 | 4.83 | | D | 0.025 | 0.038 | 0.64 | 0.96 | | F | 0.142 | 0.161 | 3.61 | 4.09 | | G | 0.095 | 0.105 | 2.42 | 2.66 | | Н | 0.110 | 0.161 | 2.80 | 4.10 | | J | 0.014 | 0.024 | 0.36 | 0.61 | | K | 0.500 | 0.562 | 12.70 | 14.27 | | L | 0.045 | 0.060 | 1.15 | 1.52 | | N | 0.190 | 0.210 | 4.83 | 5.33 | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | R | 0.080 | 0.110 | 2.04 | 2.79 | | S | 0.045 | 0.055 | 1.15 | 1.39 | | T | 0.235 | 0.255 | 5.97 6.47 | | | J | 0.000 | 0.050 | 0.00 1.27 | | | ٧ | 0.045 | | 1.15 | | | Z | | 0.080 | | 2.04 | ## STYLE 1: PIN 1. BASE - 2. COLLECTOR - . EMITTER - 4. COLLECTOR ON Semiconductor and was a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative