

## 2.5 A Output Current, IGBT Drive Optocoupler with Desaturation Detection and Isolated Fault Sensing

#### FOD8316

#### Description

The FOD8316 is an advanced 2.5 A output current IGBT drive optocoupler capable of driving most 1200 V /150 A IGBTs. It is ideally suited for fast–switching driving of power IGBTs and MOSFETs used in motor–control inverter applications and high–performance power systems. The FOD8316 offers critical protection features necessary for preventing fault conditions that lead to destructive thermal runaway of IGBTs.

The device utilizes **onsemi**'s proprietary OPTOPLANAR® coplanar packaging technology, and optimized IC design to achieve high noise immunity, characterized by high common–mode rejection and power supply rejection specifications.

The FOD8316 consists of an integrated gate drive optocoupler featuring low R<sub>DS(ON)</sub> CMOS transistors to drive the IGBT from rail-to-rail and an integrated high-speed isolated feedback for fault sensing. The device is housed in a compact 16-pin small-outline plastic package which meets the 8 mm creepage and clearance requirements.

#### **Features**

- High Noise Immunity Characterized by Common Mode Rejection 35 kV/μs Minimum, V<sub>CM</sub> = 1500 V<sub>PEAK</sub>
- 2.5 A Peak Output Current Driving Capability for Most 1200 V / 150 A IGBTs
- Optically Isolated Fault Sensing Feedback
- "Soft" IGBT Turn-off
- Built-in IGBT Protection
  - Desaturation Detection
  - Under-Voltage Lockout (UVLO) Protection
- Wide Supply Voltage Range: 15 V to 30 V
  - P-Channel MOSFETs at Output Stage Enables Output Voltage Swing Close to the Supply Rail (Rail-to-Rail Output)
- 3.3 V / 5 V, CMOS/TTL Compatible Inputs
- High Speed
  - 250 ns Maximum Propagation Delay Over Full Operating Temperature Range
- Extended Industrial Temperate Range, -40°C to 100°C
- Safety and Regulatory Approvals
  - UL1577, 4,243 V<sub>RMS</sub> for 1 Minute
  - DIN EN/IEC 60747-5-5:
     1,414 V<sub>PEAK</sub> Working Insulation Voltage Rating
     8,000 V<sub>PEAK</sub> Transient Isolation Voltage Rating
- $R_{DS(ON)}$  of 1  $\Omega$  (Typical) Offers Lower Power Dissipation



SOIC16 W CASE 751EN

# MARKING DIAGRAM ON 8316 V OXYY KK J O

8316 = Device Number, e.g., '8316' for FOD8316

/ = DIN EN/IEC60747-5-5 Option (Only Appears on Component Ordered with this Option)

D = Plant Code, e.g., 'D'

X = Last Digit Year Code, e.g., 'E' for 2014

YY = Two Digit Work Week Ranging from '01' to '53'

KK = Lot Traceability Code

J = Package Assembly Code, e.g., 'J'

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 26 of this data sheet.

#### Features (continued)

- User-Configurable: Inverting, Non-inverting, Auto-reset, Auto-shutdown
- 8 mm Creepage and Clearance Distances

#### **Applications**

1

- Industrial Inverter
- Induction Heating
- Isolated IGBT Drive

#### **TRUTH TABLE**

| V <sub>IN+</sub> | V <sub>IN</sub> _ | UVLO (V <sub>DD2</sub> – V <sub>E</sub> ) | DESAT Detected? | FAULT | v <sub>o</sub> |
|------------------|-------------------|-------------------------------------------|-----------------|-------|----------------|
| Х                | Х                 | Active                                    | Х               | Х     | LOW            |
| Х                | Х                 | Х                                         | Yes             | LOW   | LOW            |
| LOW              | Х                 | Х                                         | Х               | Х     | LOW            |
| Х                | HIGH              | Х                                         | Х               | Х     | LOW            |
| HIGH             | LOW               | Not Active                                | No              | HIGH  | HIGH           |

#### **PIN CONFIGURATION**



Figure 1. Pin Configuration

#### **PIN DEFINITIONS**

| Pin No. | Name                | Description                                   |
|---------|---------------------|-----------------------------------------------|
| 1       | V <sub>IN+</sub>    | Non-inverting Gate Drive Control Input        |
| 2       | V <sub>IN-</sub>    | Inverting Gate-Drive Control Input            |
| 3       | $V_{DD1}$           | Positive Input Supply Voltage (3 V to 5.5 V)  |
| 4       | GND1                | Input Ground                                  |
| 5       | RESET               | FAULT Reset Input                             |
| 6       | FAULT               | Fault Output (Open Drain)                     |
| 7       | V <sub>LED1+</sub>  | LED 1 Anode (Do not connect. Leave floating.) |
| 8       | V <sub>LED1</sub> _ | LED 1 Cathode (Must be connected to ground.)  |
| 9       | $V_{SS}$            | Output Supply Voltage (Negative)              |
| 10      | $V_{SS}$            | Output Supply Voltage (Negative)              |
| 11      | V <sub>O</sub>      | Gate-Drive Output Voltage                     |
| 12      | V <sub>S</sub>      | Pull-up PMOS Transistor Source                |
| 13      | $V_{DD2}$           | Positive Output Supply Voltage                |
| 14      | DESAT               | Desaturation Voltage Input                    |
| 15      | V <sub>LED2+</sub>  | LED 2 Anode (Do not connect. Leave floating.) |
| 16      | VE                  | Output Supply Voltage / IGBT Emitter          |

#### **BLOCK DIAGRAM**



Figure 2. Block Diagram

**SAFETY AND INSULATION RATINGS** (As per DIN EN/IEC 60747–5–5, this optocoupler is suitable for "safe electrical insulation" only within the safety limit data. Compliance with the safety ratings must be ensured by means of protective circuits.)

| Symbol                | Parameter                                                                                                                                  | Min.            | Тур.      | Max. | Unit              |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|------|-------------------|
|                       | Installation Classifications per DIN VDE 0110/1.89 Table 1<br>Rated Mains Voltage < 150 V <sub>RMS</sub>                                   | -               | I–IV      | _    |                   |
|                       | Rated Mains Voltage < 300 V <sub>RMS</sub>                                                                                                 | -               | I–IV      | _    |                   |
|                       | Rated Mains Voltage < 450 V <sub>RMS</sub>                                                                                                 | -               | I–IV      | _    |                   |
|                       | Rated Mains Voltage < 600 V <sub>RMS</sub>                                                                                                 | -               | I–IV      | _    |                   |
|                       | Rated Mains Voltage < 1000 V <sub>RMS</sub>                                                                                                | -               | I–III     | -    |                   |
|                       | Climatic Classification                                                                                                                    | -               | 40/100/21 | _    |                   |
|                       | Pollution Degree (DIN VDE 0110/1.89)                                                                                                       | -               | 2         | _    |                   |
| CTI                   | Comparative Tracking Index (DIN IEC 112/VDE 0303 Part 1)                                                                                   | 175             | -         | _    |                   |
| $V_{PR}$              | Input–to–Output Test Voltage, Method b, $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ s, Partial Discharge < 5 pC | 2651            | _         | -    | V <sub>peak</sub> |
|                       | Input–to–Output Test Voltage, Method a, $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test with $t_m = 10$ s, Partial Discharge < 5 pC  | 2262            | -         | -    | V <sub>peak</sub> |
| VI <sub>ORM</sub>     | Maximum Working Insulation Voltage                                                                                                         | 1414            | -         | _    | V <sub>peak</sub> |
| V <sub>IOTM</sub>     | Highest Allowable Over Voltage                                                                                                             | 8000            | -         | _    | V <sub>peak</sub> |
|                       | External Creepage                                                                                                                          | 8.0             | -         | _    | mm                |
|                       | External Clearance                                                                                                                         | 8.0             | -         | _    | mm                |
|                       | Insulation Thickness                                                                                                                       | 0.5             | -         | _    | mm                |
| T <sub>Case</sub>     | Safety Limit Values – Maximum Values in Failure;<br>Case Temperature                                                                       | 150             | _         | _    | °C                |
| P <sub>S,INPUT</sub>  | Safety Limit Values – Maximum Values in Failure;<br>Input Power                                                                            | 100             | -         | -    | mW                |
| P <sub>S,OUTPUT</sub> | Safety Limit Values – Maximum Values in Failure;<br>Output Power                                                                           | 600             | _         | _    | mW                |
| R <sub>IO</sub>       | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V                                                                          | 10 <sup>9</sup> | -         | _    | Ω                 |

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                                                     | Parameter                                                                                          | Value                                            | Unit |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------|------|
| T <sub>STG</sub>                                           | Storage Temperature                                                                                | -40 to +125                                      | °C   |
| T <sub>OPR</sub>                                           | Operating Temperature                                                                              | -40 to +100                                      | °C   |
| T <sub>J</sub>                                             | Junction Temperature                                                                               | -40 to +125                                      | °C   |
| T <sub>SOL</sub>                                           | Lead Wave Solder Temperature (No Solder Immersion) Refer to Reflow Temperature Profile on Page 25. | 260 for 10 seconds                               | °C   |
| I <sub>FAULT</sub>                                         | Fault Output Current                                                                               | 15                                               | mA   |
| I <sub>O(PEAK)</sub>                                       | Peak Output Current (Note 1)                                                                       | 3                                                | Α    |
| V <sub>E</sub> – V <sub>SS</sub>                           | Negative Output Supply Voltage (Note 2)                                                            | 0 to 15                                          | V    |
| $V_{DD2} - V_{E}$                                          | Positive Output Supply Voltage                                                                     | -0.5 to 35 - (V <sub>E</sub> - V <sub>SS</sub> ) | V    |
| V <sub>O(peak)</sub>                                       | Gate Drive Output Voltage                                                                          | -0.5 to 35                                       | V    |
| V <sub>DD2</sub> – V <sub>SS</sub>                         | Output Supply Voltage                                                                              | -0.5 to 35                                       | V    |
| V <sub>DD1</sub>                                           | Positive Input Supply Voltage                                                                      | -0.5 to 6                                        | V    |
| V <sub>IN+</sub> , V <sub>IN-</sub> and V <sub>RESET</sub> | Input Voltages                                                                                     | –0.5 to V <sub>DD1</sub>                         | V    |
| $V_{FAULT}$                                                | Fault Pin Voltage                                                                                  | –0.5 to V <sub>DD1</sub>                         | V    |
| V <sub>S</sub>                                             | Source of Pull-up PMOS Transistor Voltage                                                          | $V_{SS}$ + 6.5 to $V_{DD2}$                      | V    |
| V <sub>DESAT</sub>                                         | DESAT Voltage                                                                                      | V <sub>E</sub> to V <sub>E</sub> + 25            | V    |
| PDI                                                        | Input Power Dissipation (Note 3, 5)                                                                | 100                                              | mW   |
| PD <sub>O</sub>                                            | Output Power Dissipation (Note 4, 5)                                                               | 600                                              | mW   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Maximum pulse width =  $10 \mu s$ , maximum duty cycle = 0.2%.
- 2. This negative output supply voltage is optional. It's only needed when negative gate drive is implemented. Refer to "<u>Dual Supply Operation Negative Bias at Vss</u>" on page 23.
- 3. No derating required across temperature range.
- 4. Derate linearly above 64°C, free air temperature at a rate of 10.2 mW/°C
- Functional operation under these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                           | Parameter                                 | Min                   | Max                   | Unit |
|----------------------------------|-------------------------------------------|-----------------------|-----------------------|------|
| T <sub>A</sub>                   | Ambient Operating Temperature             | -40                   | +100                  | °C   |
| $V_{DD1}$                        | Input Supply Voltage (Note 6)             | 3                     | 5.5                   | V    |
| $V_{DD2} - V_{SS}$               | Total Output Supply Voltage               | 15                    | 30                    | V    |
| V <sub>E</sub> - V <sub>SS</sub> | Negative Output Supply Voltage            | 0                     | 15                    | V    |
| $V_{DD2} - V_{E}$                | Positive Output Supply Voltage (Note 6)   | 15                    | $30 - (V_E - V_{SS})$ | V    |
| Vs                               | Source of Pull-up PMOS Transistor Voltage | V <sub>SS</sub> + 7.5 | $V_{DD2}$             | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

 During power up or down, it is important to ensure that V<sub>IN+</sub> remains low until both the input and output supply voltages reaches the proper recommended operating voltages to avoid any momentary instability at the output state. See also the discussion in the "<u>Time to Good Power</u>" section on page 23.

#### $\textbf{ISOLATION CHARACTERISTICS} \text{ (Apply over all recommended conditions, typical value is measured at } T_A = 25 ^{\circ}\text{C})$

| Symbol           | Parameter                      | Conditions                                                                                              | Min   | Тур              | Max | Unit             |
|------------------|--------------------------------|---------------------------------------------------------------------------------------------------------|-------|------------------|-----|------------------|
| V <sub>ISO</sub> | Input-Output Isolation Voltage | $T_A$ = 25°C, Relative Humidity < 50 %, t = 1.0 minute, $I_{I-O} \le$ 10 $\mu A, $ 50 Hz (Note 7, 8, 9) | 4,243 | 1                | 1   | V <sub>RMS</sub> |
| R <sub>ISO</sub> | Isolation Resistance           | V <sub>I-O</sub> = 500 V (Note 7)                                                                       | _     | 10 <sup>11</sup> | _   | Ω                |
| C <sub>ISO</sub> | Isolation Capacitance          | V <sub>I-O</sub> = 0 V, Freq = 1.0 MHz (Note 7)                                                         | -     | 1                | -   | pF               |

- 7. Device is considered a two terminal device: pins 1 to 8 are shorted together and pins 9 to 16 are shorted together.
- 8. 4,243 VRMS for 1-minute duration is equivalent to 5,091 VRMS for 1-second duration.
- The input-output isolation voltage is a dielectric voltage rating as per UL1577. It should not be regarded as an input-output continuous
  voltage rating. For the continuous working voltage rating refer to your equipment-level safety specification or DIN EN/IEC 60747-5-5 Safety
  and Insulation Ratings Table.

## **ELECTRICAL CHARACTERISTICS** (Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5 \text{ V}$ , $V_{DD2} - V_{SS} = 30 \text{ V}$ , $V_E - V_{SS} = 0 \text{ V}$ , and $T_A = 25^{\circ}\text{C}$ ; unless otherwise specified.)

| Symbol                                                            | Parameter                                       | Conditions                                                 | Min                    | Тур                    | Max   | Unit | Figure    |
|-------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------|------------------------|------------------------|-------|------|-----------|
| V <sub>IN+L</sub> ,<br>V <sub>IN-L</sub> ,<br>V <sub>RESETL</sub> | Logic Low Input Voltages                        |                                                            | -                      | -                      | 0.8   | V    |           |
| V <sub>IN+H</sub> ,<br>V <sub>IN-H</sub> ,<br>V <sub>RESETH</sub> | Logic High Input Voltages                       |                                                            | 2.0                    | -                      | -     | V    |           |
| I <sub>IN+L</sub> , I <sub>IN-L</sub> ,<br>I <sub>RESETL</sub>    | Logic Low Input Currents                        | V <sub>IN</sub> = 0.4 V                                    | -0.5                   | -0.001                 | -     | mA   |           |
| I <sub>FAULTL</sub>                                               | FAULT Logic Low Output Current                  | V <sub>FAULT</sub> = 0.4 V                                 | 5.0                    | 12.0                   | _     | mA   | 3, 34     |
| I <sub>FAULTH</sub>                                               | FAULT Logic High Output Current                 | $V_{FAULT} = V_{DD1}$                                      | -40                    | 0.002                  | _     | μΑ   | 34        |
| I <sub>OH</sub>                                                   | High Level Output Current                       | $V_O = V_{DD2} - 3 V$                                      | -1                     | -2.5                   | _     | Α    | 4, 9, 35  |
|                                                                   |                                                 | V <sub>O</sub> = V <sub>DD2</sub> – 6 V (Note 10)          | -2.5                   | _                      | _     | Α    | 1         |
| I <sub>OL</sub>                                                   | Low Level Output Current                        | V <sub>O</sub> = V <sub>SS</sub> + 3 V                     | 1                      | 3                      | _     | Α    | 5, 36     |
|                                                                   |                                                 | V <sub>O</sub> = V <sub>SS</sub> + 6 V (Note 11)           | 2.5                    | -                      | _     | Α    |           |
| I <sub>OLF</sub>                                                  | Low Level Output Current During Fault Condition | V <sub>O</sub> – V <sub>SS</sub> = 14 V                    | 70                     | 125                    | 170   | mA   | 6, 40     |
| V <sub>OH</sub>                                                   | High Level Output Voltage                       | I <sub>O</sub> = -100 mA (Note 12, 13, 14)                 | V <sub>S</sub> – 1.0 V | V <sub>S</sub> – 0.5 V | _     | V    | 7, 9, 37  |
| V <sub>OL</sub>                                                   | Low Level Output Voltage                        | I <sub>O</sub> = 100 mA                                    | _                      | 0.1                    | 0.5   | V    | 8, 10, 37 |
| I <sub>DD1H</sub>                                                 | High Level Supply Current                       | $V_{IN+} = V_{DD1} = 5.5 \text{ V}, V_{IN-} = 0 \text{ V}$ | _                      | 14                     | 17    | mA   | 11, 38    |
| I <sub>DD1L</sub>                                                 | Low Level Supply Current                        | $V_{IN+} = V_{IN-} = 0 \text{ V}, V_{DD1} = 5.5 \text{ V}$ | _                      | 2                      | 3     | mA   | ]         |
| I <sub>DD2H</sub>                                                 | High Level Output Supply Current                | V <sub>O</sub> = Open (Note 14)                            | _                      | 1.7                    | 3     | mA   | 12, 13,   |
| I <sub>DD2L</sub>                                                 | Low Level Output Supply Current                 | V <sub>O</sub> = Open                                      | _                      | 1.8                    | 2.8   | mA   | 39        |
| I <sub>SH</sub>                                                   | High Level Source Current                       | $I_O = 0 \text{ mA}$                                       | _                      | 0.65                   | 1.5   | mA   | 39        |
| I <sub>SL</sub>                                                   | Low Level Source Current                        | $I_O = 0 \text{ mA}$                                       | _                      | 0.6                    | 1.4   | mA   | 39        |
| I <sub>EL</sub>                                                   | V <sub>E</sub> Low Level Supply Current         |                                                            | -0.8                   | -0.5                   | _     | mA   | 15, 39    |
| I <sub>EH</sub>                                                   | V <sub>E</sub> High Level Supply Current        |                                                            | -0.5                   | -0.25                  | _     | mA   | 1         |
| I <sub>CHG</sub>                                                  | Blanking Capacitor Charge Current               | V <sub>DESAT</sub> = 2 V (Note 14, 15)                     | -0.13                  | -0.25                  | -0.33 | mA   | 14, 40    |
| I <sub>DSCHG</sub>                                                | Blanking Capacitor Discharge Current            | V <sub>DESAT</sub> = 7 V                                   | 10                     | 36                     | _     | mA   | 40        |
| V <sub>UVLO+</sub>                                                | Under Voltage Lockout Threshold                 | V <sub>O</sub> > 5 V @ 25°C                                | 10.8                   | 11.7                   | 12.7  | V    | 17, 31,   |
| V <sub>UVLO</sub> _                                               | (Note 14)                                       | V <sub>O</sub> < 5 V @ 25°C                                | 9.8                    | 10.7                   | 11.7  | V    | 41        |
| UVLO <sub>HYS</sub>                                               | Under Voltage Lockout Threshold<br>Hysteresis   | @ 25°C                                                     | 0.4                    | 1.0                    | -     | V    |           |
| V <sub>DESAT</sub>                                                | DESAT Threshold (Note 14)                       | $V_{DD2} - V_{E} > V_{ULVO-}, V_{O} < 5 \text{ V}$         | 6.0                    | 6.5                    | 7.2   | V    | 18, 40    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 10. Maximum pulse width = 10  $\mu$ s, maximum duty cycle = 0.2%.
- 11. Maximum pulse width = 4.99 ms, maximum duty cycle = 99.8%.
- 12. V<sub>OH</sub> is measured with the DC load current in this testing (Maximum pulse width = 1 ms, maximum duty cycle = 20%). When driving capacitive loads, V<sub>OH</sub> will approach V<sub>DD</sub> as I<sub>OH</sub> approaches zero units.
- 13. Positive output supply voltage (V<sub>DD2</sub> V<sub>E</sub>) should be at least 15 V to ensure adequate margin in excess of the maximum under–voltage lockout threshold, V<sub>UVLO+</sub>, of 13.5 V.
- 14. When V<sub>DD2</sub> V<sub>E</sub> > V<sub>UVLO</sub> and output state V<sub>O</sub> is allowed to go high, the DESAT detection feature is active and provides the primary source of IGBT protection. UVLO is needed to ensure DESAT detection is functional.
- 15. The blanking time,  $t_{BLANK}$ , is adjustable by an external capacitor ( $C_{BLANK}$ ), where  $t_{BLANK} = C_{BLANK} \times (V_{DESAT} / I_{CHG})$ .

### **SWITCHING CHARACTERISTICS** (Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5 \text{ V}$ , $V_{DD2} - V_{SS} = 30 \text{ V}$ , $V_E - V_{SS} = 0 \text{ V}$ , $V_A = 25 ^{\circ}\text{C}$ unless otherwise specified.)

| Symbol                     | Parameter                                                                                                              | Conditions                                                                                                                                                                                     | Min  | Тур | Max | Unit  | Figure             |
|----------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|--------------------|
| t <sub>PHL</sub>           | Propagation Delay Time to Logic Low<br>Output (Note 17)                                                                | Rg = 10 $\Omega$ , Cg = 10 nF,<br>f = 10 kHz, Duty Cycle = 50%                                                                                                                                 | _    | 140 | 250 | ns    | 19, 20,<br>21, 22, |
| <sup>t</sup> PLH           | Propagation Delay Time to Logic High<br>Output (Note 18)                                                               | (Note 16)                                                                                                                                                                                      | _    | 160 | 250 | ns    | 23, 24,<br>42, 50  |
| PWD                        | Pulse Width Distortion,<br>  t <sub>PHL</sub> - t <sub>PLH</sub>   (Note 19)                                           |                                                                                                                                                                                                | _    | 20  | 100 | ns    |                    |
| PDD Skew                   | Propagation Delay Difference<br>between Any Two Parts or Channels,<br>(t <sub>PHL</sub> – t <sub>PLH</sub> ) (Note 20) |                                                                                                                                                                                                | -150 | -   | 150 | ns    |                    |
| t <sub>R</sub>             | Output Rise Time (10% to 90%)                                                                                          |                                                                                                                                                                                                | _    | 25  | -   | ns    | 42, 50             |
| t <sub>F</sub>             | Output Fall Time (90% to 10%)                                                                                          |                                                                                                                                                                                                | _    | 25  | -   | ns    |                    |
| t <sub>DESAT(90%)</sub>    | DESAT Sense to 90% V <sub>O</sub> Delay (Note 21)                                                                      | Rg = 10 $\Omega$ , Cg = 10 nF,<br>V <sub>DD2</sub> - V <sub>SS</sub> = 30 V                                                                                                                    | _    | 450 | 700 | ns    | 25, 43             |
| t <sub>DESAT(10%)</sub>    | DESAT Sense to 10% V <sub>O</sub> Delay (Note 21)                                                                      |                                                                                                                                                                                                | _    | 2.7 | 4   | μS    | 26, 28,<br>29, 43  |
| t <sub>DESAT(FAULT)</sub>  | DESAT Sense to Low Level FAULT<br>Signal Delay (Note 22)                                                               |                                                                                                                                                                                                | _    | 1.4 | 5   | μs    | 27, 43,<br>51      |
| t <sub>DESAT(LOW)</sub>    | DESAT Sense to DESAT Low<br>Propagation Delay (Note 23)                                                                |                                                                                                                                                                                                | _    | 250 | -   | ns    | 43                 |
| t <sub>RESET</sub> (FAULT) | RESET to High Level FAULT Signal Delay (Note 24)                                                                       |                                                                                                                                                                                                | 3    | 6   | 20  | μS    | 30, 44,<br>51      |
| t <sub>DESAT</sub> (MUTE)  | DESAT Input Mute                                                                                                       |                                                                                                                                                                                                | 10   | 22  | 35  | μS    |                    |
| PW <sub>RESET</sub>        | RESET Signal Pulse Width                                                                                               |                                                                                                                                                                                                | 1.2  | _   | -   | μS    |                    |
| t <sub>UVLO</sub> ON       | UVLO Turn On Delay (Note 25)                                                                                           | V <sub>DD2</sub> = 20 V in 1.0 ms Ramp                                                                                                                                                         | -    | 4   | -   | μs    | 31, 45             |
| t <sub>UVLO</sub> OFF      | UVLO Turn Off Delay (Note 26)                                                                                          |                                                                                                                                                                                                | _    | 3   | -   | μS    |                    |
| t <sub>GP</sub>            | Time to Good Power (Note 27)                                                                                           | V <sub>DD2</sub> = 0 to 30 V in 10 μs<br>Ramp                                                                                                                                                  | _    | 2.5 | -   | μs    | 32, 33,<br>45      |
| CM <sub>H</sub>            | Common Mode Transient Immunity at<br>Output High                                                                       | $\begin{split} & T_{A} = 25^{\circ}\text{C}, \ V_{DD1} = 5 \ \text{V}, \\ & V_{DD2} = 25 \ \text{V}, \ V_{SS} = \text{Ground}, \\ & V_{CM} = 1500 \ \text{Vpk} \ (\text{Note 28}) \end{split}$ | 35   | 50  | _   | kV/μs | 47, 48             |
| CM <sub>L</sub>            | Common Mode Transient Immunity at<br>Output Low                                                                        | $\begin{split} & T_{A} = 25^{\circ}\text{C}, \ V_{DD1} = 5\text{V}, \\ & V_{DD2} = 25 \ \text{V}, \ V_{SS} = \text{Ground}, \\ & V_{CM} = 1500 \ \text{Vpk} \ (\text{Note 29}) \end{split}$    | 35   | 50  | _   | kV/μs | 46, 49             |

- 16. This load condition approximates the gate load of a 1200 V / 150 A IGBT.
- 17. Propagation delay t<sub>PHL</sub> is measured from the 50% level on the falling edge of the input pulse (V<sub>IN+</sub>, V<sub>IN-</sub>) to the 50% level of the falling edge of the V<sub>O</sub> signal. Refer to Figure 50.
- 18. Propagation delay t<sub>PLH</sub> is measured from the 50% level on the rising edge of the input pulse (V<sub>IN+</sub>, V<sub>IN-</sub>) to the 50% level of the rising edge of the V<sub>O</sub> signal. Refer to Figure 50.
- 19. PWD is defined as  $|t_{PHL} t_{PLH}|$  for any given device.
- 20. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two FOD8316 parts under same operating conditions with equal loads.
- 21. This is the amount of time the DESAT threshold must be exceeded before V<sub>O</sub> begins to go LOW. This is supply voltage dependent. See Figure 51.
- 22. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes LOW. See Figure 51.
- 23. The length of time the DESAT threshold must be exceeded before V<sub>O</sub> begins to go LOW, and the FAULT output begins to go LOW. See Figure 51.
- 24. The length of time from when RESET is asserted LOW, until FAULT output goes HIGH. See Figure 51.

- 25. The UVLO turn–on delay,  $t_{UVLO\ ON}$ , is measured from  $V_{UVLO+}$  threshold voltage of the output supply voltage ( $V_{DD2}$ ) to the 5 V level of the rising edge of the  $V_O$  signal.
- 26. The UVLO turn-off delay, t<sub>UVLO OFF</sub>, is measured from V<sub>UVLO-</sub> threshold voltage of the output supply voltage (V<sub>DD2</sub>) to the 5 V level of the falling edge of the V<sub>O</sub> signal.
- 27. The time to good power, t<sub>GP</sub>, is measured from 13.5 V level of the rising edge of the output supply voltage (V<sub>DD2</sub>) to the 5 V level of the rising edge of the V<sub>O</sub> signal.
- 28. Common-mode transient immunity at output HIGH state is the maximum tolerable negative dVCM/dt on the trailing edge of the common-mode pulse,  $V_{CM}$ , to assure the output will remain in HIGH state (i.e.,  $V_O > 15$  V or FAULT > 2 V).
- 29. Common-mode transient immunity at output LOW state is the maximum positive tolerable dVCM/dt on the leading edge of the common-mode pulse,  $V_{CM}$ , to assure the output will remain in LOW state (i.e.,  $V_O < 1.0$  V or FAULT < 0.8 V).

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. FAULT Logic Low Output Current (I<sub>FAULTL</sub>) vs. FAULT Logic Low Output Voltage (V<sub>FAULTL</sub>)



Figure 5. Low Level Output Current (I<sub>OL</sub>) vs. Temperature



Figure 7. High Level Output Voltage Drop (V<sub>OH</sub> – V<sub>DD</sub>) vs. Temperature



Figure 4. High Level Output Current (I<sub>OH</sub>) vs. Temperature



Figure 6. Low Level Output Current During Fault Condition ( $I_{OLF}$ ) vs. Output Voltage ( $V_{OL}$ )



Figure 8. Low Level Output Voltage (V<sub>OL</sub>) vs. Temperature



Figure 9. High Level Output Voltage (V<sub>OH</sub>) vs. High Level Output Current (I<sub>OH</sub>)



Figure 11. Supply Current (I<sub>DD1</sub>) vs. Temperature



Figure 13. Output Supply Current (I<sub>DD2</sub>) vs. Output Supply Voltage (V<sub>DD2</sub>)



Figure 10. Low Level Output Voltage (V<sub>OL</sub>) vs. Low Level Output Current (I<sub>OL</sub>)



Figure 12. Output Supply Current (I<sub>DD2</sub>) vs. Temperature



Figure 14. Blanking Capacitor Charge Current (I<sub>CHG</sub>) vs. Temperature

3.0



Figure 15. Supply Current (I<sub>E</sub>) vs. Temperature



Output Current (I<sub>O</sub>)



Figure 17. Under Voltage Lockout Threshold (V<sub>UVLO</sub>) vs. Temperature



Figure 18. DESAT Threshold (V<sub>DESAT</sub>) vs. **Temperature** 



Figure 19. Propagation Delay (t<sub>P</sub>) vs. Temperature



Figure 20. Propagation Delay (t<sub>P</sub>) vs. Supply Voltage (V<sub>DD2</sub>)



Figure 21. Propagation Delay Time to Logic High Output (t<sub>PLH</sub>) vs. Temperature



Figure 23. Propagation Delay (t<sub>P</sub>) vs. Load Capacitance (C<sub>L</sub>)



Figure 25. DESAT Sense to 90% V<sub>O</sub> Delay (t<sub>DESAT(90%)</sub>) vs. Temperature



Figure 22. Propagation Delay Time to Logic Low Output (t<sub>PHL</sub>) vs. Temperature



Figure 24. Propagation Delay (t<sub>P</sub>) vs. Load Resistance (R<sub>L</sub>)



Figure 26. DESAT Sense to 10%  $V_O$  Delay  $(t_{DESAT(10\%)})$  vs. Temperature



Figure 27. DESAT Sense to Low Level FAULT Signal Delay (t<sub>DESAT(FAULT)</sub>) vs. Temperature



Figure 28. DESAT Sense to 10% V<sub>O</sub> Delay (t<sub>DESAT(10%)</sub>) vs. Load Capacitance (C<sub>L</sub>)



Figure 29. DESAT Sense to 10% V<sub>O</sub> Delay (t<sub>DESAT(10%)</sub>) vs. Load Resistance (R<sub>L</sub>)



Figure 30. RESET to High Level FAULT Signal Delay (t<sub>RESET(FAULT)</sub>) vs. Temperature



Figure 31. Under Voltage Lockout Threshold Delay (t<sub>UVLO</sub>) vs. Temperature



Figure 32. Time to Good Power ( $t_{GP}$ ) vs. Supply Voltage ( $V_{DD2}$ )



Figure 33. Time to Good Power ( $t_{\text{GP}}$ ) vs. Temperature

#### **TEST CIRCUITS**



Figure 34. Fault Output Current ( $\overline{I_{FAULTL}}$ ) and ( $\overline{I_{FAULTH}}$ ) Test Circuit



Figure 35. High Level Output Current (I<sub>OH</sub>) Test Circuit



Figure 36. Low Level Output Current (I<sub>OL</sub>) Test Circuit



Figure 37. High Level (V<sub>OH</sub>) and Low Level (V<sub>OL</sub>) Output Voltage Test Circuit



Figure 38. High Level ( $I_{DD1H}$ ) and Low Level ( $I_{DD1L}$ ) Supply Current Test Circuit



Figure 39. High Level ( $I_{DD2H}$ ), Low Level ( $I_{DD2L}$ ) Output Supply Current, High Level ( $I_{SH}$ ), Low Level ( $I_{SL}$ ) Source Current,  $V_E$  High Level ( $I_{EH}$ ), and  $V_E$  Low Level ( $I_{EL}$ ) Supply Current Test Circuit



Figure 40. Low Level Output Current During Fault Conditions ( $I_{OLF}$ ), Blanking Capacitor Charge Current ( $I_{CHG}$ ), Blanking Capacitor Discharging Current ( $I_{DSCHG}$ ) and DESAT Threshold ( $V_{DESAT}$ ) Test Circuit



Figure 41. Under Voltage Lockout Threshold (V<sub>UVLO</sub>) Test Circuit



Figure 42. Propagation Delay ( $t_{PLH}$ ,  $t_{PHL}$ ), Pulse Width Distortion (PWD), Rise Time ( $t_R$ ) and Fall Time ( $t_F$ ) Test Circuit



Figure 43. DESAT Sense (t<sub>DESAT(90%)</sub>, t<sub>DESAT(10%)</sub>), DESAT Fault (t<sub>DESAT(FAULT)</sub>), and (t<sub>DESAT(LOW)</sub>) Test Circuit



Figure 44. Reset Delay (t<sub>RESET</sub>(FAULT)) Test Circuit



Figure 45. Under Voltage Lockout Delay (t<sub>UVLO</sub>) and Time to Good Power (t<sub>GP</sub>) Test Circuit



Figure 46. Common Mode Low (CM<sub>L</sub>) Test Circuit @ LED1 Off



Figure 47. Common Mode High (CM<sub>H</sub>) Test Circuit @ LED1 On



Figure 48. Common Mode High (CM<sub>H</sub>) Test Circuit @ LED2 Off



Figure 49. Common Mode Low (CM<sub>L</sub>) Test Circuit @ LED2 On

#### **TIMING DIAGRAMS**



Figure 50. Propagation Delay ( $t_{PLH}$ ,  $t_{PHL}$ ), Rise Time ( $t_R$ ), and Fall Time ( $t_F$ ) Timing Diagram



Figure 51. Definitions for Fault Reset Input (RESET), Desaturation Voltage Input (DESAT), Output Voltage (V<sub>O</sub>), and Fault Output (FAULT) Timing Waveforms

#### APPLICATION INFORMATION



Figure 52. Recommended Application Circuit

#### **Functional Description**

The typical application circuit is shown in Figure 52 and the functional behavioral of the FOD8316 is illustrated by the detailed internal schematic shown in Figure 53. This helps explain the interaction and sequence of internal and external signals, together with the timing diagrams.

Non-Inverting and Inverting Inputs

There are two CMOS/TTL compatible inputs,  $V_{IN+}$  and  $V_{IN-}$  to control the IGBT, in non–inverting and inverting configurations respectively. When  $V_{IN-}$  is set to LOW,  $V_{IN+}$  controls the driver output,  $V_O$ , in non–inverting configuration. When  $V_{IN+}$  is set to HIGH,  $V_{IN-}$  controls the driver output in inverting configuration.

The relationship between the inputs and output are illustrated in the Figure 54.

During normal operation, when no fault is detected, the FAULT output, which is an open–drain configuration, will be latched to HIGH state. This allows the gate driver to be controlled by the input logic signal.

When a fault is detected, the  $\overline{FAULT}$  output will be latched to LOW state. This condition will remain until the  $\overline{RESET}$  pin is also pulled low for a period longer than  $PW_{RESET}$ . While setting the  $\overline{RESET}$  pin to a low state, the input pins must be pulled to low to ensure an output state ( $V_{IN+}$  is low or  $V_{IN-}$  is HIGH).



Figure 53. Detailed Internal Schematic

#### Gate Driver Output

A pair of PMOS and NMOS transistors made up the output driver stage, which facilitates close to rail—to—rail output swing. This feature allows a tight control of gate voltage during on—state and short circuit condition. The output driver is typically capable of sinking 2 A and sourcing 2 A at room temperature. Due to the low RDS<sub>(ON)</sub> of the MOSFETs, the power dissipation is reduced as compared to those bipolar—type driver output stages. The absolute maximum rating of the output peak current,  $I_{O(PEAK)}$  is 3 A, thus the careful selection of the gate resistor, Rg, is required to limit the short circuit current of the IGBT.

As shown in Figure 53, the gate driver output is influenced by signals from the photodetector circuitry, the UVLO comparator, and the DESAT signals. Under no fault condition, normal operation resumes while the supply voltage is above the UVLO threshold, the output of the photodetector will drive the MOSFETs of the output stage.

The logic circuitry of the output stage will ensure that the push–pull devices will never be turned "ON" simultaneously. When the output of the photodetector is HIGH, the output,  $V_O$  will be pulled to HIGH state by turning on the PMOS. When the output of the photodetector is LOW,  $V_O$  will be pulled to LOW state by turning on the NMOS.

When  $V_{DD2}$  supply goes below  $V_{UVLO}$ , which is the designated ULVO threshold at the comparator,  $V_O$  will be pulled down to LOW state regardless of photodetector output.

When desaturation is detected,  $V_O$  will turn off slowly as it is pulled low by the 1XNMOS device, the input to the Fault Sense circuitry will be latched to HIGH state and turns on the LED. When  $V_O$  goes below 2 V, the 50XNMOS device turns on again, clamping the IGBT gate firmly to  $V_{SS}$ . The Fault Sense signal will remain latched in the HIGH state until the LED of the gate driver circuitry turns off.

#### Desaturation Protection, FAULT Output

Desaturation detection protection ensures the protection of the IGBT at short circuit by monitoring the collector–emitter voltage of the IGBT in the half bridge. When the DESAT voltage goes up and reaches above the threshold voltage, a short circuit condition is detected and the driver output stage will execute a "soft" IGBT turn–off and will be eventually driven low. This sequence is illustrated in Figure 55. The FAULT open–drain output is triggered active low to report a desaturation error. It could only be cleared by activating active low by the external controller to the RESET input.

The DESAT fault detector should be disabled for a short time period (blanking time) before the IGBT turns on to allow the collector voltage to fall below DESAT threshold. This blanking period protects against false trigger of the DESAT while the IGBT is turning on.

#### "Soft" Turn-Off

The soft turn-off feature ensures the safe turn off of the IGBT under fault condition. This reduces the voltage spike on the collector of the IGBT. Without this, the IGBT would

see a heavy spike on the collector, resulting in a permanent damage to the device when it's turned off immediately.

#### "Under Voltage Lockout (UVLO)

Under voltage detection prevents the application of insufficient gate voltage to the IGBT. This could be dangerous, as it would drive the IGBT out of saturation and into the linear operation where the losses are very high and quickly overheats. This feature ensures proper operating of the IGBTs. The output voltage,  $V_{\rm O}$ , remains LOW irregardless of the inputs, as long as the supply voltage,  $V_{\rm DD2}-V_{\rm E}$ , is less than  $V_{\rm ULVO+}$ . When the supply voltage falls below  $V_{\rm ULVO-}$ ,  $V_{\rm O}$  goes LOW, as illustrated in Figure 56.

#### Time to Good Power

At initial power up, the LED is off and the output of the gate driver should be in the LOW or OFF state. Sometimes race conditions exist that cause the output to follow  $V_D$  (assuming  $V_{DD2}$  and  $V_E$  are connected externally), until all of the circuits in the output IC have stabilized. This condition can result in output transitions or transients that are coupled to the driven IGBT. These transients can cause the high– and low–side IGBTs to conduct shoot–through current that can damage power semiconductor devices.

ON has introduced an initial turn—on delay, called "time to good power". This delay, typically  $2.5~\mu s$ , is only present during the initial power—up of the device. Once powered, the "time to good power" delay is determined by the delay of the UVLO circuitry. If the LED is ON during the initial turn—on activation, low—to—high transition at the output of the gate driver will only occur  $2.5~\mu s$  after the  $V_{DD2}$  power is applied.

#### Dual Supply Operation – Negative Bias at VSS

The IGBT's off–state noise immunity can be enhanced by providing a negative gate–to–emitter bias when the IGBT is in the OFF state. This static off–state bias can be supplied by connecting a separate negative voltage source between the  $V_E$  (pin 16) and  $V_{SS}$  (pin 9 & 10). Figure 53 illustrates the two distinct grounds. The primary ground reference is the IGBT's emitter connection.  $V_E$  (pin 16). The under–voltage threshold and desaturation voltage detection are referenced to the IGBT's emitter ( $V_E$ ) ground.

The recommended application circuit, Figure 52, shows the interconnection of the  $V_{DD2}$  and  $V_E$  supplies. The IGBT's gate to emitter voltage is the absolute value sum of the  $V_{DD2}$  supply and the  $V_{SS}$  reverse bias. The negative voltage supply at  $V_{SS}$  appears at the gate drive input,  $V_O$ , when the FOD8316 is in the LOW state. When the input drives the output high, the output voltage,  $V_O$ , will have the potential of the  $V_{DD2}$  and  $V_{SS}$ .

Figure 52 shows the operation with a dual or split power supply. The Vss supply provides the negative gate bias, and  $V_{DD2} + V_{SS}$  supplies power to the output IC. The  $V_{SS}$  and  $V_{DD2}$  supplies require three power supply bypass capacitors. These capacitors provide the low equivalent series resistant (ESR) paths for the instantaneous gate charging and discharging currents. Selecting capacitors with

low ESR will optimize the available output current. C3 is a low ESR 1812 style, 10  $\mu F$ , multilayer ceramic capacitor. This capacitor is the primary filter for the Vss and  $V_{DD2}$  supplies. C1 and C2 are also low ESR capacitors. They

provide the primary gate charge and discharge paths. The Schottky diode, D1, is connected between  $V_E$  and  $V_{SS}$  to protect against a reverse voltage greater than 0.5 V.



Figure 54. Input/Output Relationship



Figure 55. Timing Relationship Among Desaturation Voltage (DESAT), Fault Output (FAULT) and Fault Reset Input (RESET)



Figure 56. Under Voltage Lockout (UVLO) for Output Side

#### **REFLOW PROFILE**



Figure 57. Reflow Profile

Table 1.

| Profile Freature                                                      | Pb-Free Assembly Profile |
|-----------------------------------------------------------------------|--------------------------|
| Temperature Minimum (T <sub>smin</sub> )                              | 150°C                    |
| Temperature Maximum (T <sub>smax</sub> )                              | 200°C                    |
| Time (t <sub>S</sub> ) from (T <sub>smin</sub> to T <sub>smax</sub> ) | 60 to 120 seconds        |
| Ramp-up Rate (t <sub>L</sub> to t <sub>P</sub> )                      | 3°C/second maximum       |
| Liquidous Temperature (T <sub>L</sub> )                               | 217°C                    |
| Time (t <sub>L</sub> ) Maintained Above (T <sub>L</sub> )             | 60–150 seconds           |
| Peak Body Package Temperature                                         | 260°C +0°C / -5°C        |
| Time (t <sub>P</sub> ) within 5°C of 260°C                            | 30 seconds               |
| Ramp–Down Rate (T <sub>P</sub> to T <sub>L</sub> )                    | 6°C/second maximum       |
| Time 25°C to Peak Temperature                                         | 8 minutes maximum        |

#### **ORDERING INFORMATION**

| Part Number | Package                                                    | Shipping $^{\dagger}$   |
|-------------|------------------------------------------------------------|-------------------------|
| FOD8316     | SOIC16 W, SO 16-Pin<br>(Pb-Free)                           | 50 Units / Tube         |
| FOD8316R2   | SOIC16 W, SO 16-Pin<br>(Pb-Free)                           | 750 Units / Tape & Reel |
| FOD8316V    | SOIC16 W, SO 16-Pin, DIN EN/IEC 60747-5-5 Option (Pb-Free) | 50 Units / Tube         |
| FOD8316R2V  | SOIC16 W, SO 16-Pin, DIN EN/IEC 60747-5-5 Option (Pb-Free) | 750 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

30. All packages are lead free per JEDEC: J–STD–020B standard.

OPTOPLANAR is registered trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



| DOCUMENT NUMBER: | 98AON13751G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC16 W    |                                                                                                                                                                                   | PAGE 1 OF 1 |  |  |

= Year

= Work Week

\\/\/

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

XXXXXXXXX

XXXXXXXXX

Pb-Free indicator, "G" or microdot "■", may

or may not be present. Some products may

not follow the Generic Marking.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "sa-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Sho

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales