

# TRIAC Dimmable PFC, Primary Side Control LED Controller for 200-265VAC LEDs

The Future of Analog IC Technology

### DESCRIPTION

The MP4060 is a TRIAC-dimmable, primary side control LED controller enables single stage AC to DC LED driver with excellent dimming performance. The dimming control method is optimized for high input AC voltages ranging from 200VAC to 265VAC.

The MP4060 implements power-factor correction and works in boundary-conduction mode to reduce MOSFET switching losses.

The adaptive dimmer type detection and phasecut-based dimming control achieves good dimmer compatibility and a deep dimming range.

The active bleeder control circuit is integrated in BD pin to simplify the external bleeder design.

The MP4060 has an integrated charging circuit at the supply pin for fast start-up without a perceptible delay.

With the unique control of the driver DIM pin, the MP4060 supports color temperature and brightness control for warm sunset dimming application.

The MP4060 has multiple protection features that greatly enhance system reliability and safety including output over-voltage protection, output short-circuit protection, winding shortcircuit protection, integrated thermal foldback, supply-pin under-voltage lockout, and overtemperature protection. All of the fault protections feature auto-restart.

The MP4060 is available in SOIC-8 / MSOP-10 packages.

### **FEATURES**

- Optimized for high line input 200-265VAC
- Primary-Side-Control without Requiring a Secondary-Side Feedback Circuit
- Adaptive Dimmer Type Detection and Phase-Cut-Based Dimming Control
- Active Bleeder Control Circuit Integrated
- Good Dimmer Compatibility and Deep
  Dimming Range
- Fast Start-Up without Perceptible Delay
- Integrated Thermal Current Foldback to Prolong the LED Lifetime
- Color Temperature and Brightness Control for Warm Sunset Dimming Application
- Accurate Line & Load Regulation
- High Power Factor
- Operates in Boundary Conduction Mode
- Cycle-by-Cycle Current Limit
- Winding Short-Circuit Protection
- Output Over-Voltage Protection
- Output Short-Circuit Protection
- Over-Temperature Protection
- Available in SOIC-8 / MSOP-10 Packages

### **APPLICATIONS**

- Solid-State Lighting up to 50 W
- Industrial and Commercial Lighting
- Residential Lighting

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



## **TYPICAL APPLICATION**



Non-Isolated Low-Side Buck-Boost LED Driver Solution

### Isolated Dual-Channel LED Driver for Warm Sunset Dimming Application





### **ORDERING INFORMATION**

| Part Number | Package | Top Marking |
|-------------|---------|-------------|
| MP4060GS*   | SOIC-8  | See Below   |
| MP4060GK**  | MSOP-10 | See Delow   |

\* For Tape & Reel, add suffix –Z (e.g. MP4060GS–Z) \*\* For Tape & Reel, add suffix –Z (e.g. MP4060GK–Z)

### **TOP MARKING (SOIC-8)**

### MP4060 LLLLLLLL MPSYWW

MP4060: First six digits of the part number LLLLLLL: Lot number MPS : MPS prefix Y: Year code WW: Week code

### **TOP MARKING (MSOP-10)**

### <u>YWLLL</u> M4060

Y: Year code W: Week code LLL: Lot number M4060: First five digits of the part number







### ABSOLUTE MAXIMUM RATINGS (1)

| VCC pin voltage0.3 V to +30 V                             |
|-----------------------------------------------------------|
| Low-side control MOSFET drain to source                   |
| Voltage $V_{DS}$ 0.3 V to +30 V                           |
| DAMP voltage0.3 V to +16.5 V                              |
| ZCD current5 mA to +5 mA                                  |
| Other analog inputs and outputs-0.3 V to +6.5 V           |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ |
| SOIC-8 1.3 W                                              |
| MSOP-10 0.83 W                                            |
| Lead temperature                                          |
| Storage temperature65°C to +150°C                         |
|                                                           |

### Recommended Operating Conditions <sup>(3)</sup>

| Supply voltage VCC                       | 11 V to 27 V    |
|------------------------------------------|-----------------|
| Operating junction temp(T <sub>J</sub> ) | -40°C to +125°C |

 Thermal Resistance
 θ<sub>JA</sub>
 θ<sub>JC</sub>

 SOIC-8
 96
 45
 °C/W

 MSOP-10
 150
 65
 °C/W

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

Typical values are VCC = 20 V,  $T_J$  = 25°C, unless otherwise noted.

Minimum and maximum values are at VC = 20 V,  $T_J$  = -40°C to +125°C, unless otherwise noted, guaranteed by characterization.

| Parameter                                                              | Symbol                        | Condition                                               | Min  | Тур  | Max  | Units |
|------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------|------|------|------|-------|
| Supply voltage                                                         |                               |                                                         |      |      |      | •     |
| Operating range                                                        | VCC                           | After turn on                                           | 11   |      | 27   | V     |
| VCC upper level: Internal<br>charging circuit stops and IC<br>turns on | VCC <sub>H</sub>              |                                                         | 9.5  | 10   | 10.5 | V     |
| VCC lower level: Internal<br>charging circuit triggers                 | VCCL                          |                                                         | 8.55 | 9    | 9.45 | V     |
| VCC Re-charge & IC turn-off level in fault condition                   | VCC <sub>EN</sub>             | Fault condition                                         | 6.7  | 7.15 | 7.6  | V     |
| Supply current                                                         |                               |                                                         |      |      |      |       |
| VCC charging current from D                                            | I <sub>D_CHARGE</sub>         | V <sub>D</sub> = 16 V, VCC = 5 V                        | 13   | 25   | 40   | mA    |
| Pull-down current<br>before start-up                                   | I <sub>CC_PULL_DOWN</sub>     | VCC = 9 V, rising                                       | 0.95 | 1.25 | 1.8  | mA    |
| Quiescent current                                                      | Ι <sub>Q</sub>                | No switching, VCC = 15 V                                |      | 800  | 1500 | μA    |
| Quiescent current at fault                                             | I <sub>Q_FAULT</sub>          | Fault condition, IC latch,<br>VCC = 15 V                | 220  | 340  | 620  | μA    |
| Operating current                                                      | I <sub>CC</sub>               | f <sub>S</sub> = 70 kHz, VCC = 15 V                     |      | 1    | 2    | mA    |
| Multiplier                                                             | -                             |                                                         |      | I.   | 1    |       |
| Linear operation range                                                 | V <sub>MULT</sub>             | $V_{COMP}$ from 1.9 V to 4.9 V                          | 0    |      | 3    | V     |
|                                                                        | K <sup>(5)</sup>              | V <sub>COMP</sub> = 2 V, V <sub>MULT</sub> = 0.5 V      | 0.9  | 1.28 | 1.6  | 1/V   |
| Gain                                                                   |                               | V <sub>COMP</sub> = 2 V, V <sub>MULT</sub> =1.5 V       | 0.9  | 1.25 | 1.6  | 1/V   |
|                                                                        |                               | $V_{COMP}$ = 2 V, $V_{MULT}$ = 3 V                      | 0.9  | 1.24 | 1.6  | 1/V   |
| TRIAC dimming phase-off detection threshold                            | V <sub>MULT_OFF</sub>         | V <sub>MULT</sub> falling edge                          | 0.08 | 0.1  | 0.12 | V     |
| TRIAC dimming phase-on detection threshold                             | V <sub>MULT_ON</sub>          | $V_{MULT}$ rising edge                                  | 0.26 | 0.28 | 0.30 | V     |
| TRIAC dimming off line-cycle blanking ratio                            | D <sub>OFF_LEB</sub>          |                                                         | 28   | 30   | 33   | %     |
| Dimming pull-down MOSFET                                               | V <sub>MULT_DP_ON_TL</sub>    | Trailing-edge dimmer,<br>V <sub>MULT</sub> falling edge | 0.43 | 0.45 | 0.47 | V     |
| turn-on threshold                                                      | $V_{\text{MULT\_DP\_ON\_LD}}$ | Leading-edge dimmer,<br>V <sub>MULT</sub> falling edge  | 0.22 | 0.25 | 0.28 | V     |
| Dimming pull-down MOSFET                                               | V <sub>MULT_DP_OFF_TL</sub>   | Trailing-edge dimmer,<br>V <sub>MULT</sub> rising edge  | 0.26 | 0.28 | 0.3  | V     |
| turn-off threshold                                                     | V <sub>MULT_DP_OFF_LD</sub>   | Leading- edge dimmer,<br>V <sub>MULT</sub> rising edge  | 0.32 | 0.35 | 0.38 | V     |
| Leading-edge dimming detection low threshold                           | V <sub>MULT_LD_LOW</sub>      | $V_{\text{MULT}}$ rising edge, for MSOP only            | 0.08 | 0.1  | 0.12 | V     |
| Leading-edge dimming detection high threshold                          | V <sub>MULT_LD_HIGH</sub>     | V <sub>MULT</sub> rising edge                           | 0.26 | 0.28 | 0.30 | V     |



Typical values are VCC = 20 V,  $T_J$  = 25°C, unless otherwise noted.

Minimum and maximum values are at VCC = 20 V,  $T_J$  = -40°C to +125°C, unless otherwise noted, guaranteed by characterization.

| Parameter                                                       | Symbol                             | Condition                                                                                                                                                                                                                                  | Min  | Тур   | Max   | Units |
|-----------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------|
|                                                                 |                                    | $ \begin{array}{l} V_{\text{MULT}} \text{ rising edge:} \\ V_{\text{MULT\_PK}} \geq 0.58 \text{ V}; \\ V_{\text{MULT}} \text{ falling edge:} \\ V_{\text{MULT\_PK}} \geq 0.5 \text{ V} \end{array} $                                       | 0.43 | 0.45  | 0.47  | V     |
|                                                                 |                                    | $\begin{array}{l} V_{\text{MULT}} \text{ rising edge:} \\ 0.58 \text{ V} > V_{\text{MULT}_{PK}} \geqslant 0.53 \text{ V}; \\ V_{\text{MULT}} \text{ falling edge:} \\ 0.5 \text{ V} > V_{\text{MULT}_{PK}} \ge 0.45 \text{ V} \end{array}$ | 0.38 | 0.4   | 0.42  | V     |
| Trailing-edge dimming detection high threshold                  | V <sub>MULT_TL_HIGH</sub>          | $\begin{array}{l} V_{MULT} \ rising \ edge: \\ 0.53 \ V > V_{MULT\_PK} \geqslant 0.48 \ V^{(6)}; \\ V_{MULT} \ falling \ edge: \\ 0.45 \ V > V_{MULT\_PK} \geqslant 0.4 \ V^{(6)} \end{array}$                                             |      | 0.35  |       | V     |
|                                                                 |                                    | $ \begin{array}{l} V_{MULT} \ rising \ edge: \\ 0.48 \ V > V_{MULT\_PK} \geqslant 0.43 \ V^{(6)}; \\ V_{MULT} \ falling \ edge: \\ 0.4 \ V > V_{MULT\_PK} \geqslant 0.35 \ V^{(6)} \end{array} $                                           |      | 0.3   |       | V     |
|                                                                 |                                    | $ \begin{array}{l} V_{MULT} \ rising \ edge: \\ 0.43 \ V > V_{MULT\_PK} \geqslant 0.38 \ V^{(6)}; \\ V_{MULT} \ falling \ edge: \\ 0.35 \ V > V_{MULT\_PK} \geqslant 0.3 \ V^{(6)} \end{array} $                                           |      | 0.25  |       | V     |
| Trailing-edge dimming<br>detection high threshold<br>hysteresis | V <sub>MULT_TL_H_HYS</sub>         |                                                                                                                                                                                                                                            |      | 80    |       | mV    |
| Trailing-edge dimming<br>detection low threshold                | V <sub>MULT_TL_LOW</sub>           | $V_{\text{MULT}}$ falling edge                                                                                                                                                                                                             | 0.08 | 0.1   | 0.12  | V     |
| Leading-edge dimmer detection time                              | t <sub>LD</sub>                    | $V_{\text{MULT}}$ rising edge                                                                                                                                                                                                              | 86   | 100   | 134   | μs    |
| Leading-edge dimmer detection time hysteresis                   | t <sub>LD_HYS</sub> <sup>(7)</sup> | When leading-edge dimming mode exits                                                                                                                                                                                                       |      | 160   |       | μs    |
| Trailing-edge dimmer detection time                             | t <sub>TL</sub>                    | V <sub>MULT</sub> falling edge                                                                                                                                                                                                             | 388  | 450   | 602   | μs    |
| Error amplifier                                                 |                                    |                                                                                                                                                                                                                                            |      |       |       |       |
| Reference voltage                                               | $V_{REF}$                          |                                                                                                                                                                                                                                            | 0.4  | 0.414 | 0.428 | V     |
| Transconductance                                                | ${\sf G}_{\sf EA}^{(7)}$           |                                                                                                                                                                                                                                            |      | 130   |       | μA/V  |
|                                                                 | $V_{COMPL_LD}$                     | Leading-edge dimmer                                                                                                                                                                                                                        | 1.83 | 1.88  | 1.94  | V     |
| COMP lower clamp voltage                                        | $V_{COMPL_TL}$                     | Trailing-edge dimmer                                                                                                                                                                                                                       | 1.53 | 1.58  | 1.64  | V     |
|                                                                 | $V_{COMPL_N}$                      | Without dimmer                                                                                                                                                                                                                             | 1.53 | 1.58  | 1.64  | V     |
| Max source current                                              | I <sub>COMP+</sub>                 |                                                                                                                                                                                                                                            |      | 57    |       | μA    |
| Max sink current                                                | I <sub>COMP-</sub>                 |                                                                                                                                                                                                                                            |      | -200  |       | μA    |
| Sink current at TRIAC dimming                                   | I <sub>SINK_DIM_LD</sub>           | Leading-edge dimmer                                                                                                                                                                                                                        |      | -85.5 |       | μA    |
| off                                                             | I <sub>SINK_DIM_TL</sub>           | Trailing-edge dimmer                                                                                                                                                                                                                       |      | -155  |       | μA    |



Typical values are VCC = 20 V,  $T_J$  = 25°C, unless otherwise noted.

Minimum and maximum values are at VCC = 20 V,  $T_J$  = -40°C to +125°C, unless otherwise noted, guaranteed by characterization.

| Parameter                                                            | Symbol                   | Condition                                      | Min  | Тур  | Max  | Units |
|----------------------------------------------------------------------|--------------------------|------------------------------------------------|------|------|------|-------|
| Current sense comparator                                             |                          |                                                |      |      |      |       |
| Leading-edge blanking time                                           | t <sub>LEB</sub>         |                                                | 350  | 500  | 750  | ns    |
| Over-current protection<br>Leading-edge blanking time                | t <sub>LEB_OCP</sub>     |                                                | 260  | 350  | 550  | ns    |
| Over-current protection threshold                                    | V <sub>OCP</sub>         |                                                | 2.56 | 2.7  | 2.86 | V     |
| Current sense upper clamp voltage                                    | $V_{S\_CLAMP\_H}$        |                                                | 1.97 | 2.07 | 2.17 | V     |
| Current sense lower clamp voltage                                    | $V_{S\_CLAMP\_L}$        | V <sub>COMP</sub> = 2.2 V                      | 10   | 35   | 90   | mV    |
| Zero-current detector                                                |                          |                                                |      |      |      |       |
| Zero-current detect threshold                                        | V <sub>ZCD_T</sub>       | V <sub>ZCD</sub> falling edge                  | 0.27 | 0.30 | 0.33 | V     |
| Zero-current detect hysteresis                                       | V <sub>ZCD_HYS</sub>     |                                                | 550  | 590  | 625  | mV    |
| Zero-current detect LEB                                              | +                        | After turn off<br>when $V_{MULT_O} \ge 0.25 V$ | 1.9  | 2.3  | 3.36 | μs    |
|                                                                      | t <sub>zcd_leb</sub>     | After turn off when $V_{MULT_O} < 0.25 V$      | 0.95 | 1.18 | 1.68 | μs    |
| Over-voltage threshold                                               | V <sub>ZCD_OVP</sub>     |                                                | 4.9  | 5.3  | 5.7  | V     |
| OVP detect LEB                                                       | t                        | After turn off when $V_{MULT_O} \ge 0.25 V$    | 1.9  | 2.3  | 3.36 | μs    |
|                                                                      | t <sub>ovp_leb</sub>     | After turn off when $V_{MULT_O} < 0.25 V$      | 0.95 | 1.18 | 1.68 | μs    |
| Minimum off time                                                     | t <sub>off_MIN</sub>     |                                                | 4    | 5.3  | 8    | μs    |
| Weak/strong DP mode detector<br>current<br>(for leading-edge dimmer) | I <sub>DP_DET_LD</sub>   |                                                | 13   | 18   | 23   | μΑ    |
| Weak DP mode enable<br>threshold<br>(for leading-edge dimmer)        | V <sub>en_dp_wk_ld</sub> |                                                | 1.13 | 1.18 | 1.23 | V     |
| Weak/strong DP mode<br>detection time<br>(for leading-edge dimmer)   | t <sub>dp_det_ld</sub>   |                                                | 150  | 215  | 320  | μs    |



Typical values are VCC = 20 V,  $T_J$  = 25°C, unless otherwise noted.

Minimum and maximum values are at VCC = 20 V,  $T_J$  = -40°C to +125°C, unless otherwise noted, guaranteed by characterization.

| Parameter                                                             | Symbol                                  | Condition                                                             | Min  | Тур  | Max  | Units |
|-----------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------|------|------|------|-------|
| Internal control MOSFET                                               |                                         |                                                                       |      |      | L    |       |
| Breakdown voltage                                                     | BV <sub>DSS</sub>                       | V <sub>GS</sub> = 0                                                   | 30   |      |      | V     |
|                                                                       |                                         | I <sub>D</sub> = 100 mA, T <sub>J</sub> = 25 °C                       |      | 250  |      | mΩ    |
| Drain-source on resistance                                            | R <sub>DS(ON)</sub>                     | $I_{D}$ = 100 mA, $T_{J}$ = 25 °C,<br>VCC = VCC <sub>EN</sub> + 50 mV |      | 250  |      | mΩ    |
| Internal OVP pull-up MOSFET                                           |                                         |                                                                       |      |      |      |       |
| Breakdown voltage                                                     | BV <sub>DSS_D_VCC</sub>                 | $V_{GS_D_VCC} = 0$                                                    | 30   |      |      | V     |
| Continued drain current                                               | I <sub>D_D_VCC</sub>                    |                                                                       | 10   | 17   | 27   | mA    |
| Internal dimming pull-down cu                                         | rrent source                            |                                                                       | 1    |      | L    | 1     |
| Strong dimming pull-down<br>current<br>(for leading-edge dimmer)      | I <sub>DP_STRONG_LD</sub>               |                                                                       | 27   | 35   | 43   | mA    |
| Weak dimming pull-down<br>current<br>(for leading-edge dimmer)        | I <sub>DP_WEAK_LD</sub>                 |                                                                       | 8    | 10   | 12   | mA    |
| Pull-down current<br>(for trailing-edge dimmer)                       | I <sub>DP_TL</sub>                      |                                                                       | 133  | 150  | 167  | mA    |
| Min clamp ratio of pull-down<br>current<br>(for trailing-edge dimmer) | I <sub>DP_MIN</sub> /I <sub>DP_TL</sub> |                                                                       |      | 13   |      | %     |
| DAMP                                                                  |                                         |                                                                       |      |      |      |       |
| Turn-off threshold                                                    | V <sub>MULT_DAMP_OFF</sub>              | V <sub>MULT</sub> falling edge                                        | 0.22 | 0.25 | 0.28 | V     |
| Turn-on threshold                                                     | V <sub>MULT_DAMP_ON</sub>               | V <sub>MULT</sub> rising edge                                         | 0.32 | 0.35 | 0.38 | V     |
| Pull-down current                                                     | IDAMP_PULL_DOWN                         | V <sub>DAMP</sub> = 5 V                                               | 290  | 370  | 450  | μA    |
| Pull-up current                                                       | IDAMP_PULL_UP                           | V <sub>DAMP</sub> = 0.3 V                                             | 70   | 90   | 110  | μA    |
| Upper clamp voltage                                                   | $V_{DAMP\_CLAMP}$                       |                                                                       | 13   | 15   | 16.5 | V     |
| Min pull-up voltage                                                   | V <sub>DAMP_MIN</sub>                   | $VCC = VCC_{EN} + 50 \text{ mV}$                                      | 5.5  |      |      | V     |
| Internal bleeder disable MOSF                                         | ET (open-drain                          | output)                                                               |      |      |      |       |
| Bleeder disable FET on                                                |                                         | I <sub>BD</sub> = 5 mA                                                |      | 60   | 115  | Ω     |
| resistance                                                            | $R_{DS(ON)\_BD}$                        | $I_{BD}$ = 5 mA,<br>VCC = VCC <sub>EN</sub> + 50 mV                   |      | 60   | 115  | Ω     |



Typical values are VCC = 20 V,  $T_J$  = 25°C, unless otherwise noted.

Minimum and maximum values are at VCC = 20 V,  $T_J$  = -40°C to +125°C, unless otherwise noted, guaranteed by characterization.

| Parameter                            | Symbol                            | Condition                                                   | Min | Тур | Max | Units |
|--------------------------------------|-----------------------------------|-------------------------------------------------------------|-----|-----|-----|-------|
| DIM                                  |                                   |                                                             |     |     |     | •     |
| Source current                       | IDIM_SOURCE                       |                                                             | 2   | 3   | 4   | mA    |
| Sink current                         | I <sub>DIM_SINK</sub>             |                                                             | 1.5 | 2.8 | 4   | mA    |
| Output high level                    | V <sub>DIM_HIGH</sub>             |                                                             | 5.0 |     | 6.1 | V     |
| Output low level                     | $V_{\text{DIM}\_\text{LOW}}$      |                                                             |     |     | 0.3 | V     |
| Starter                              |                                   |                                                             |     |     |     |       |
| Re-start timer period                | t <sub>start</sub>                |                                                             | 100 | 130 | 165 | μs    |
| Short-circuit detection              |                                   |                                                             |     |     |     |       |
| Short-circuit detection timer        | t <sub>sc</sub>                   | In auto-restart mode,<br>only dimming on time is<br>counted |     | 60  |     | ms    |
| Thermal protection                   |                                   |                                                             |     | -1  | 1   |       |
| Thermal foldback threshold           | T <sub>START</sub> <sup>(6)</sup> |                                                             |     | 145 |     | °C    |
| Thermal shutdown threshold           | $T_{SD}^{(6)}$                    |                                                             |     | 155 |     | °C    |
| Thermal shutdown recovery hysteresis | T <sub>HYS</sub> <sup>(6)</sup>   |                                                             |     | 25  |     | °C    |

#### NOTES:

5) The multiplier output is given by: Vs = K•VMULT• (VCOMP-1.5).

6) Guaranteed by characterization.

7) Guaranteed by design.



## **TYPICAL CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**



Conducted EMI N-Line  $V_{IN} = 230V_{AC}/50Hz$ , Full Load, RBW = 9kHz, MT = 20ms



 $\begin{array}{l} \textbf{Radiated EMI} \\ \textbf{Tested by CDN,} \\ \textbf{V}_{IN} = 230 \textbf{V}_{AC} / 50 \textbf{Hz}, \ \textbf{Full Load} \end{array}$ 



**Dimming Curve** VIN=230VAC/50Hz, Full load, with different dimmers 160 140 **OUTPUT CURRENT (mA)** 120 100 Leading edge 80 60 40 Trailing edge 20 0 10 20 30 40 50 60 70 80 90 0 DIMMER ON DUTY(%)





Efficiency vs. V<sub>IN</sub> V<sub>IN</sub>=198-265V<sub>AC</sub>/50Hz, Full Load







MP4060 Rev. 1.0 5/27/2015







### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





### **PIN FUNCTIONS**

| Pin #<br>SOIC-8 | Pin#<br>MSOP-10 | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 1               | MULT | <b>One of the internal multiplier inputs.</b> Connect MULT to the tap of a resistor divider from the rectified voltage of the AC line. The half-wave sinusoid signal on MULT provides a reference signal for the internal current control loop. MULT is also used for dimmer type detection and dimming phase detection.                                                                                                                                                                                                                                               |
| 2               | 2               | ZCD  | <b>Zero-current detection</b> . A falling edge triggers the internal MOSFET's turn-on signal. Connect ZCD to the tap of a resistor divider from the auxiliary winding to GND. ZCD detects the over-voltage condition. Over-voltage occurs if $V_{ZCD}$ exceeds the over-voltage protection (OVP) threshold (after a blanking time) when the internal MOSFET turns off. ZCD is also used to select the strong/weak dimming pull-down current in leading-edge dimming. ZCD detects the output short-circuit condition.                                                   |
| 3               | 3               | VCC  | <b>Supply voltage.</b> VCC provides the supply power for both the control signal and the internal MOSFET's gate driver. Connect VCC to an external bulk capacitor (22 $\mu$ F, typically).                                                                                                                                                                                                                                                                                                                                                                             |
| 4               | 5               | BD   | <b>Bleeder disable output.</b> BD integrates a FET. Its open-drain output is applied to pull down the external active bleeder's control signal to disable the bleeder.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5               | 6               | D    | <b>Internal low-side main MOSFET drain.</b> D is connected to the source of the external high-side main MOSFET. Also, B is connected internally to VCC through a diode and a JFET to form an internal charging circuit for VCC. There is a MOSFET and diode connected in series internally to pull up D to VCC during a fault condition, which turns off the main switch reliably. There is an intelligent dimming pull-down current source on D.                                                                                                                      |
| 6               | 7               | S    | <b>Internal low-side main MOSFET source.</b> Connect a resistor from S to GND to sense the internal MOSFET current. An internal comparator compares the resulting voltage to the internal sinusoid shaped current reference signal to determine when the MOSFET turns off. If the voltage exceeds the upper current-clamp threshold (after the leading-edge blanking time during the turn-on interval), the gate signal turns off. Over-<br>current occurs if V <sub>s</sub> exceeds OCP voltage during the gate-on interval after the OCP leading-edge blanking time. |
| 7               | 9               | GND  | Ground. Current return of the control signal and power signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8               | 10              | COMP | <b>Loop compensation.</b> Connect COMP to a compensation network to stabilize the LED driver and accurately control the LED driver current.                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | 4               | DAMP | Gate control pin of the external damping MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | 8               | DIM  | <b>Gate driver.</b> The DIM signal from the internal control logic. DIM is used to control the color temperature and brightness for warm sunset dimming or drive an external dummy Load to enlarge the dimming depth.                                                                                                                                                                                                                                                                                                                                                  |



## FUNCTIONAL BLOCK DIAGRAM



Figure 1—MP4060 functional block diagram



### **OPERATION**

The MP4060 is a TRIAC-dimmable primary-side control, offline LED controller designed for highperformance LED lighting. The MP4060 controls accurately the LED current using the real-current primary-side control method based on information. The adaptive dimmer type detection and phase-cut-based dimming control provide good dimmer compatibility and a deep dimming range. Also, it achieves a high power factor to eliminate noise pollution on the AC line. The integrated VCC charging circuitry achieves fast start-up without any perceptible delay. The integrated thermal current foldback function can prolong the lifetime of the LED. With a duty ratio that varies with the dimming cycle, DIM easily supports color temperature and brightness control for warm sunset dimming application.

#### **Boundary-Conduction Mode**

During the external MOSFET on time  $(T_{ON})$ , the rectified input voltage applied on the primary-side inductor (Lm) makes the primary current through Lm increase linearly from zero to the peak value  $(I_{pk})$ . Then, the external MOSFET turns off, the energy stored in Lm forces the secondary-side rectifier diode to turn on, and the inductor current decreases linearly from the peak value to zero.



Figure 2—Boundary-conduction mode

When the current decreases to zero, the voltage drop on the main MOSFET drain-to-source falls and oscillates. The oscillation frequency is determined by the primary-side inductor and the combined parasitic capacitances. The resonance is reflected on the auxiliary winding (see Figure 2).

The zero-current detector generates the external MOSFET turn-on signal when the ZCD voltage falls below  $V_{ZCD_T}$  after a blanking time ( $t_{ZCD\_LEB}$ ) and ensures the MOSFET turns on at a relatively low voltage (see Figure 3).



Figure 3—Zero-current detector

As a result, there are incredibly small primary switching-on losses and no secondary-diode reverse-recovery losses. This ensures high efficiency and low EMI noise.

#### **Real-Current Control**

The proprietary real-current–control method allows the MP4060 to control the secondary-side LED current based on primary-side information. The output LED mean current can be calculated approximately with Equation (1):

$$I_{o} \approx \frac{N \cdot V_{\text{REF}}}{2 \cdot R_{s}}$$
(1)

Where:

N is the turn ratio of the primary side to the secondary side,

 $V_{\text{REF}}$  is the internal reference voltage (typically 0.414), and

 $\mathsf{R}_{\mathsf{S}}$  is the sense resistor between the internal MOSFET source and GND.



#### **Power-Factor Correction**

MULT is connected to the tap of a resistor divider from the rectified instantaneous line voltage, driving a sinusoidal multiplier output. This signal provides the reference for the current comparator, which shapes the primary peak current into a sinusoid and has the same phase with the input line voltage. This guarantees a high power factor (see Figure 4).



Figure 4—Power-factor correction

The multiplier's maximum output voltage to the current comparator is clamped to  $V_{S\_CLAMP\_H}$  to limit the cycle-by-cycle current. The multiplier's minimum output voltage is clamped to  $V_{S\_CLAMP\_L}$  to ensure a turn-on signal during the TRIAC dimming-off interval, which pulls down the rectifier input voltage and accurately detects the dimming phase.

#### **VCC Timing Sequence**

The VCC timing sequence is shown in Figure 5. Initially, VCC is charged through the internal charging circuit from the AC line. When VCC reaches VCC<sub>H</sub>, the internal charging circuit stops charging, the control logic initializes, and the internal main MOSFET begins to switch. The auxiliary winding takes over the power supply. However, the initial auxiliary winding positive voltage may not be large enough to charge VCC, causing VCC to drop. Instead, if the VCC voltage drops below the VCC<sub>L</sub> threshold, the internal charging circuit triggers and charges VCC to VCC<sub>H</sub> again. This cycle repeats until the auxiliary winding voltage is high enough to power VCC

If any fault occurs during this time, the switching and the internal charging circuit stop, and VCC drops. When VCC drops below  $VCC_{EN}$ , the internal re-charge is enabled to auto-restart.

To simplify the power supply circuitry, an external charging diode is applied between D (the source of the external power MOSFET) and the VCC

capacitor (see Typical Application). D takes over the VCC power supply at normal operation, without an auxiliary winding. If any fault occurs, the system re-starts after the input AC line powers down/up again.



Figure 5—VCC timing sequence

### Auto Start

The MP4060 contains an auto starter that starts timing when the MOSFET turns off. If ZCD fails to send a turn-on signal after  $t_{\text{START}}$ , automatically the starter sends a turn-on signal to avoid an unnecessary shutdown.

### Minimum off Time

The MP4060 operates with a variable switching frequency. The frequency changes with the instantaneous input BUS voltage. In order to limit the maximum frequency and get good EMI performance, the MP4060 employs an internal minimum off-time limiter.

### Leading-Edge Blanking

In order to avoid premature switching-pulse termination due to the parasitic capacitances discharging when the MOSFET turns on, an internal leading-edge-blanking (LEB) time is introduced on S. The current comparator blocks the input path from S during the blanking time (see Figure 6)





Figure 6—Leading-edge blanking

### **Output Over-Voltage Protection (OVP)**

Output over-voltage protection (OVP) prevents the components from over-voltage damage. The voltage of the auxiliary winding positive plateau is proportional to the output voltage, so the OVP block monitors this auxiliary winding voltage to apply an OVP function (see Figure 7). Once ZCD voltage exceeds  $V_{ZCD_OVP}$ , the OVP signal is triggered, the gate driver turns off, and the IC works in quiescent current mode. When the VCC voltage drops below the UVLO threshold, the IC shuts down and the system re-starts. The output OVP set point is calculated with Equation (2):

$$V_{out\_ovp} \cdot \frac{N_{aux}}{N_{sec}} \cdot \frac{R_{ZCD2}}{R_{ZCD1} + R_{ZCD2}} = V_{ZCD\_OVP}$$
(2)

Where:

 $V_{OUT_OVP}$  is the output OVP threshold,

 $N_{\text{AUX}}$  is the turns of the auxiliary winding, and

N<sub>SEC</sub> is the turns of the secondary winding.



Figure 7—OVP sampling circuit

To avoid switch-off spikes mis-triggering OVP, OVP sampling has a  $t_{\rm OVP\_LEB}$  blanking period (see Figure 8).



Figure 8—ZCD voltage & OVP sampling

### **Cycle-by-Cycle Current Limit**

There is cycle-by-cycle current limit on S. When the voltage on S reaches  $V_{S\_CLAMP\_H}$  (after a blanking time), the switching turns off to limit the peak current value.

#### **Primary Over-Current Protection (OCP)**

S has an internally integrated comparator for primary side OCP. When the gate is on, the comparator is enabled. Over-current occurs when VS exceeds  $V_{OCP}$  after a blanking time. The IC shuts down and re-starts after VCC drops below UVLO. The OCP function block diagram is shown in Figure 9.



Figure 9—Over-current protection circuit

### LED Short-Circuit Protection (SCP)

When an LED short circuit occurs, the IC reduces the switching frequency to 7 kHz. The the output power at this condition is limited within a safe range.



#### **Thermal Protection**

To prevent the IC and the system from any lethal thermal damage (when the junction temperature exceeds  $T_{START}$ ), the MP4060 chops the reference to decrease the output current, which limits the rising temperature speed of the IC. Typically, the output current drops to 20 percent when the IC temperature rises to  $T_{SD}$ . Once it exceeds  $T_{SD}$ , the MP4060 shuts down the switching cycle and is latched until VCC drops below UVLO. When the junction temperature drops a recovery hysteresis ( $T_{HYS}$ ), the chip restarts again.

#### **Bleeder Disable**

If the external active bleeder is applied to improve the TRIAC-dimming compatibility, the MP4060 features a bleeder disable function to pull down the bleeder transistor by BD. This improves system efficiency and thermal performance if the bleeder is useless in certain conditions. Figure 10 shows the bleeder disable circuit.



Figure 10—Bleeder disable circuit

The integrated BD FET works in an open-drain configuration when VCC drops below UVLO or the active bleeder is activated.

The BD FET is turned on to pull down the bleeder transistor under the following conditions:

- I. The dimmer is not connected to the driver.
- II. The fault (OVP/OCP/OTP) triggers.
- III. The system works in auto-restart mode over  $t_{\mbox{\scriptsize SC}}.$  For example, SCP occurs.

The BD timing sequence is shown in Figure 11.



Figure 11—BD timing sequence

#### Adaptive Dimmer Type Detection

The MP4060 integrates adaptive dimmer type detection to detect accurately which kind of dimmer is connected at the system start-up (leading-edge dimmer, trailing-edge dimmer, or no dimmer). The MP4060 works in different modes depending on the dimmer types to achieve the best dimmer compatibility with the highest performance.

#### Phase-Cut-Based Dimming Control

The MP4060 implements phase-cut-based dimming control (both for leading-edge and trailing-edge leading-edge dimmers). For dimmers, most are TRIAC-based. Usually, the TRIAC dimmer consists of a bi-directional SCR and an adjustable turn-on phase. Figure 12 leading-edge TRIAC shows the dimmer waveforms.



Figure 12—Leading-edge dimmer waveforms



For trailing-edge dimmers, the waveforms are shown in Figure 13.



Figure 13—Trailing-edge dimmer waveforms

The MP4060 detects the dimming turn-on cycle through MULT. Based on the turn-on cycle, the control circuitry adjusts the internal reference voltage. MULT voltage exceeding  $V_{\text{MULT_ON}}$  is recognized as a dimmer turn-on signal. MULT voltage below V<sub>MULT OFF</sub> is recognized as a dimmer turn-off signal. The MP4060 has a 30 percent line-cycle-detection blanking time at each line cycle. The real phase detector output is added to this blanking time to determine the reference voltage. If it is higher than 100 percent, the reference voltage is clamped to 100 percent (see Figure 14). This means if the turn-on cycle exceeds 70 percent of the line cycle, the reference maintains the maximum value, which means the maximum output current with different dimmers is almost the same as the rated output current.



Figure14—Dimming turn-on cycle detector

The internal reference voltage decreases when the turn-on cycle decreases to less than 70 percent of the line cycle, lowering the output current. As the dimming turn-on cycle decreases, the COMP voltage decreases. For a leadingedge dimmer, once the COMP voltage reaches  $V_{COMPL_LD}$ , it is clamped. The output current decreases slowly to maintain the TRIAC holding current and avoid random flicker. Figure15 shows the relationship between the leading-edge dimming turn-on phase and the output current.



Figure 15—Leading-edge dimming curve

For a trailing-edge dimmer, there is no holding current. The COMP voltage is clamped at a lower level ( $V_{COML_TL}$ ) to get a deeper dimming depth. Figure 16 shows the relationship between the trailing-edge dimming turn-on phase and the output current.



Figure 16:—Trailing-edge dimming curve



There are three kinds of dimming pull-down current sources in MP4060. The  $I_{DP_TL}$  current source is for trailing-edge dimming, the other two (weak/strong) current sources are for leading-edge dimming. The dimming pull-down current is used to pull down the rectified line voltage to zero quickly to avoid a mis-detection on MULT.



If the leading-edge dimmer is detected, the dimming pull-down current source turns on when MULT decreases to  $V_{MULT_DP_ON_LD}$ , and it turns off when MULT increases to  $V_{MULT_DP_OFF_LD}$ . If the trailing-edge dimmer is detected, the dimming pull-down current source turns on when MULT decreases to  $V_{MULT_DP_ON_TL}$ , and it turns off when MULT increases to  $V_{MULT_DP_OFF_TL}$ .

The weak/strong dimming pull-down current sources are selected through different resistances on ZCD. Figure 17 shows the selected logic:

If  $I_{DP\_DET\_LD}$  \*(R1+R2//R3)  $\geq V_{EN\_DP\_STR\_LD}$ , a strong dimming pull-down current source is selected; otherwise, a weak dimming pull-down current source is selected.

In real application design, the weak/strong dimming pull-down current selection is related to the detailed application SPEC.



Figure 17—Weak/strong dimming pull-down current source selection

### **Damping Circuit Control**

If a leading-edge dimmer or trailing-edge dimmer is detected, the damping circuit is enabled to limit the inrush current the moment the dimmer turns on. If no dimmer is detected, the damping circuit is disabled by pulling up the damp pin voltage, so the damping resister is shorted by the damping MOSFET. The damp pin voltage is pulled up if MULT voltage increases higher than  $V_{\text{MULT DAMP ON.}}$  It is pulled down when MULT voltage decreases lower than V<sub>MULT DAMP OFF</sub>. The maximum pull-up current source is 100 µA while the maximum pull-down current source is 400 µA.

# Color Temperature and Brightness Control for Warm Sunset Dimming application

The color temperature and brightness control circuit is shown in Figure 18.



# Figure 18—Color temperature and brightness control circuit

DIM of MP4060 outputs a driving signal for the external MOSFET. The DIM control logic is shown in Figure 19.



#### Figure 19—DIM signal logic

The DIM turn-on signal is the compliment signal of the dimming turn-on signal. This means the longer the dimming turn-on cycle, the smaller the DIM turn-on cycle. The DIM stays low and the output current flows only through the 1<sup>st</sup> LED string when the dimming turn-on cycle is greater than 70 percent. As the dimming turn-on cycle decreases. the DIM turn-on dutv cvcle proportionally increases the current in the 2<sup>nd</sup> LED string. The total current through the 1<sup>st</sup> string and the 2<sup>nd</sup> string remains constant. This current balance achieves color temperature and brightness control. The maximum current through



the 2<sup>nd</sup> string is adjusted by changing the resistance of Ra.

#### **Dimming Depth Enlargement**

Driving a MOSFET to pull down a resistor from the auxiliary winding to GND forms a dummy load, which helps distribute the output current. DIM working timing means a shorter the dimming duty cycle results in a higher dummy load distribution current. This method enlarges the dimming depth. The dimming depth enlargement circuit is shown in Figure 20.



Figure 20—Dimming depth enlargement circuit



# **TYPICAL APPLICATION CIRCUITS**



Figure 21—A19 bulb driver, 200 VAC-240 VAC/50 Hz input, V<sub>0</sub> = 72 V, I<sub>0</sub> = 125 mA, buck-boost converter, high-performance. EVB model: EV4060-K-00A



### **PACKAGE INFORMATION**



- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
- 6) DRAWING IS NOT TO SCALE.

0.016(0.41)

0.050(1.27)

DETAIL "A"

T

0°-8°





0.114(2.90) 0.122(3.10) 6 10 0.187(4.75) 0.114(2.90) 0.199(5.05) 0.122(3.10) PIN 1 ID (NOTE 5) 5 0.007(0.18) 0.0197(0.50)BSC 0.011(0.28) **BOTTOM VIEW TOP VIEW** GAUGE PLANE 0.010(0.25) 0.030(0.75) 4 -0.043(1.10)MAX 0.037(0.95) 0.004(0.10) SEATING PLANE 0.008(0.20) 0.002(0.05) 0.016(0.40) 0°-6° 0.006(0.15) 0.026(0.65) FRONT VIEW **SIDE VIEW** NOTE: 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, -0.181(4.60) PROTRUSION OR GATE BURR. 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. 5) PIN 1 IDENTIFICATION HAS THE HALF OR FULL CIRCLE OPTION. 6) DRAWING MEETS JEDEC MO-817, VARIATION BA. 0.040(1.00) 7) DRAWING IS NOT TO SCALE. 0.0197(0.50)BSC 0.012(0.30)-RECOMMENDED LAND PATTERN

MSOP-10

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.