



[Order](http://www.ti.com/product/TPS40195?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now





#### **[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195)**

SLUS720F –FEBRUARY 2007–REVISED JUNE 2019

# **TPS40195 4.5-V to 20-V Synchronous Buck Controller With Synchronization and Power Good**

# <span id="page-0-1"></span>**1 Features**

- <sup>1</sup> Input Operating Voltage Range: 4.5 V to 20 V
- Output Voltage as Low as  $0.591$  V  $\pm 0.5\%$
- 180° Bi-Directional Out-of-Phase Synchronization
- Internal 5-V Regulator
- High and Low MOSFET Sense Overcurrent
- 100-kHz to 600-kHz Switching Frequency
- Enable and Power Good
- Programmable UVLO and Hysteresis
- Thermal Shutdown at 150°C
- Selectable Soft Start
- Prebias Output Safe

# <span id="page-0-3"></span><span id="page-0-2"></span>**2 Applications**

- Digital TV
- Entry-Level and Midrange Servers
- Networking Equipment
- <span id="page-0-0"></span>• Non-Isolated DC-DC modules

# **3 Description**

The TPS40195 is a flexible synchronous buck controller that operates from a nominal 4.5-V to 20-V supply. This controller implements voltage mode control with the switching frequency adjustable from 100 kHz to 600 kHz. Flexible features found on this device include selectable soft-start time,<br>programmable short-circuit limit, programmable programmable short-circuit limit, undervoltage lockout (UVLO) and synchronization capability. An adaptive anti-cross conduction scheme is used to prevent shoot through current in the power FETs. Overcurrent detection is done by sensing the voltage drop across the low-side MOSFET when it is on, and comparing it with a user-programmable threshold.

Support & **[Community](http://www.ti.com/product/TPS40195?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Simplified Application Diagram**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

 $\overline{2}$ 

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# <span id="page-2-0"></span>**5 Description (continued)**

The threshold is set with a single external resistor connected from ILIM to GND. Pulse-by-pulse limiting (to prevent current runaway) is provided by sensing the voltage across the high-side MOSFET when it is on and terminating the cycle when the voltage drop rises above a fixed threshold of 550 mV. When the controller senses an output short circuit, both MOSFETs are turned off and a timeout period is observed before attempting to restart. This provides limited power dissipation in the event of a sustained fault. Synchronization on this device is bi-directional. Devices can be synchronized 180° out of phase to a chosen master TPS40195 running at a fixed 250 kHz or 500 kHz, or can be synchronized to an outside clock source anywhere in the 100 kHz to 600 kHz range.

**IEXAS NSTRUMENTS** 

# <span id="page-3-0"></span>**6 Pin Configuration and Functions**





#### **Pin Functions**





### **Pin Functions (continued)**



# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**



**ISTRUMENTS** 

**EXAS** 

### <span id="page-5-0"></span>**7.4 Electrical Characteristics**

 $T_J = -40^{\circ}$ C to 85°C,  $V_{VDD}$ = 12  $V_{dc}$ , all parameters at zero power dissipation (unless otherwise noted)



(1) Specified by design. Not production tested.

6



## **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}$ C to 85°C,  $V_{VDD}$ = 12  $V_{dc}$ , all parameters at zero power dissipation (unless otherwise noted)



(2) Specified by design. Not production tested.

## <span id="page-6-0"></span>**7.5 Dissipation Ratings**



(1) Ratings based on JEDEC High Thermal Conductivity (High K) Board. For more information on the test method, see TI Technical Brief [SZZA017.](http://www.ti.com/lit/pdf/SZZA017)

**[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195)** SLUS720F –FEBRUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**



## **7.6 Typical Characteristics**

<span id="page-7-1"></span><span id="page-7-0"></span>



### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# <span id="page-10-0"></span>**8 Detailed Description**

## <span id="page-10-1"></span>**8.1 Overview**

The TPS40195 is a flexible controller providing all the necessary features to construct a high performance DC-DC converter while keeping costs to a minimum. Support for pre-biased outputs eliminates concerns about damaging sensitive loads during startup. Strong gate drivers for the high side and rectifier N channel FETs decrease switching losses for increased efficiency. Adaptive gate drive timing minimizes body diode conduction in the rectifier FET, also increasing efficiency. Selectable short circuit protection thresholds and hiccup recovery from a short circuit increase design flexibility and minimize power dissipation in the event of a prolonged output fault. A dedicated enable pin (EN) allows the converter to be placed in a low quiescent current shutdown mode.

## **8.2 Functional Block Diagram**

<span id="page-10-2"></span>

#### <span id="page-11-0"></span>**8.3 Feature Description**

#### **8.3.1 Enable Functionality**

The TPS40195 has a dedicated device enable (EN) pin. This simplifies user level interface design since no multiplexed functions exist. Another benefit is a true low power shutdown mode of operation. When the EN pin is pulled to GND, all unnecessary functions inside the IC, including the BP regulator, are turned off and the TPS40195 consumes a typical 165-μA of current. A functionally equivalent circuit to the enable circuitry on the TPS40195 is shown in [Figure 16.](#page-11-2)



**Figure 16. TPS40195 EN Pin Internal Circuitry**

<span id="page-11-2"></span>If the EN pin is left floating, the chip starts automatically. The pin must be pulled to less than 600 mV for the TPS40195 to be in shutdown mode. Note that the EN pin is relatively high impedance. In some situations, there could be enough noise nearby to cause the EN pin to swing below the 600 mV threshold and give erroneous shutdown commands to the rest of the device. There are two solutions to this problem should it arise.

- 1. Place a capacitor from EN to GND. A side effect of this is to delay the start of the converter while the capacitor charges past the enable threshold
- 2. Place a resistor from VDD to EN. This causes more current to flow in the shutdown mode, but does not delay converter startup. If a resistor is used, the total current into the EN pin should be limited to no more than 500 μA.

<span id="page-11-1"></span>The ENABLE pin is self-clamping. The clamp voltage can be as low as 1 V with a 1-kΩ ground impedance. Due to this self-clamping feature, the pull-up impedance on the ENABLE pin should be selected to limit the sink current to less than 500 μA. Driving the ENABLE pin with a low-impedance source voltage can result in damage to the device. Because of the self-clamping feature, it requires care when connecting multiple ENABLE pins together. For enabling multiple TPS4019x devices (TPS40190, TPS40192, TPS40193, TPS40195, TPS40197), see the Application Report [SLVA509](http://www.ti.com/lit/pdf/SLVA509).

Product Folder Links: *[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195)*





### **Feature Description (continued)**



**Figure 17. TPS40195 EN Pin Start-up**

#### **8.3.2 Voltage Reference**

The band gap cell is designed with a trimmed 0.591-V output. The 0.5% tolerance on the reference voltage allows the user to design a very accurate power supply.

#### **8.3.3 Oscillator and Synchronization**

<span id="page-12-0"></span>The TPS40195 has a programmable switching frequency of 100 kHz to 600 kHz using a resistor connected from the RT pin to GND. The relationship between switching frequency and the resistor from RT to GND is given in [Equation 1](#page-12-0).

$$
f_{SW} = \frac{2.5 \times (10)^4}{R_{RT}}
$$

where

- $f<sub>SW</sub>$  is the switching frequency in kHz
- $R_{\text{RT}}$  is the resistor connected from RT to GND in kΩ (1)

When the oscillator is programmed using this method, the SYNC pin is configured as an input. The device may be synchronized to a higher frequency than the free running frequency by applying a pulse train to the SYNC pin. For best results, limit the frequency of the pulse train applied to SYNC to 20% more than the free running frequency. The TPS40195 will synchronize to the falling edge of the pulse train applied to the SYNC pin.

The SYNC pin can also function as an output. To get this functionality, the RT pin must be connected to either GND or to BP. When this is done the oscillator will run at either 250 kHz or 500 kHz. SYNC can then be connected to other TPS40195 controllers (with their SYNC pins configured as an input) and the two or more controllers will synchronize to the same switching frequency. The output waveform on SYNC will be approximately a 50% duty cycle pulse train. The pull up is relatively weak, but the pull down is strong to insure that a good clean signal is presented to any devices that are to be synchronized. A summary is shown in [Table 1.](#page-12-1)

<span id="page-12-1"></span>

#### **Table 1. R<sup>T</sup> Connection and SYNC Pin Function**

Copyright © 2007–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.ti.com/feedbackform/techdocfeedback?litnum=SLUS720F&partnum=TPS40195)*

# **Feature Description (continued)**





Using the TPS40195 with its RT pin connected to BP or to GND as a master clock source for another TPS40195 with a resistor connected from its RT pin to GND results in the two controllers operating at the same frequency but 180° out of phase.



#### **8.3.4 Undervoltage Lockout (UVLO)**

There are two separate UVLO circuits in the TPS40195. Both must be satisfied before the controller starts. One circuit detects the BP voltage and the other circuit detects voltage on the UVLO pin. The voltage on the BP pin  $(V_{BP})$  must be above 4.3 V in order for the device to start up.

The UVLO pin is generally used to provide a higher UVLO voltage than that which the BP UVLO circuit provides. This level is programmed using a resistor divider from  $V_{\text{IN}}$  to GND with the tap connected to the UVLO pin of the TPS40195. Hysteresis is provided by a 5.2-μA current source that is turned on when the UVLO pin reaches the 1.26 V turn on threshold. The turnon level is determined by the divider ratio, and the hysteresis level is determined by the divider equivalent impedance.

<span id="page-13-0"></span>To determine the resistor values for the UVLO circuit, a turnon voltage and turn off voltage must be known. Once these are known the resistors can be calculated in [Equation 2](#page-13-0) and [Equation 3](#page-13-1). The functional schematic is shown in [Figure 20](#page-14-0).

$$
R1 = \frac{V_{ON} - V_{OFF}}{I_{UVLO}}
$$

$$
R2 = R1 \times \frac{V_{UVLO}}{V_{ON} - V_{UVLO}}
$$

<span id="page-13-1"></span>where

- $V_{ON}$  is the desired turnon voltage of the converter
- $V_{\text{OFF}}$  is the desired turn off voltage for the converter, must be less than  $V_{\text{ON}}$
- $I<sub>UVLO</sub>$  is the hysteresis current generated by the device, 5.2 μA (typical)
- $V_{UVLO}$  is the UVLO pin threshold voltage, 1.26 V (typical) (3)



Texas

(2)







## <span id="page-14-0"></span>**8.3.5 Soft Start**

The TPS40195 uses a digital closed loop soft start system. The soft-start ramp is generated internally by a counter and digital-to-analog converter (DAC) that ramps up the effective reference voltage to the error amplifier. The DAC supplies a voltage to the error amp that is used as the reference until that supplied voltage becomes greater than the 591-mV reference voltage. At that point soft start is complete and the 591-mV reference controls the output voltage. The ramp rate is dependent on the oscillator frequency as each step in the DAC takes one clock cycle from the oscillator. The user can choose from three ramp rates, or DAC counter widths depending on viewpoint, for any given switching frequency by connecting the SS\_SEL pin to GND, BP pin or letting the pin float. The possibilities are summarized in [Table 2](#page-14-1).

| <b>SS SEL CONNECTION</b> | CLOCK CYCLES IN 1-V RAMP (N <sub>DAC</sub> ) |
|--------------------------|----------------------------------------------|
| <b>GND</b>               | 2048                                         |
| Floating                 | 1024                                         |
| <b>BP</b>                | 512                                          |

**Table 2. Soft-Start Clock Cycles**

<span id="page-14-2"></span><span id="page-14-1"></span>The ramp output from the soft-start DAC is 1 V in amplitude. Since the soft start is closed loop and reference voltage of the device is actually 591 mV, the actual ramp time is less than the time it takes for the SS ramp to finish and reach 1 V. The actual soft-start time is the amount of time that it takes for the internal soft-start ramp to reach the 591-mV reference level. The soft-start time can be found using [Equation 4.](#page-14-2)

$$
t_{SS} = 0.591 \times \frac{N_{DAC}}{f_{SW}}
$$

where

- $N<sub>DAC</sub>$  is the number of 1-V DAC ramp cycles from [Table 2](#page-14-1)
- $f_{SW}$  is the switching frequency in Hz (4)  $(4)$

#### **8.3.6 Selecting the Short Circuit Threshold**

An over current is detected by sensing a voltage drop across the low-side FET when it is on, and across the high-side FET when it is on. If the voltage drop across either FET exceeds the short circuit threshold in any given switching cycle, a counter increments one count. If the voltage across the high-side FET was higher that the short circuit threshold, that FET is turned off early. If the voltage drop across either FET does not exceed the short circuit threshold during a cycle, the counter is decremented for that cycle. If the counter fills up (a count of 7) a fault condition is declared and the drivers turn off both MOSFETs. After a timeout of approximately 40 ms, the controller attempts to restart. If a short circuit remains present at the output, the current quickly ramps up to the short circuit threshold and another fault condition is declared and the process of waiting for the 40 ms and attempting to restart repeats.

The current limit threshold for the low-side FET is programmable by the user. To set the threshold a resistor is connected from the ILIM pin to GND. A current source inside the IC connected to the ILIM pin and this resistor set a voltage that is the threshold used for the overcurrent detection threshold. The low side threshold will increase as the low side on time decreases due to blanking time and comparator response time. See [Figure 5](#page-7-1) for changes in the threshold as the low-side FET conduction time decreases. Refer to [Figure 21](#page-15-0) for details on the functional equivalent schematic.



#### **Figure 21. Overcurrent**

<span id="page-15-0"></span>
$$
I_{SCP(min)} = \frac{I_{ILIM(min)} \times R_{ILIM(min)} + V_{ILIMOFST(min)}}{R_{DS(in)(max)}}
$$

$$
I_{SCP(max)} = \frac{I_{ILIM(max)} \times R_{ILIM(max)} + V_{ILIMOFST(max)}}{R_{DS (on)(min)}}
$$

#### where

- $I_{\text{S.P.}}$  is the short circuit current
- $I<sub>ILIM</sub>$  is ILIM pin bias current, 9 μA (typical)
- $R_{IIJM}$  is the resistance connected from ILIM to GND
- $V<sub>ILIMOEST</sub>$  is the offset voltage of the low side current sense comparator,  $\pm 20$  mV
- $R_{DS(on)}$  is the channel resistance of the low-side MOSFET (6)

(5)



<span id="page-16-0"></span>The short circuit protection threshold for the high-side MOSFET is fixed at 550-mV typical, 400-mV minimum with a 4000 ppm/°C temperature coefficient to help compensate for changes in the high side FET channel resistance as temperature increases. This threshold is in place to provide a maximum current output in the case of a fault. The maximum amount of current that can be sourced from a converter can be found by [Equation 7.](#page-16-0)

$$
I_{OUT(max)} = \frac{V_{ILIMH(min)}}{R_{DS(on)(max)}}
$$

where

- $I<sub>OUT(max)</sub>$  is the maximum current that the converter is specified to source
- $V_{\text{ILIMH(min)}}$  is the short circuit threshold for the high-side MOSFET (400 mV)
- $R_{DS(on)max}$  is the maximum resistance of the high-side MOSFET (7)

If the required current from the converter is greater than the calculated  $I_{\text{OUT(max)}}$ , a lower resistance high-side MOSFET must be chosen.

<span id="page-16-1"></span>The length of time between restart attmepts after an output fault can be found from [Equation 8](#page-16-1).

$$
t_{\text{OFF}} = \frac{7 \times N_{\text{DAC}}}{f_{\text{SC}}}
$$

where

- $N<sub>DAC</sub>$  is the number of 1-V DAC ramp cycles from [Table 2.](#page-14-1)
- $f_{\text{SW}}$  is the switching frequency in Hz (8)

### **8.3.7 5-V Regulator**

This device has an on board 5-V regulator that allows the parts to operate from a single voltage feed. No separate 5-V feed to the part is required. This regulator requires a minimum of 1 μF of capacitance on the BP pin for stability. A ceramic capacitor is suggested for this purpose. Noise performance can be improved by increasing this capacitance to 4.7  $\mu$ F when driving FETs with more than 25-nC gate charge requirements.

This regulator can also be used to supply power to nearby circuitry, eliminating the need for a separate LDO in some cases. If this pin is used for external loads, be aware that this is the power supply for the internals of the TPS40195. While efforts have been made to reduce sensitivity, any noise induced on this line has an adverse effect on the overall performance of the internal circuitry and shows up as increased pulse jitter, or skewed reference voltage. Note that when the EN pin is pulled low, the BP regulator will be turned off and not available to supply power to external loads.

The amount of power available from this pin varies with the size of the power MOSFETs that the drivers must operate. Larger MOSFETs require more gate drive current and reduces the amount of power available on this pin for other tasks.

#### **8.3.8 Prebias Start-up**

The TPS40195 contains a unique circuit to prevent current from being pulled from the output during start-up in the condition the output is prebiased. When the soft-start commands a voltage higher than the pre-bias level (internal soft-start becomes greater than feedback voltage  $[V_{FB}]$ ), the controller slowly activates synchronous rectification by starting the first LDRV pulses with a narrow on-time. It then increments that on-time on a cycleby-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensures that the out voltage ( $V_{\text{OUT}}$ ) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation with minimal disturbance to the output voltage. The amount of time from the start of switching until the low-side MOSFET is turned on for the full 1-D interval is defined by 32 clock cycles.



#### **8.3.9 Drivers**

The drivers for the external HDRV and LDRV MOSFETs are capable of driving a gate-to-source voltage of 5 V. The LDRV driver switches between VDD and GND, while HDRV driver is referenced to SW and switches between BOOT and SW. The drivers have non-overlapping timing that is governed by an adaptive delay circuit to minimize body diode conduction in the synchronous rectifier. The drivers are capable of driving MOSFETS that are appropriate for a 15-A converter if power dissipation requirements are met.

#### **8.3.10 Power Good**

The TPS40195 provides an indication that output power is good for the converter. This is an open-drain signal and pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include:

- $V_{FB}$  >  $\pm$ 10% from nominal
- soft-start is active
- a undervoltage condition exists for the device
- a short circuit condition has been detected
- die temperature is over (150°C)

### **NOTE**

When there is no power to the device, PGOOD is not able to pull close to GND if an auxiliary supply is used for the power good indication. In this case, a built in resistor connected from drain to gate on the PGOOD pull down device makes the PGOOD pin look approximately like a diode to GND.

#### **8.3.11 Thermal Shutdown**

Thermal shutdown If the junction temperature of the device reaches the thermal shutdown limit of 150°C, the PWM and the oscillator is turned off and HDRV and LDRV are driven low, turning off both FETs. When the junction cools to the required level (130°C nominal), the PWM initiates soft start as during a normal power up cycle.



#### **[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195) [www.ti.com](http://www.ti.com)** SLUS720F –FEBRUARY 2007–REVISED JUNE 2019

# <span id="page-18-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-18-1"></span>**9.1 Application Information**

The TPS40195 is a flexible controller providing all the necessary features to construct a high performance DC-DC converter while keeping costs to a minimum. The threshold is set with a single external resistor connected from ILIM to GND.

### <span id="page-18-2"></span>**9.2 Typical Applications**

#### **9.2.1 Typical Application 1**

This section discusses basic buck converter design. Designers already familiar with the design of buck converters can skip to the next section *Component Selection* of this design example.



**Figure 22. TPS40195 Design Example Schematic**

#### *9.2.1.1 Design Requirements*



#### **Table 3. Example Electrical Characteristics**

**RUMENTS** 

**XAS** 

# **Typical Applications (continued)**





### <span id="page-19-2"></span>*9.2.1.2 Detailed Design Procedure*

#### **9.2.1.2.1 Output Inductor, LOUT**

<span id="page-19-0"></span>[Equation 9](#page-19-0) can be used to calculate  $L_{OUT}$ .

$$
L_{OUT} = \frac{V_{OUT}}{V_{IN(max)}} \times \frac{(V_{IN(max)} - V_{OUT})}{f_{SW} \times I_{RIPPLE}} = \frac{1.8 \text{ V}}{13.2 \text{ V}} \times \frac{(13.2 \text{ V} - 1.8 \text{ V})}{300 \text{ kHz} \times 2.0} = 2.59 \text{ }\mu\text{H}
$$

where

•  $I_{\text{RIPPLE}}$  = the allowable ripple current in the inductor, 20% of maximum  $I_{\text{OUT}}$  (9)

<span id="page-19-1"></span>For this design a 2.5-μH inductor from Coilcraft is used. IRIPPLE is recalculated using [Equation 10](#page-19-1) and a 2.5-μH inductor value to give a new estimate of  $I_{RIPPLE}$  of 2.1 A.

$$
I_{RIPPLE} = \frac{V_{OUT}}{V_{IN(max)}} \times \frac{(V_{IN(max)} - V_{OUT})}{f_{SW} \times L_{OUT}} = \frac{1.83 \text{ V}}{13.2 \text{ V}} \times \frac{(13.2 \text{ V} - 1.83 \text{ V})}{300 \text{ kHz} \times 2.5 \text{ }\mu\text{H}} = 2.10 \text{ A}
$$
\n(10)

With this  $I_{RIPPLE}$  value, the RMS and peak current flowing in  $L_{OUT}$  can be calculated.

$$
I_{LOUT\_RMS} = \sqrt{\left(I_{OUT}\right)^2 + \frac{\left(I_{RIPPLE}\right)^2}{12}} = \sqrt{\left(10\right)^2 + \frac{\left(2.10\right)^2}{12}} = 10.02 \text{ A}
$$
\n(11)

$$
I_{PK} = I_{OUT} + \frac{I_{RIPPLE}}{2} = 10 + \frac{2.10}{2} = 11.05 \text{ A}
$$
\n(12)



#### 9.2.1.2.2 Output Capacitor, C<sub>OUT</sub>

<span id="page-20-0"></span>The capacitance value is selected to be greater than the largest value calculated from [Equation 13](#page-20-0) and [Equation 14.](#page-20-1)

$$
C_{OUT} = \frac{L_{OUT} \times (I_{STEP})^2}{2 \times V_{UNDER} \times D_{MAX} \times (V_{IN(min)} - V_{OUT})} = \frac{2.5 \mu H \times (8)^2}{2 \times 200 \, \text{mV} \times 90\% \times (10.8 \, \text{V} - 1.8 \, \text{V})} = 71.68 \,\mu\text{F}
$$
\n(13)

<span id="page-20-1"></span>
$$
C_{OUT} = \frac{L_{OUT} \times (I_{STEP})^2}{2 \times V_{OVER} \times V_{OUT}} = \frac{2.5 \mu H \times 8^2}{2 \times 200 m V \times 1.8 V} = 222.2 \mu F
$$
\n(14)

$$
ESR = \frac{V_{RIPPLE}}{I_{RIPPLE}} = \frac{100 \text{ mV}}{2.1 \text{ A}} = 47 \text{ m}\Omega
$$
\n(15)

<span id="page-20-2"></span>From [Equation 13](#page-20-0), [Equation 14](#page-20-1) and [Equation 15](#page-20-2), the capacitance for C<sub>OUT</sub> should be greater than 223  $\mu$ F and its ESR should be less than 47 mΩ. Three 100-μF, 6.3-V, X5R ceramic capacitors are chosen. Each capacitor has an ESR of 5 m $Ω$ .

#### 9.2.1.2.3 Input Capacitor, C<sub>IN</sub>

<span id="page-20-3"></span>The input capacitor is selected to handle the ripple current of the buck stage. A relatively large capacitance is used to keep the ripple voltage on the supply line low. This is especially important were the supply line has a high impedance. It is recommended that the supply line impedance be kept low. The input capacitor RMS current can be calculated using [Equation 16.](#page-20-3)

$$
I_{CAP(RMS)} = \sqrt{\left[\left(I_{OUT} - \frac{V_{OUT}}{V_{IN}} \times I_{OUT}\right)^{2} + \frac{\left(I_{RIPPLE}\right)^{2}}{12}\right] \times \frac{V_{OUT}}{V_{IN}} + \left(\frac{V_{OUT}}{V_{IN}} \times I_{OUT}\right)^{2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}
$$
(16)

The RMS current in the input capacitor is 3.56 A. Two 22-μF, size 1206 capacitors using X7R material has a typical dissipation factor of 5%. For a 22-μF capacitor at 300 kHz the ESR is approximately 5 mΩ. Two of these capacitors are used in parallel. The power dissipation in each capacitor is less than 16 mW. A 470-μF, 25-V electrolytic is added to maintain the voltage on the input rail.

#### 9.2.1.2.4 Switching MOSFET, Q<sub>SW</sub>

The following key parameters must be met by the selected MOSFET.

Drain-to-source voltage,  $V_{DS}$ , must be able to withstand the input voltage plus spikes that may be on the switching node. For this design a  $V_{DS}$  rating of between 25 V and 30 V is recommended.

$$
I_{\text{QSW(rms)}} = \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN(min)}}}} \times \left( \left( I_{\text{OUT(max)}} \right)^2 + \frac{\left( I_{\text{RIPPLE}} \right)^2}{12} \right)
$$

For this design  $I_{DD}$  should be greater than 4.1 A

Gate source voltage,  $V_{\text{gs}}$ , must be able to withstand the gate voltage from the control device. For the TPS40195 this is 5 V.

Target efficiency for this design is 90%. Based on 1.8-V output and 10-A operating current this equates to a power loss in the module of 1.8 W. The design allocates this power budget equally between the two power FETS and the inductor The equations below are used to calculate the power loss,  $P_{OSW}$ , in the switching MOSFET.

$$
P_{GATE} = Q_{g(TOT)} \times V_g \times f_{SW}
$$
\n(18)

$$
P_{\rm QSW} = P_{\rm CON} + P_{\rm SW} + P_{\rm GATE} \tag{19}
$$

#### Copyright © 2007–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.ti.com/feedbackform/techdocfeedback?litnum=SLUS720F&partnum=TPS40195)*

(17)

$$
P_{CON} = R_{DS(on)} \times (I_{QSW(rms)})^2 = R_{DS(on)} \times \frac{V_{OUT}}{V_{IN}} \times \left( (I_{OUT})^2 + \frac{(I_{RIPPLE})^2}{12} \right)
$$
  

$$
P_{SW} = V_{IN} \times f_S \times \left( \frac{I_{OUT} + \frac{I_{RIPPLE}}{2}}{I_g} \right) \times (Q_{gs1} + Q_{gd}) \right)
$$

where

- P<sub>CON</sub> is conduction losses
- $P_{SW}$  is switching losses
- $P_{GATE}$  is gate drive losses
- $Q_{qd}$  is drain source charge or miller charge
- $Q_{\text{gs1}}$  is gate source post threshold charge
- I<sub>g</sub> is gate drive current
- $Q_{q(TOT)}$  is total gate charge from 0 V to the gate voltage

ë û

•  $V_g$  is gate voltage (21)

[Equation 22](#page-21-0) and [Equation 23](#page-21-1) describe the preliminary values for  $R_{DS(on)}$  and ( $Q_{gs1}$  +  $Q_{gd}$ ). Note output losses due to  $\mathsf{Q}_\mathsf{OSS}$  and gate losses have been ignored here. Once a MOSFET is selected these parameters can be added. The switching MOSFET for this design should have an R<sub>DS (on)</sub> of less than 20 mΩ . The sum of Q<sub>gd</sub> and Q<sub>gs1</sub> should be approximately 14.8 nC. . The Vishay SI7860ADP was selected for this design. This device has an  $R_{DS(on)}$  of 9 mΩ and a (Q<sub>gs1</sub>+Q<sub>gd</sub>) of 13 nC. The estimated conduction losses are 0.135 W and the switching losses are 0.297 W. This gives a total estimated power loss of 0.432 W versus 0.6 W for our initial boundary condition. Note this does not include gate losses of approximately 10 mW.

#### 9.2.1.2.5 Rectifier MOSFET, Q<sub>SR</sub>

<span id="page-21-0"></span>Similar criteria as used above apply to the rectifier MOSFET. One significant difference however, is that the rectifier MOSFET switches with nearly zero voltage across its drain and source so its switching losses are nearly zero. There are losses from the source to drain body diode that occur as it conducts during the delay before the FET turns on. The equations used to calculate the losses in the rectifier MOSFET are shown below.

$$
P_{\text{QSR}} = P_{\text{CON}} + P_{\text{BD}} + P_{\text{GATE}} \tag{22}
$$

<span id="page-21-1"></span>
$$
P_{CON} = R_{DS(on)} \times (I_{QSW(rms)})^2 = R_{DS(on)} \times \frac{V_{OUT}}{V_{IN}} \times \left( (I_{OUT})^2 + \frac{(I_{RIPPLE})^2}{12} \right)
$$
\n(23)

$$
P_{\text{GATE}} = Q_{g(\text{TOT})} \times V_g \times f_{\text{SW}} \tag{24}
$$

 $P_{BD} = V_f \times I_{OUT} \times (t_1 + t_2) \times f_S$ 

where

- $P_{BD}$  is the body diode loss
- $\cdot$  t<sub>1</sub> is the body diode conduction prior to turn-on of channel (57nS)
- $t_2$  is the body diode conduction after turn-off of channel (14nS)
- $V_f$  is the body diode forward voltage  $(25)$

Estimating the body diode losses based on a forward voltage of 1.0 V yields 0.162 W. The gate losses are unknown at this time so assume 0.1 W gate losses. This leaves 0.338 W for conduction losses. Using this figure a target R<sub>DS(on)</sub> of 4.0 mΩ was calculated. The SI7886ADP has an R<sub>DS(on)</sub> maximum of 4.8 mΩ and was used for this design.



(20)



Using the parameters from its data sheet the actual expected power losses were calculated. Conduction loss is 0.394 W, body diode loss is 0.210 W and the gate loss was 0.063 W. This totals 0.667 W associated with the rectifier MOSFET.

The ratio between  $\rm C_{gs}$  and  $\rm C_{gd}$  should be greater than one. The Si7886 capacitor meets this criterion and helps reduce the risk of dv/dt induced turn on of the rectifier MOSFET. If this is likely to be a problem a small resistor may be added in series with the boost capacitor,  $C_{\text{BOOST}}$  to slow the turn on speed of  $Q_{SW}$  at the expense of increased switching losses in that device.

#### **9.2.1.2.6 Component Selection for the TPS40195**

#### *9.2.1.2.6.1 Timing Resistor, R<sup>T</sup>*

The timing resistor is calculated using the following equation.

$$
R_T = \frac{2.5 \times (10)^7}{f_S} = \frac{2.5 \times (10)^7}{300} = 83.3 k\Omega
$$
\n(26)

A standard value resistor of 82.5 kΩ is used.

### *9.2.1.2.6.2 Setting UVLO*

The equations below are used to set the UVLO voltages.

$$
R_{UVLO1} = \frac{V_{ON} - V_{OFF}}{I_{UVLO}} = \frac{7 - 6}{5.2 \times (10)^{-6}} = 192.3 k\Omega
$$
\n(27)

$$
R_{UVLO2} = R_{UVLO1} \times \frac{V_{UVLO}}{(V_{ON} - V_{UVLO})} = 192.3 k\Omega \times \frac{1.26}{7 - 1.26} = 42.2 k\Omega
$$
\n(28)

The UVLO threshold voltage ( $V_{UVLO}$ ) is 1.26 V. The module has a turn on voltage of 7 V and a turn off voltage of 6 V. This sets R<sub>UVLO1</sub>to 191 kΩ, the nearest standard value. The second resistor R<sub>UVLO2</sub> is 42.2 kΩ.

#### *9.2.1.2.6.3 Setting the Soft-Start Time*

<span id="page-22-0"></span>The selection of the soft start time should be greater than the time constant of the output filter,  $L_{\text{OUT}}$  and  $C_{\text{OUT}}$ . This time is given in [Equation 29](#page-22-0) and [Equation 30](#page-22-1).

$$
t_{\text{START}} \ge 2\pi \times \sqrt{L_{\text{OUT}} \times C_{\text{OUT}}}
$$
\n
$$
t_{\text{START}} \ge 6.28 \times \sqrt{2.5 \times (10)^{-6} \times 300 \times (10)^{-6}} = 0.172 \text{ms}
$$
\n(29)

<span id="page-22-1"></span>The soft-start time is determined using Equation 31. The TPS40195 uses a counter operating at the clock frequency that increments an internal DAC until it reaches the turn on threshold voltage of 0.591 V. The number of counts required to reach this threshold is determined by one of three settings on the SS pin. In this case, the pin is floating (with a small bypass capacitor) which sets the clock count (
$$
N_{\text{DAC}}
$$
) to 1024 and the soft-start time is 2.0 ms

$$
t_{SS} = 0.591 \times \frac{N_{DAC}}{f_{SW}} = 0.591 \times \frac{1024}{300} = 2.0 \text{ ms}
$$
\n(31)

#### <span id="page-22-2"></span>**9.2.1.2.6.4 Short-Circuit Protection, R**<sub>ILIM</sub>

Short-circuit protection is programmed using the  $R_{ILM}$  resistor. Selection of this resistor depends on the  $R_{DS(on)}$  of the switching MOSFET and the required short circuit current trip point,  $I_{SCP}$ . The minimum  $I_{SCP}$  must exceed the sum of the output current, the peak ripple current, and the output capacitor charging current during start up. Equation 30 gives this minimum.

Copyright © 2007–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.ti.com/feedbackform/techdocfeedback?litnum=SLUS720F&partnum=TPS40195)*

**STRUMENTS** 

**[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195)** SLUS720F –FEBRUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**

$$
I_{\text{SCP}} \ge \frac{C_{\text{OUT}} \times V_{\text{OUT}}}{t_{\text{START}}} + I_{\text{PK}} = \frac{300 \times (10)^{-6} \times 1.8}{2 \times (10)^{-3}} + 11.05 = 11.32 \text{ A}
$$
\n(32)

<span id="page-23-0"></span>The minimum short circuit current trip point for this design is set to 14 A. [Equation 33](#page-23-0) is then used to calculate the minimum  $R_{IIJM}$  value.

$$
R_{\text{ILIM}(min)} = \frac{R_{DS (on) (max)} \times I_{SCP (min)} - V_{\text{ILIM} OFSET (min)}}{I_{\text{LIM}(min)}} = \frac{(4.88 \times (10)^{-3} \times 14) + 20 \text{ mV}}{7.0 \times (10)^{-6}} = 12.6 \text{ k}\Omega
$$
\n(33)

<span id="page-23-1"></span>R<sub>ILIM</sub> is calculated to be 12.6 kΩ. The closest standard value of 12.7 kΩ is used. The minimum and maximum short circuit current can be calculated using [Equation 34](#page-23-1) and [Equation 35](#page-23-2) .

$$
I_{\text{SCP}(min)} = \frac{I_{\text{ILIM}(min)} \times R_{\text{ILIM}(min)} + V_{\text{ILIMOFST}(min)}}{R_{\text{DS}(on)(max)}}\tag{34}
$$
\n
$$
I_{\text{SCP}(max)} = \frac{I_{\text{ILIM}(max)} \times R_{\text{ILIM}(max)} + V_{\text{ILIMOFST}(max)}}{R_{\text{DS}(on)(min)}}\tag{35}
$$

<span id="page-23-2"></span>The minimum  $I_{\text{SCP}}$  is 14 A and the maximum is 46 A.

#### 9.2.1.2.6.5 Voltage Decoupling Capacitors, C<sub>BP</sub>, and C<sub>VDD</sub>

Two pins on the TPS40195 have DC voltages. It is recommended to add small decoupling capacitors to these pins. Below are the recommended values.

•  $C_{BP} = 4.7 \mu F$ 

 $C_{VDD} = 0.1 \mu F$ 

#### *9.2.1.2.6.6 Boost Voltage, CBOOST and DBOOST (optional)*

Selection of the boost capacitor is based on the total gate charge of the switching MOSFET and the allowable ripple on the boost voltage,  $V_{BOOST}$ . A ripple of 0.2 V is assumed for this design. Using these two parameter and equation (26) the minimum value for  $C_{\text{BOOST}}$  can be calculated.

$$
C_{\text{BOOST}} > \frac{Q_{g(TOT)}}{\Delta V_{\text{BOOST}}} \tag{36}
$$

The total gate charge of the switching MOSFET is 13.3 nC. A minimum  $C_{\text{BOOST}}$  of 0.066- $\mu$ F is required. A 0.1- $\mu$ F capacitor was chosen. This capacitor must be able to withstand the maximum input voltage plus the maximum voltage on BP. This is 16 V plus 5.4 V which is 21.4 V. A 50-V capacitor is used.

To reduce losses in the TPS40195 and to increase the available gate voltage for the switching MOSFET an external diode can be added between the BP pin and the BOOST pin of the device. A small signal schottky should be used here, such as the BAT54.

#### *9.2.1.2.6.7* Closing the Feedback Loop  $R_{Z1}$ ,  $R_{P1}$ ,  $R_{PZ2}$ ,  $R_{SET1}$ ,  $R_{STE2}$ ,  $C_{Z2}$ ,  $C_{P2}$  AND  $C_{PZ1}$

A graphical method is used to select the compensation components. This is a standard feedforward buck converter. Its PWM gain is given by the following equation.

$$
K_{\text{PWM}} \cong \frac{V_{\text{IN}}}{V_{\text{RAMP}}}
$$

The gain of the output LC filter is given in [Equation 38](#page-24-0).

24

(37)



<span id="page-24-0"></span>

$$
K_{LC} = \frac{\left(1 + s \times ESR \times C_{OUT}\right)}{1 + s \times \left(\frac{L_{OUT}}{R_{OUT}}\right) + \left(s\right)^{2} \times L_{OUT} \times C_{OUT}}
$$
\n(38)

The equation for the PWM and LC gain is:

$$
G_{e}(s) = K_{PWM} \times K_{LC} = \frac{V_{IN}}{V_{RAMP}} \times \frac{\left(1 + s \times ESR \times C_{OUT}\right)}{1 + s \times \left(\frac{L_{OUT}}{R_{OUT}}\right) + \left(s\right)^{2} \times L_{OUT} \times C_{OUT}}
$$
\n(39)

To plot this on a Bode plot the DC gain must be expressed in dB. The DC gain is equal to K<sub>PWM</sub>. To express this in dB we take its LOG and multiple by 20. For this converter the DC gain is:

DC gain = 
$$
20 \times LOG\left(\frac{V_{IN}}{V_{RAMP}}\right) = 20 \times LOG(12) = 21.6 dB
$$
 (40)

<span id="page-24-1"></span>Also calculate the pole and zero frequencies. A double pole is associated with the LC and a zero is associated with the ESR of the output capacitance. The frequency at where these occur can be calculated using [Equation 41.](#page-24-1)

$$
f_{LC\_Pole} = \frac{1}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}} = 5.8 \text{ kHz}
$$
\n
$$
f_{ESR\_Zero} = \frac{1}{2\pi \times 5.8 \times 10^{-10}} = 318 \text{ kHz}
$$
\n(41)

$$
F_{\text{LSR}\_\text{L}}^{\text{R}} = 2\pi \times \text{ESR} \times \text{C}_{\text{OUT}}^{\text{R}} = 510 \times 12
$$

A Bode plot of the PWM and LC filter is shown in [Figure 23](#page-24-2).



**Figure 23. PWM and L-C Filter Gain**

<span id="page-24-2"></span>A Type-III compensation network, shown in [Figure 24,](#page-25-0) is used for this design. A typical bode plot of a Type-III compensation network is shown below in [Figure 25.](#page-25-0)

(42)

**EXAS ISTRUMENTS** 

**[TPS40195](http://www.ti.com/product/tps40195?qgpn=tps40195)**

SLUS720F –FEBRUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**

<span id="page-25-0"></span>

<span id="page-25-1"></span>The output voltage, the high-frequency gain and the break (pole and zero) frequencies are calculated using the following equations.

$$
R_{\text{SET}} = \frac{(V_{\text{REGF}} \times R_{Z1})}{(V_{\text{OUT}} - V_{\text{REF}})}
$$
(43)

$$
R_{\text{SET}} = \frac{0.591 \times 51k\Omega}{1.8 - 0.591} = 24.9k\Omega
$$
\n(44)

<span id="page-25-4"></span>
$$
Gain = \frac{R_{PZ2} \times \left(R_{Z1} + R_{P1} + \left(\frac{1}{2\pi f_C \times C_{PZ1}}\right)\right)}{R_{Z1}\left(R_{P1} + \frac{1}{2\pi f_C \times C_{PZ1}}\right)}
$$
(45)

<span id="page-25-3"></span>
$$
f_{P1} = \frac{1}{2\pi \times R_{P1} \times C_{P21}}
$$
(46)

<span id="page-25-6"></span>
$$
f_{P2} = \frac{C_{P2} + C_{Z2}}{2\pi \times R_{PZ2} \times C_{P2} \times C_{Z2}} \approx \frac{1}{2\pi \times R_{PZ2} \times C_{P2}} \tag{47}
$$

<span id="page-25-2"></span>
$$
f_{Z1} = \frac{1}{2\pi \times R_{Z1} \times C_{PZ1}}\tag{48}
$$

$$
f_{Z2} = \frac{1}{2\pi \times (R_{PZ2} + R_{P1}) \times C_{Z2}} \approx \frac{1}{2\pi \times R_{PZ2} \times C_{Z2}}
$$
(49)

<span id="page-25-5"></span>Steps in closing the feedback loop.

- 1. Place one zero well below the L-C double pole at 5.8 kHz  $(f_{Z1}=2.1 \text{ kHz})$
- 2. Place the second zero near the double pole  $f_{Z2}$  at 5.8 kHz.
- 3. Place one pole well above the desired cross over frequency, selected as one sixth the switching frequency,  $f_{CO1}$  = 50 kHz,  $f_{P1}$  = 300 kHz



- 4. Place the second pole near the ESR zero of the output capacitors of 318 kHz.  $f_{P2} = 318$  kHz
- 5. The high frequency gain must be such that the over all system has 0 dB at the required crossover frequency. This gain is -1 times the sum of the modulator gain and the gain of the output stage at the crossover frequency of 50 kHz.

Using these values and the above equations calculate the setpoint and the Rs and Cs around the compensation network using the following procedure.

- 1. Set  $R_{Z1} = 51$  kΩ
- 2. Calculate R<sub>SET</sub> using [Equation 43.](#page-25-1) For this module R<sub>SET</sub> = a standard 1% value = 24.9 kΩ.
- 3. Using [Equation 48](#page-25-2) and  $f_{Z1}$  = 1.8 kHz, C<sub>PZ1</sub> can be calculated to be 1500 pF, F<sub>P1</sub> and [Equation 46](#page-25-3) yields R<sub>P1</sub> to be 363  $Ω$  and the standard value 357  $Ω$  is used.
- 4. From [Figure 23,](#page-24-2) the required gain is calculated at 15.8 dB. [Equation 45](#page-25-4) sets the value for  $R_{PZ2}$ . A resistor for  $R<sub>PZ2</sub>$  with value of 12.7 kΩ is used. C<sub>Z2</sub> is calculated using [Equation 49](#page-25-5) and the desired frequency for the second zero,  $C_{Z2}$  = 1475 pF. A 2200 pF capacitor is used.
- 5.  $C_{P2}$  is calculated using the second pole frequency and [Equation 47,](#page-25-6)  $C_{P2} = 37$  pF. A 33-pf capacitor is used.

#### **9.2.1.2.7 Application Curve**



**Figure 26. Final Bode Plot**

### **9.2.2 Typical Application 2**

This example demonstrates the performance of the TPS40195 in a design that produces 5 A of output current at a voltage of 3.3 V. The input for this design is 12 V ±10%.



**Figure 27. Design Example 2 Schematic**

#### *9.2.2.1 Design Requirements*

#### **Table 4. Design Example 2 Bill of Materials**





#### *9.2.2.2 Detailed Design Procedure*

See *[Detailed Design Procedure](#page-19-2)*.

#### *9.2.2.3 Application Curves*



#### **9.2.3 Typical Application 3**

This design delivers 1 A to 3 A from a 10-V supply. The output voltage may be adjusted from 1 V to 5 V with a single resistor. The part has 57° of phase margin at a crossover frequency of 59 kHz. The design is built on a double sided PC board with an active area of 1.5 cm  $\times$  3 cm.



**Figure 30. Design Example 3 Schematic**

Texas<br>Instruments

### *9.2.3.1 Design Requirements*

# **Table 5. Example 3 Bill of Materials**





### *9.2.3.2 Detailed Design Procedure*

See *[Detailed Design Procedure](#page-19-2)*.

### *9.2.3.3 Application Curves*



# <span id="page-30-0"></span>**10 Layout**

### <span id="page-30-1"></span>**10.1 Layout Guidelines**

- Keep the input switching current loop as small as possible.
- Place the input capacitor  $(C_{IN})$  close to the top switching FET The output loop current loop should also be kept as small as possible.
- Keep the SW node as physically small as possible to minimize parasitic capacitance and to minimize radiated emissions Kelvin connections should be brought from the output to the feedback pin (FB) of the device.
- Keep analog and non-switching components away from switching components.
- The gate drive trace should be as close to the power FET's gate as possible.
- Make a single point connection from the signal ground to power ground.
- Do not allow switching current to flow under the device.



### <span id="page-31-0"></span>**10.2 Layout Examples**



1. Keep these loops as short as possible. Run out and return lines close together.

2. Keep the switch node area as small as possible

3. Keep Signal and Power Grounds separate. Connect into a general power plane on one layer.

**Figure 33. Layout Suggestion**



# **Layout Examples (continued)**



**Figure 34. Board Layout**

#### **FXAS NSTRUMENTS**

# <span id="page-33-0"></span>**11 Device and Documentation Support**

# <span id="page-33-1"></span>**11.1 Device Support**

## **11.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### <span id="page-33-2"></span>**11.2 Device Support**

#### **11.2.1 Related Parts**

The following parts have characteristics similar to the TPS40195 and may be of interest.



#### **Table 6. Related Parts**

### <span id="page-33-3"></span>**11.3 Documentation Support**

#### **11.3.1 Related Documentation**

These references may be found on the web at www.power.ti.com under Technical Documents. Many design tools and links to additional references, including design software, may also be found at www.power.ti.com

- *Under The Hood Of Low Voltage DC/DC Converters*, SEM 1500 Topdevice 5, 2002 Seminar Series
- *Understanding Buck Power Stages in Switch-mode Power Supplies*, [SLVA057,](http://www.ti.com/lit/pdf/SLVA057) March 1999
- *Design and Application Guide for High Speed MOSFET Gate Drive Circuits*, SEM 1400, 2001 Seminar Series
- *Designing Stable Control Loops*, SEM 1400, 2001 Seminar Series
- Additional PowerPADTM information may be found in Applications Briefs [SLMA002](http://www.ti.com/lit/pdf/SLMA002) and [SLMA004](http://www.ti.com/lit/pdf/SLMA004)
- QFN/SON PCB Attachment, Texas Instruments Literature Number [SLUA271](http://www.ti.com/lit/pdf/SLUA271), June 2002

### <span id="page-33-4"></span>**11.4 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-33-5"></span>**11.5 Community Resources**

[TI E2E™ support forums](http://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](http://www.ti.com/corp/docs/legal/termsofuse.shtml).

### <span id="page-33-6"></span>**11.6 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.



## <span id="page-34-0"></span>**11.7 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-34-1"></span>**11.8 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-34-2"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Apr-2023



\*All dimensions are nominal



# **TEXAS NSTRUMENTS**

www.ti.com

www.ti.com 17-Apr-2023

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **EXAMPLE BOARD LAYOUT**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**



- $D.$ The package thermal pad must be soldered to the board for thermal and mechanical performance.
- Ε. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- A Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- В. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated