

**40 μA maximum supply current** 

**High Common Mode Rejection Ratio (CMRR)** 

**Gain set with single resistor (G = 5 to 200) AD8236: μSOIC package version of AD8235** 

The AD8235 is the smallest and lowest power instrumentation amplifier in the industry. It is available in a 1.5 mm  $\times$  2.2 mm wafer level chip scale package (WLCSP). The AD8235 draws a maximum quiescent current of 40 µA. In addition, it draws a maximum 500 nA of current during shutdown mode, making it an excellent instrumentation amplifier for battery powered,

The AD8235 can operate on supply voltages as low as 1.8 V. The input stage allows for wide rail-to-rail input voltage range without the crossover distortion, common in other designs. The rail-to-

The AD8235 is an excellent choice for signal conditioning. Its low input bias current of 50 pA and high CMRR of 110 dB  $(G = 100)$  offer tremendous value for its size and low power. It is specified over the extended industrial temperature range of

**6 nA shutdown current** 

**50 pA input bias current 25 pA input offset current** 

**110 dB CMRR , G = 100** 

**Zero input crossover distortion** 

**Rail-to-rail input and output** 

**Low input currents** 

# 40 µA Micropower Instrumentation Amplifier in WLCSP Package

# Data Sheet **AD8235**

## <span id="page-0-0"></span>**FEATURES Low power**

**Space saving WLCSP package** 

**Shutdown** 

<span id="page-0-1"></span>**APPLICATIONS** 

portable applications.

−40°C to 125°C.

**Medical instrumentation Low-side current sense Portable electronics** 

<span id="page-0-2"></span>**GENERAL DESCRIPTION** 

**Versatile** 

## **CONNECTION DIAGRAM**

<span id="page-0-3"></span>

### **PIN CONFIGURATION**

<span id="page-0-4"></span>

Figure 3. Wide Common-Mode Voltage Range vs. Output Voltage

0<sub>2</sub>

rail output enables easy interfacing to ADCs.

### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD8235.pdf&product=AD8235&rev=A)**

COMMON-MODE VOLTAGE (V)

들

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2009–2016 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

## **TABLE OF CONTENTS**





## <span id="page-1-0"></span>**REVISION HISTORY**



8/2009-Revision 0: Initial Version

## <span id="page-2-0"></span>**SPECIFICATIONS**

 $+V_S = 5$  V,  $-V_S = 0$  V (GND),  $V_{REF} = 2.5$  V,  $T_A = 25$ °C,  $G = 5$ ,  $R_{LOAD} = 100$  k $\Omega$  to GND, SDN pin tied to  $+V_S$ , unless otherwise noted.

## <span id="page-2-1"></span>**Table 1.**





<sup>1</sup> Although the specifications of the AD8235 list only low to midrange gains, gains can be set beyond 200.

## Data Sheet **AD8235**

 $+V_S = 1.8$  V,  $-V_S = 0$  V (GND),  $V_{REF} = 0.9$  V,  $T_A = 25^{\circ}$ C,  $G = 5$ ,  $R_{LOAD} = 100$  k $\Omega$  to GND, SDN pin tied to  $+V_S$ , unless otherwise noted.

<span id="page-4-0"></span>



<sup>1</sup> Although the specifications of the AD8235 list only low to midrange gains, gains can be set beyond 200.

## <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

### **Table 3.**



## <span id="page-6-1"></span>**THERMAL RESISTANCE**

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. This was measured using a standard 4-layer board, unless otherwise specified.

## **Table 4. Thermal Resistance**



<sup>1</sup> Simulated thermal numbers per JESD51-9:

1-layer PCB (1S0P), low effective thermal conductivity test board.

2 4-layer PCB (2S2P), high effective thermal conductivity test board.

### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration (Top View Looking Through Package)





## <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $G = 5, +V_s = 5$  V,  $V_{REF} = 2.5$  V,  $R_L = 100$  k $\Omega$  tied to GND,  $T_A = 25$ °C, SDN pin connected to +V<sub>s</sub>, unless otherwise noted



Figure 7. Voltage Noise Spectral Density vs. Frequency



Figure 8. 0.1 Hz to 10 Hz RTI Voltage Noise









Figure 11. Negative PSRR vs. Frequency, RTI,  $V_S = \pm 0.9$  V,  $\pm 2.5$  V, VREF = 0 V



Figure 13. CMRR vs. Frequency, 1 kΩ Source Imbalance, RTI



Figure 14. Change in CMRR vs. Temperature,  $G = 5$ , Normalized at 25 $°C$ 





Figure 16. Maximum Output Voltage vs. Frequency

## Data Sheet **AD8235**

<span id="page-10-0"></span>



<span id="page-11-0"></span>



Figure 24. Output Voltage Swing vs. Supply Voltage,  $V_S = \pm 0.9$  V,  $\pm 2.5$  V, V<sub>REF</sub> = 0 V, R<sub>LOAD</sub> = 100 kQ Tied to -V<sub>S</sub>







Figure 26. Large Signal Pulse Response and Settling Time,  $V_S = \pm 2.5$  V,  $V_{REF} = 0$  V,  $R_{LOAD} = 10$  k $\Omega$  to  $V_{REF}$ 



Figure 27. Large Signal Pulse Response and Settling Time,  $V_S = \pm 0.9$  V,  $V_{REF} = 0$  V,  $R_{LOAD} = 10$  kΩ to  $V_{REF}$ 



Figure 28. Small Signal Pulse Response,  $G = 5$ ,  $V_S = \pm 2.5$  V,  $V_{REF} = 0$  V,  $R_{LOAD} = 100$  kΩ to  $V_{REF}$ ,  $C_l = 100$  pF



Figure 29. Small Signal Pulse Response,  $G = 5$ ,  $C_L = 100$  pF,  $V_S = \pm 0.9$  V,  $V_{REF} = 0$  V,  $R_{LOAD} = 100$  k $\Omega$  to  $V_{REF}$ 



Figure 30. Small Signal Pulse Response, G = 200,  $C_L = 100$  pF,  $V_S = 2.5$  V,  $V_{REF} = 0$  V,  $R_{LOAD} = 100$  kΩ to  $V_{REF}$ 













Figure 34. Total Supply Current During Shutdown vs. Temperature

**ñ40 ñ25 ñ10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C)**

0 8211-043

 $-100$ 

## <span id="page-13-0"></span>THEORY OF OPERATION



<span id="page-13-5"></span>The AD8235 is a monolithic, two-op amp instrumentation amplifier. It is designed for low power, portable applications where size and low quiescent current are paramount. The AD8235 is offered in a WLCSP package, minimizing layout area. Additional features that make this part optimal for portable applications include a rail-to-rail input and output stage that offers more dynamic range when operating on low voltage batteries. Unlike traditional rail-to-rail input amplifiers that use a complementary differential pair stage and suffer from nonlinearity, the AD8235 uses a novel architecture to internally boost the supply rail, allowing the amplifier to operate rail-torail yet still deliver a low 0.5 ppm of nonlinearity. In addition, the two-op amp instrumentation amplifier architecture offers a wide operational common-mode voltage range. Additional information is provided in th[e Common-Mode Input Voltage](#page-17-0)  [Range s](#page-17-0)ection. Precision, laser-trimmed resistors provide the AD8235 with a high CMRR of 90 dB (minimum) at  $G = 5$  and gain accuracy of 0.05% (maximum).

## <span id="page-13-1"></span>**BASIC OPERATION**

The AD8235 amplifies the difference between its positive input (+IN) and its negative input (−IN). The REF pin allows the user to level-shift the output signal. This is convenient when interfacing to a filter or analog-to-digital converter (ADC). The basic setup is shown i[n Figure 36.](#page-13-3) [Figure 39 s](#page-15-2)hows an example configuration for operating the AD8235 with dual supplies. The equation for the AD8235 is as follows:

 $V_{OUT} = G \times (VINP - VINM) + VREF$ 

If no gain setting resistor is installed, the default gain, G, is 5. Th[e Gain Selection s](#page-13-2)ection describes how to program the gain, G.



## <span id="page-13-3"></span><span id="page-13-2"></span>**GAIN SELECTION**

Placing a resistor across the  $R<sub>G</sub>$  terminals sets the gain of the AD8235. The gain may be derived by referring t[o Table 6 o](#page-13-4)r by using the following equation:

$$
R_G = \frac{420 \text{ k}\Omega}{G - 5}
$$

### <span id="page-13-4"></span>**Table 6. Gains Achieved Using 1% Resistors**



The AD8235 defaults to  $G = 5$  when no gain resistor is used. Gain accuracy is determined by the absolute tolerance of RG. The TC of the external gain resistor increases the gain drift of the instrumentation amplifier. Gain error and gain drift are at a minimum when the gain resistor is not used.

## <span id="page-14-0"></span>**SHUTDOWN FEATURE**

The AD8235 includes a shutdown pin (SDN) that further enhances the flexibility and ease of use in portable applications where power consumption is critical. A logic level signal can be applied to this pin to switch to shutdown mode, even when the supply is still on.

When connecting the SDN pin to  $+V_s$  or applying a voltage within  $+V_s - 0.5$  V, the AD8235 operates in its normal condition and, therefore, draws approximately 40 μA of supply current. When connecting the SDN pin to  $-V$ s, or any voltage within  $-V$ s + 0.5 V, the AD8235 operates in shutdown mode and, therefore, draws less than 500 nA of supply current, offering considerable power savings.

In cases where the AD8235 is operating in shutdown mode, if a voltage potential exists at the REF pin, and there is a load to  $-V<sub>S</sub>$  at the output of the part, some additional current draw is noticeable. In this mode, a path from the REF pin to -Vs exists, leading to some additional current draw from the reference. Typically, this current is negligible because the output of the AD8235 is driving a high impedance node, such as the input of an ADC.

## <span id="page-14-1"></span>**LAYOUT RECOMMENDATIONS**

The critical board design parameters, as it pertains to a WLCSP package, are pad opening, pad type, pad finish, and board thickness.

### **Pad Opening**

Based on the IPC (Institute for Printed Circuits) standard, the pad opening equals the UBM (Under Bump Metallurgy) opening. The typical pad openings for the AD8235 shown in [Figure 37 a](#page-14-2)re:

250 μm (0.5 mm pitch WLCSP)

The solder mask opening is 100 μm plus the pad opening (or 350 μm in the case of the AD8235). The trace width should be less than two-thirds of the pad opening. Increasing the trace width can cause reduction in the stand-off height of the solder bump. Therefore, maintaining the proper trace width ratio is important to ensure the reliability of the solder connections.



## <span id="page-14-2"></span>**Pad Type**

For the actual board fabrication, the following types of pads/land patterns are used for surface mount assembly:

- Nonsolder mask defined (NSMD). The metal pad on the PCB (to which the I/O is attached) is smaller than the solder mask opening.
- Solder mask defined (SMD). The solder mask opening is smaller than the metal pad.

Because the copper etching process has tighter control than the solder mask opening process, NSMD is preferred over SMD. The solder mask opening on NSMD pads is larger than the copper pads, allowing the solder to attach to the sides of the copper pad and improving the reliability of the solder joints.

## **Pad Finish**

The finish layer on the metal pads has a significant effect on assembly yield and reliability. The typical metal pad finishes used are organic surface preservative (OSP) and electroless nickel immersion gold (ENIG). The thickness of the OSP finish on a metal pad is 0.2 μm to 0.5 μm. This finish evaporates during the reflow soldering process and interfacial reactions occur between the solder and metal pad. The ENIG finish consists of 5 μm of electroless nickel and 0.02 μm to 0.05 μm of gold. During reflow soldering, the gold layer dissolves rapidly, followed by reaction between the nickel and solder. It is extremely important to keep the thickness of gold below 0.05 μm to prevent the formation of brittle intermetallic compounds.

## **Board Thickness**

Typical board thicknesses used in the industry range from 0.4 mm to 1.6 mm and are most applicable for the AD8235. The thickness selected depends on the required robustness of the populated system assembly. The thinner board results in smaller shear stress range, creep shear strain range, and creep strain energy density range in the solder joints under the thermal loading. Therefore, the thinner build-up board leads to longer thermal fatigue life of solder joints [John H. Lau and S.W. Ricky  $Lee]^1$ 

### **Grounding**

The output voltage of the AD8235 is developed with respect to the potential on the reference terminal, REF. To ensure the most accurate output, the trace from the REF pin should either be connected to the AD8235 local ground (se[e Figure 39\)](#page-15-2) or connected to a voltage that is referenced to the AD8235 local ground [\(Figure 36\)](#page-13-3).

### <span id="page-15-0"></span>**REFERENCE TERMINAL**

The reference terminal, REF, is at one end of a 210 k $\Omega$  resistor (see [Figure 35\)](#page-13-5). The output of the instrumentation amplifier is referenced to the voltage on the REF terminal; this is useful when the output signal needs to be offset to voltages other than common. For example, a voltage source can be tied to the REF pin to level-shift the output so that the AD8235 can interface with an ADC. The allowable reference voltage range is a function of the gain, common-mode input, and supply voltages. The REF pin should not exceed either  $+V_s$  or  $-V_s$  by more than 0.5 V.

For best performance, especially in cases where the output is not measured with respect to the REF terminal, source impedance to the REF terminal should be kept low because parasitic resistance can adversely affect CMRR and gain accuracy[. Figure 38](#page-15-3)  demonstrates how an op amp is configured to provide a low source impedance to the REF terminal when a midscale reference voltage is desired.



Figure 38. Driving the REF Pin

## <span id="page-15-3"></span><span id="page-15-1"></span>**POWER SUPPLY REGULATION AND BYPASSING**

The AD8235 has high power supply rejection ration (PSRR). However, for optimal performance, a stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. As in all linear circuits, bypass capacitors must be used to decouple the amplifier.

A 0.1 µF capacitor should be placed close to each supply pin. A 10 µF tantalum capacitor can be used farther away from the part (see [Figure 39\)](#page-15-2). In most cases, it can be shared by other precision integrated circuits.



<span id="page-15-2"></span>Figure 39. Supply Decoupling, REF, and Output Referred to Ground

1 John H. Lau and S.W. Ricky Lee, "Effects of Build-Up Printed Circuit Board Thickness on the Solder Joint Reliability of a Wafer Level Chip Scale Package (WLCSP)," IEEE Transactions on Components and Packaging Technologies, Vol.25, No.1, March 2002, pages 3-14.



### Figure 40. Creating an IBIAS Path

### <span id="page-16-3"></span><span id="page-16-0"></span>**INPUT BIAS CURRENT RETURN PATH**

The AD8235 input bias current is extremely small at less than 50 pA. Nonetheless, the input bias current must have a return path to common. When the source, such as a transformer, cannot provide a return current path, one should be created (see [Figure 40\)](#page-16-3).

## <span id="page-16-1"></span>**INPUT PROTECTION**

All terminals of the AD8235 are protected against ESD. In addition, the input structure allows for dc overload conditions a diode drop above the positive supply and a diode drop below the negative supply. Voltages beyond a diode drop of the supplies cause the ESD diodes to conduct and enable current to flow through the diode. Therefore, an external resistor should be used in series with each of the inputs to limit current for voltages above  $+V_s$ . In either scenario, the AD8235 safely handles a continuous 6 mA current at room temperature.

For applications where the AD8235 encounters extreme overload voltages, as in cardiac defibrillators, external series resistors and low leakage diode clamps, such as BAV199Ls, FJH1100s, or SP720s, should be used.

## <span id="page-16-2"></span>**RF INTERFERENCE**

RF rectification is often a problem in applications where there are large RF signals. The problem appears as a small dc offset voltage. The AD8235, by its nature, has a 3.1 pF gate capacitance, CG, at each input. Matched series resistors form a natural low-pass filter that reduces rectification at high frequency (se[e Figure 41\)](#page-16-4). The relationship between external, matched series resistors and the internal gate capacitance is expressed as



<span id="page-16-4"></span>Figure 41. RFI Filtering Without External Capacitors

To eliminate high frequency common-mode signals while using smaller source resistors, a low-pass RC network can be placed at the input of the instrumentation amplifier (se[e Figure 42\)](#page-17-1). The filter limits the input signal bandwidth according to the following relationship:

$$
FilterFreq_{DIFF} = \frac{1}{2\pi R(2 C_D + C_C + C_G)}
$$
  
FilterFreq<sub>CM</sub> = 
$$
\frac{1}{2\pi R(C_C + C_G)}
$$

Mismatched C<sub>C</sub> capacitors result in mismatched low-pass filters. The imbalance causes the AD8235 to treat what is a commonmode signal as a differential signal. To reduce the effect of mismatched external  $C_C$  capacitors, select a value of  $C_D$  greater than  $10\times$  C $c$ . This sets the differential filter frequency lower than the common-mode frequency.

<span id="page-17-1"></span>

## <span id="page-17-0"></span>**COMMON-MODE INPUT VOLTAGE RANGE**

The common-mode input voltage range is a function of the input voltages, reference voltage, supplies, and the output of Internal Op Amp A. [Figure 35 s](#page-13-5)hows the internal nodes of the AD8235. [Figure 20 t](#page-10-0)[o Figure 23 s](#page-11-0)how the common-mode voltage ranges for typical supply voltages and gains.

If the supply voltages and reference voltage are not represented in [Figure 20 t](#page-10-0)[o Figure 23,](#page-11-0) the following methodology can be used to calculate the acceptable common-mode voltage range:

- 1. Adhere to the input, output, and reference voltage ranges shown in [Table 1](#page-2-1) an[d Table 2.](#page-4-0)
- 2. Calculate the output of Internal Op Amp A. The following equation calculates this output:

$$
A = \frac{5}{4} \left( V_{CM} - \frac{V_{DIFF}}{2} \right) - \frac{52.5 \ k\Omega}{R_G} V_{DIFF} - \frac{V_{REF}}{4}
$$

where:

V<sub>DIFF</sub> is defined as the difference in input voltages,  $V<sub>DIFF</sub> = VINP - VINM.$  $V_{CM}$  is defined as the common-mode voltage,

 $V_{CM} = (VINP + VINM)/2.$ 

If no gain setting resistor,  $R_G$ , is installed, set  $R_G$  to infinity.

3. Keep A within 10 mV of either supply rail. This is valid over the −40°C to +125°C temperature range.

 $-V_s + 10$  mV <  $A < +V_s - 10$  mV

<span id="page-18-2"></span>**LOW POWER HEART RATE MONITOR** 

The low power and small size of the AD8235 make it an excellent choice for heart rate monitors. As shown in [Figure 44,](#page-18-4) the AD8235 measures the biopotential signals from the body. It rejects common-mode signals and serves as the primary gain stage set at G = 5. The 4.7  $\mu$ F capacitor and the 100 k $\Omega$  resistor set the −3 dB cutoff of the high-pass filter that follows the instrumentation amplifier. It rejects any differential dc offsets that may develop from the half-cell overpotential of the electrode. A secondary gain stage, set at  $G = 403$ , amplifies the ECG signal, which is then sent into a second-order, low-pass, Bessel filter with  $-3$  dB cutoff at 48 Hz. The 324 Ω resistor and 1 μF capacitor serve as an antialiasing filter. The 1 μF capacitor also serves as a charge reservoir for the ADC switched capacitor input stage. This circuit was designed and tested using th[e AD8609,](http://www.analog.com/AD8609) low power, quad op amp. The fourth op amp is configured as a Schmitt

## <span id="page-18-1"></span><span id="page-18-0"></span>APPLICATIONS INFORMATION **AC-COUPLED INSTRUMENTATION AMPLIFIER**

An integrator can be tied to the AD8235 in feedback to create a high-pass filter, as shown i[n Figure 43](#page-18-3). This circuit can be used to reject dc voltages and offsets. At low frequencies, the impedance of the capacitor, C, is high. Therefore, the gain of the integrator is high. DC voltage at the output of the AD8235 is inverted and gained by the integrator. The inverted signal is injected back into the REF pin, nulling the output. In contrast, at high frequencies, the integrator has low gain because the impedance of C is low. Voltage changes at high frequencies are inverted but at a low gain. The signal is injected into the REF pins, but it is not enough to null the output. At very high frequencies, the capacitor appears as a short. The op amp is at unity gain. High frequency signals are, therefore, allowed to pass.

When a signal exceeds f<sub>HIGH-PASS</sub>, the AD8235 outputs the highpass filtered input signal.

<span id="page-18-3"></span>

<span id="page-18-4"></span>Figure 44. Example Low Power Heart Rate Monitor Schematic

## <span id="page-19-0"></span>OUTLINE DIMENSIONS



## <span id="page-19-1"></span>**ORDERING GUIDE**



1 Z = RoHS Compliant Part.

**©2009–2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D08211-0-9/16(A)** 



www.analog.com

Rev. A | Page 20 of 20