



 $\frac{1}{2}$  Buy







## **[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)**

SBAS677A –JUNE 2014–REVISED OCTOBER 2014

# **ADS8339 16-Bit, 250-kSPS, Serial Interface, Micro-Power, Miniature, SAR Analog-to-Digital Converter**

- <span id="page-0-3"></span>Sample Rate: 250 kHz
- 
- 
- 

- 
- 
- - $-$  93.6 dB SNR (typ) at 10-kHz Input 0 V to V<sub>ref</sub>.
	-
	-
	-
- Low-Power Dissipation: 10 package.
	- 17.5 mW (typ) at 250 kSPS
- Power Scales Linearly with Speed:
	- **1.75 mW at 25 kSPS**
- <span id="page-0-0"></span>• Power Dissipation During Power-Down State:
	-
- Package: VSSOP-10

# <span id="page-0-2"></span>**2** Applications

- **Battery-Powered Equipment**
- **Data Acquisition Systems**
- Instrumentation and Process Controls
- Medical Electronics
- **Optical Networking**

# <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/ADS8339?dcmp=dsproject&hqs=sw&#desKit)** 

The ADS8339 is a 16-bit, 250-kSPS, analog-to-digital 16-Bit Resolution<br>
16-Bit Resolu capacitor-based, successive-approximation register Unipolar Single-Ended Input Range: (SAR) ADC with an inherent sample-and-hold circuit.

 $-$  0 V to V<sub>ref</sub> The device includes a 25-MHz, SPI-compatible serial SPI™-Compatible Serial Interface with Daisy-<br>Chain Option Chaining or cascading of multiple devices. Chain Option chaining or cascading or multiple devices.<br>Furthermore, a busy indicator makes synchronizing Furthermore, a busy indicator makes synchronizing<br>
• Uses Internal Clock for Conversion<br>
• With the digital host easy. The unipolar, single-ended<br>
• With the digital host easy. The unipolar, single-ended<br>
• With the digita input range for the device supports an input swing of

- -106 dB THD (typ) at 10-kHz Input The device is optimized for low-power operation and -  $\pm$ 2.0 LSB INL (max) **Example 3** consumption scales directly with speed. This Figure 200 matches the device attractive for lower speed<br>A setting the device attractive for lower speed applications. The ADS8339 is available in a VSSOP-

# **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.





**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)** SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**





ÈXAS<br>NSTRUMENTS

# **Table of Conte**



<span id="page-1-0"></span>

Changes from Original (June 2014) to Revision A **Page** 2014) and the state of the state of the Page • Made changes to product preview data sheet........................................................................................................................ [1](#page-0-3)



# <span id="page-2-0"></span>**5 Device Family(1)**



(1) All devices are pin-to-pin compatible. The ADS8339, ADS8319, and ADS8318 require a 4.5-V to 5.5-V analog supply. The remaining devices use a 2.7-V to 3.6-V analog supply.

# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



### **Pin Functions**



# <span id="page-3-0"></span>**7 Specifications**

# <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Limit the duration for this current to less than 10 ms.

(3) The device is rated at MSL2, 260°C, as per the JSTD-020 specification.

# <span id="page-3-2"></span>**7.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)





# <span id="page-4-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

# <span id="page-4-1"></span>**7.5 Electrical Characteristics**

All minimum and maximum specifications are at  $T_A = -40^{\circ}C$  to 85°C, +VA = 5 V, +VBD = 5 V to 2.375 V, V<sub>ref</sub> = 4 V, and f<sub>sample</sub> = 250 kHz, unless otherwise noted. Typical specifications are at  $T_A = 25^{\circ}C$ .



(1) Ideal input span, does not include gain or offset error.<br>(2) This parameter is the endpoint INL, not best-fit INL.

(2) This parameter is the endpoint INL, not best-fit INL.<br>(3) LSB = least significant bit.

 $LSB =$  least significant bit.

(4) Measured relative to actual measured reference.

(5) Refer to the *[CS Mode for a 3-Wire Interface](#page-18-0)* section in the *[Device Functional Modes](#page-17-0)*.



# **Electrical Characteristics (continued)**

All minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 85°C,  $+VA = 5$  V,  $+VBD = 5$  V to 2.375 V,  $V_{ref} = 4$  V, and f<sub>sample</sub> = 250 kHz, unless otherwise noted. Typical specifications are at  $T_A = 25^{\circ}C$ .



(6) Calculated on the first nine harmonics of the input frequency.

 $(7)$  Can vary by  $\pm 20\%$ .

(8) The device automatically enters a power-down state at the end of every conversion and remains in a power-down state as long as the device is in an acquisition phase.



# <span id="page-6-0"></span>**7.6 Timing Requirements**

All specifications are at  $T_A = -40^{\circ}$ C to 85°C, +VA = 5 V, and 5.5 V > +VBD ≥ 2.375 V, unless otherwise noted.



(1) Refer to the *[CS Mode for a 3-Wire Interface](#page-18-0)* subsection in the *[Device Functional Modes](#page-17-0)* section.

**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)**

SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**

# **7.7 Typical Characteristics**

<span id="page-7-0"></span>



### **Typical Characteristics (continued)**



**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)**

SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**



# **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)**

SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**



# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)**

SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**



# **Typical Characteristics (continued)**





# <span id="page-14-0"></span>**8 Parametric Measurement Information**

# <span id="page-14-1"></span>**8.1 Timing Diagrams**







**Figure 44. Timing Voltage Levels**



# <span id="page-15-1"></span>**9 Detailed Description**

## <span id="page-15-2"></span>**9.1 Overview**

The ADS8339 is a 250-kSPS, low-power, successive-approximation register (SAR), analog-to-digital converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which inherently includes a sample-and-hold function.

The ADS8339 is a single-channel device. The analog input is provided to two input pins: +IN and –IN, where –IN is a pseudo-differential input and has a limited range of  $\pm 0.1$  V. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both the +IN and –IN inputs are disconnected from any internal functions.

The device has an internal clock that is used to run the conversion. Therefore, the conversion requires a fixed amount of time. After a conversion is completed, the device reconnects the sampling capacitors to the +IN and –IN pins and the device is in the acquisition phase. During this phase, the device is powered down and conversion data can be read.

The device digital output is available in SPI-compatible format. The device easily interfaces with microprocessors, digital signal processors (DSPs), or field-programmable gate arrays (FPGAs).

### <span id="page-15-0"></span>**9.2 Functional Block Diagram**





### <span id="page-16-0"></span>**9.3 Feature Description**

### **9.3.1 Analog Input**

When the converter samples the input, the voltage difference between the +IN and –IN inputs is captured on the internal capacitor array. The differential signal range is  $[(+IN) - (-IN)]$ . The voltage on  $+IN$  is limited between GND – 0.1 V and  $V_{ref}$  + 0.1 V and the voltage on –IN is limited between GND – 0.1 V to GND + 0.1 V. The input rejects any small signal that is common to both the +IN and –IN input.

The (peak) input current through the analog input depends upon a number of factors: sample rate, input voltage, and source impedance. The current into the device charges the internal capacitor array (as shown in [Figure 45](#page-16-1)) during the sample period. When this capacitance is fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (59 pF) to a 18-bit settling level within the minimum acquisition time. When the converter goes into hold mode, the input impedance is greater than 1 GΩ.

Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the +IN input, –IN input, and span [+IN – (–IN)] must be within the limits specified. Outside of these ranges, the converter linearity may not meet specifications.

Care must also be taken to ensure that the output impedance of the sources driving the +IN input and the –IN input is matched. If this output impedance is not well matched, the two inputs can have different settling times. This mismatch may result in an offset error, gain error, and linearity error that changes with temperature and input voltage. Typically, the –IN input is grounded at the input decoupling capacitor.



**Figure 45. Input Equivalent Circuit**

# <span id="page-16-1"></span>**9.3.2 Power Saving**

The device has an auto power-down feature. The device powers down at the end of every conversion. The input signal is acquired on sampling capacitors when the device is in power-down state. At the same time, the conversion results are available for reading. The device powers up automatically at the start of the conversion. The conversion runs on an internal clock and requires a fixed time. As a result, device power consumption is directly proportional to the speed of operation.



## **Feature Description (continued)**

### **9.3.3 Digital Output**

As discussed in the *[Description](#page-0-1)* and *[Timing Diagrams](#page-14-1)* sections, the device digital output is SPI-compatible. [Table 1](#page-17-1) lists the output codes corresponding to various analog input voltages.

<span id="page-17-1"></span>

### **Table 1. Output Codes**

# **9.3.4 SCLK Input**

The device uses SCLK for the serial data output. Data are read after the conversion is complete and the device is in acquisition phase. A free-running SCLK can be used, but TI recommends stopping the clock during conversion time because the clock edges can couple with the internal analog circuit that, in turn, can affect the conversion results.

# <span id="page-17-0"></span>**9.4 Device Functional Modes**

The ADS8339 supports three interface options. Under each option, the device can be used with or without a busy indicator.

- 1. *CS mode* for a 3-wire interface (with or without a busy indicator): This mode is useful for applications where a single ADS8339 device is connected to the digital host.
- 2. *CS mode* for a 4-wire interface (with or without a busy indicator): This mode can be used when more than one ADS8339 device is connected to the digital host on a common data bus.
- 3. Daisy-chain mode (with or without a busy indicator): This mode is provided to connect multiple ADS8339 devices in a chain (such as a shift register) and is useful when reducing the number of signal traces on the board or the component count.

The busy indicator is generated as the bit preceding the 16-bit serial data.



# <span id="page-18-0"></span>**9.4.1 CS Mode for a 3-Wire Interface**

CS mode is selected if SDI is high at the CONVST rising edge. As previously indicated, the device can be used without or with a busy indicator. This section discusses this interface and the two options in detail.

# <span id="page-18-3"></span>*9.4.1.1 3-Wire CS Mode Without a Busy Indicator*

In a 3-wire  $\overline{CS}$  mode, SDI is permanently tied to +VBD, as shown in [Figure 46](#page-18-2). CONVST functions like  $\overline{CS}$ . As shown in [Figure 47,](#page-18-1) the device samples the input signal and enters the conversion phase on the CONVST rising edge. SDO goes to 3-state at the same time. Conversion is done with the internal clock and continues regardless of the state of CONVST. As a result, CONVST (functioning as  $\overline{CS}$ ) can be brought low after the start of the conversion to select other devices on the board.

CONVST must return to high before the minimum conversion time (t<sub>cnv min</sub> in the *[Timing Requirements](#page-6-0)* table) elapses. A high level on CONVST at the end of the conversion ensures the device does not generate a busy indicator.



**Figure 46. Connection Diagram: 3-Wire CS Mode without a Busy Indicator (SDI = 1)**

<span id="page-18-2"></span>

**Figure 47. Interface Timing Diagram: 3-Wire CS Mode Without a Busy Indicator (SDI = 1)**

<span id="page-18-1"></span>When the conversion is complete, the device enters acquisition phase and powers down. On the CONVST falling edge, SDO comes out of 3-state and the device outputs the MSB of the data. Afterwards, the device outputs the next lower data bits on every subsequent SCLK falling edge. A minimum of 15 SCLK falling edges must occur during the low period of CONVST. SDO goes to 3-state after the 16th SCLK falling edge or when CONVST is high, whichever occurs first.



### *9.4.1.2 3-Wire CS Mode With a Busy Indicator*

As stated in the *[3-Wire CS Mode Without a Busy Indicator](#page-18-3)* section, SDI is permanently tied to +VBD, as shown in [Figure 48](#page-19-1). CONVST functions like  $\overline{CS}$ . As shown in [Figure 49](#page-19-0), the device samples the input signal and enters the conversion phase on the CONVST rising edge. SDO goes to 3-state at the same time. Conversion is done with the internal clock and continues regardless of the state of CONVST. As a result, CONVST (functioning as  $\overline{CS}$ ) can be toggled after the start of the conversion to select other devices on the board.

CONVST must return to low before the minimum conversion time (t<sub>cnv min</sub> in the *[Timing Requirements](#page-6-0)* table) elapses and remains low until the end of the maximum conversion time. A low level on the CONVST input at the end of a conversion ensures the device generates a busy indicator (low level on SDO). For fast settling, a 10-kΩ pull-up resistor tied to +VBD is recommended to provide the necessary current to drive SDO low.



**Figure 48. Connection Diagram: 3-Wire CS Mode With a Busy Indicator**

<span id="page-19-1"></span>



<span id="page-19-0"></span>When the conversion is complete, the device enters acquisition phase, powers down, forces SDO out of 3-state, and outputs a busy indicator bit (low level). The device outputs the MSB of data on the first SCLK falling edge after the conversion is complete and continues to output the next lower data bits on every subsequent SCLK falling edge. A minimum of 16 SCLK falling edges must occur during the low period of CONVST. SDO goes to 3 state after the 17th SCLK falling edge or when CONVST is high, whichever occurs first.



### **9.4.2 CS Mode for a 4-Wire Interface**

This interface is similar to the  $\overline{CS}$  mode for 3-wire interface except that SDI is controlled by the digital host. This section discusses in detail the interface option with and without a busy indicator.

### *9.4.2.1 4-Wire CS Mode Without a Busy Indicator*

As mentioned previously, in order to select  $\overline{CS}$  mode, SDI must be high at the time of the CONVST rising edge. Unlike in the 3-wire interface option, SDI is controlled by the digital host and functions like CS. As shown in [Figure 50,](#page-20-0) SDI goes to a high level before the CONVST rising edge. When SDI is high, the CONVST rising edge selects  $\overline{CS}$  mode, forces SDO to 3-state, samples the input signal, and the device enters the conversion phase.

In the 4-wire interface option, CONVST must be at a high level from the start of the conversion until all data bits are read. Conversion is done with the internal clock and continues regardless of the state of SDI. As a result, SDI (functioning as  $\overline{CS}$ ) can be brought low to select other devices on the board.

SDI must return to high before the minimum conversion time (t<sub>cnv min</sub> in the *[Timing Requirements](#page-6-0)* table) elapses.



<span id="page-20-0"></span>**Figure 50. Interface Timing Diagram: 4-Wire CS Mode Without a Busy Indicator**



When the conversion is complete, the device enters the acquisition phase and powers down. An SDI falling edge can occur after the maximum conversion time (t<sub>cnv</sub> in the *[Timing Requirements](#page-6-0)* table). Note that SDI must be high at the end of the conversion so that the device does not generate a busy indicator. The SDI falling edge brings SDO out of 3-state and the device outputs the MSB of the data. Subsequently, the device outputs the next lower data bits on every subsequent SCLK falling edge. SDO goes to 3-state after the 16th SCLK falling edge or when SDI (CS) is high, whichever occurs first. As shown in [Figure 51,](#page-21-0) multiple devices can be chained on the same data bus. In this case, the second device SDI (functioning as  $\overline{CS}$ ) can go low after the first device data are read and the device 1 SDO is in 3-state.

Care must be taken so that CONVST and SDI are not both low at any time during the cycle.



**Figure 51. Connection Diagram: 4-Wire CS Mode Without a Busy Indicator**

# <span id="page-21-0"></span>*9.4.2.2 4-Wire CS Mode With a Busy Indicator*

As mentioned previously, in order to select  $\overline{CS}$  mode, SDI must be high at the time of the CONVST rising edge. In this mode of operation, the connection is made as shown in [Figure 52.](#page-21-1)



<span id="page-21-1"></span>



Unlike in the 3-wire interface option, SDI is controlled by the digital host and functions like  $\overline{CS}$ . As shown in [Figure 53,](#page-22-0) SDI goes to a high level before the CONVST rising edge. When SDI is high, the CONVST rising edge selects the  $\overline{CS}$  mode, forces SDO to 3-state, samples the input signal, and the device enters the conversion phase.

In the 4-wire interface option, CONVST must be at a high level from the start of the conversion until all data bits are read. Conversion is done with the internal clock and continues regardless of the state of SDI. As a result, SDI (functioning as  $\overline{CS}$ ) can be toggled to select other devices on the board.

SDI must return low before the minimum conversion time (t<sub>cnv min</sub> in the *[Timing Requirements](#page-6-0)* table) elapses and must remain low until the end of the maximum conversion time. A low level on the SDI input at the end of a conversion ensures the device generates a busy indicator (low on SDO). For fast settling, a 10-kΩ pull-up resistor tied to +VBD is recommended to provide the necessary current to drive SDO low.



**Figure 53. Interface Timing Diagram: 4-Wire CS Mode With a Busy Indicator**

<span id="page-22-0"></span>When the conversion is complete, the device enters acquisition phase, powers down, forces SDO out of 3-state, and outputs a busy indicator bit (low level). The device outputs the MSB of the data on the first SCLK falling edge after the conversion is complete and continues to output the next lower data bits on every subsequent SCLK falling edge. SDO goes to 3-state after the 17th SCLK falling edge or when SDI (CS) is high, whichever occurs first.

Care must be taken so that CONVST and SDI are not both low at any time during the cycle.

### **9.4.3 Daisy-Chain Mode**

Daisy-chain mode is selected if SDI is low at the time of the CONVST rising edge. This mode is useful to reduce wiring and hardware requirements (such as digital isolators in applications where multiple ADC devices are used). In this mode, all devices are connected in a chain (the SDO of one device is connected to the SDI of the next device) and data transfer is analogous to a shift register.

As in CS mode, this mode offers operation with or without a busy indicator. This section discusses these interface options in detail.

SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**

## **Device Functional Modes (continued)**

### *9.4.3.1 Daisy-Chain Mode Without a Busy Indicator*

A connection diagram for this mode is shown in [Figure 54.](#page-23-1) The SDI for device 1 is tied to ground and the SDO of device 1 goes to the SDI of device 2, and so on. The SDO of the last device in the chain goes to the digital host. CONVST for all devices in the chain are tied together. There is no CS signal in this mode.



**Figure 54. Connection Diagram: Daisy-Chain Mode Without a Busy Indicator (SDI = 0)**

<span id="page-23-1"></span>The device SDO is driven low when SDI low selects daisy-chain mode and the device samples the analog input and enters the conversion phase. SCLK must be low at the CONVST rising edge (as shown in [Figure 55](#page-23-0)) so that the device does not generate a busy indicator at the end of the conversion. In this mode, CONVST remains high from the start of the conversion until all data bits are read. When started, the conversion continues regardless of the state of SCLK.



**Figure 55. Interface Timing Diagram: Daisy-Chain Mode Without a Busy Indicator**

<span id="page-23-0"></span>At the end of the conversion, every device in the chain initiates an output of its conversion data starting with the MSB bit. Furthermore, the next lower data bit is output on every subsequent SCLK falling edge. While every device outputs its data on the SDO pin, each device also receives the previous device data on the SDI pin (other than device 1) and stores the data in the shift register. The device latches incoming data on every SCLK falling edge. The SDO of the first device in the chain goes low after the 16th SCLK falling edge. All subsequent devices in the chain output the stored data from the previous device in MSB-first format immediately following their own data word. 16 × N clocks must read data for N devices in the chain.



### *9.4.3.2 Daisy-Chain Mode With a Busy Indicator*

A connection diagram for this mode is shown in [Figure 56.](#page-24-1) The SDI for device 1 is wired to its CONVST and the CONVST for all devices in the chain are wired together. The SDO of device 1 goes to the SDI of device 2, and so on. The SDO of the last device in the chain goes to the digital host. There is no CS signal in this mode.



**Figure 56. Connection Diagram: Daisy Chain Mode With a Busy Indicator (SDI = 0)**

<span id="page-24-1"></span>On the CONVST rising edge, all devices in the chain sample the analog input and enter the conversion phase. For the first device, SDI and CONVST are wired together and the setup time of SDI to the CONVST rising edge is adjusted so that the device still enters daisy-chain mode even though SDI and CONVST rise together. SCLK must be high at the CONVST rising edge (as shown in [Figure 57](#page-24-0)) so that the device generates a busy indicator at the end of the conversion. In this mode, CONVST remains high from the start of the conversion until all data bits are read. When started, the conversion continues regardless of the state of SCLK.



**Figure 57. Interface Timing Diagram: Daisy Chain Mode With a Busy Indicator**

<span id="page-24-0"></span>At the end of the conversion, all devices in the chain generate busy indicators. On the first SCLK falling edge following the busy indicator bit, all devices in the chain output their conversion data starting with the MSB bit. Afterwards, the next lower data bit is output on every SCLK falling edge. While every device outputs its data on the SDO pin, each device also receives the previous device data on the SDI pin (except for device 1) and stores the data in the shift register. Each device latches incoming data on every SCLK falling edge. The SDO of the first device in the chain goes high after the 17th SCLK falling edge. All subsequent devices in the chain output the stored data from the pervious device in MSB-first format immediately following their own data word. 16  $\times$  N + 1 clock pulses are required to read data for N devices in the chain.



# <span id="page-25-0"></span>**10 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# <span id="page-25-1"></span>**10.1 Application Information**

To obtain the best performance from a high-precision successive approximation register (SAR) analog-to-digital converter (ADC), the reference driver and the input driver circuit must be optimized. This section details general principles for designing such drivers, followed by typical application circuits designed using the ADS8339.

### **10.1.1 ADC Reference Driver**

A simplified circuit diagram for such a reference driver is shown in [Figure 58.](#page-25-2) The external voltage reference must provide a low-noise, low-drift, highly-accurate voltage for the ADC reference input pin. The output broadband noise of most voltage references can be in the order of a few hundred  $\mu V_{RMS}$ , which degrades the conversion result. To prevent any noticeable degradation in the noise performance of the ADC, the noise from the voltage reference must be filtered. This filtering can be done by using a low-pass filter with a cutoff frequency of a few hundred hertz.



**Figure 58. Reference Driver Schematic**

<span id="page-25-2"></span>During the conversion process, the ADS8339 switches binary-weighted capacitors onto the reference pin (REFIN). The switching frequency is proportional to the internal conversion clock frequency. The dynamic charge required by the capacitors is a function of the ADC input voltage and the reference voltage. Design the reference driver circuit such that the dynamic loading of the capacitors can be handled without degrading the noise and linearity performance of the ADC.

When the noise of the voltage reference is band-limited the next step is to design a reference buffer that can drive the dynamic load posed during the conversion cycle. The buffer must regulate the voltage at the REFIN pin of the device such that the reference voltage to the ADC stays within 1 LSB of an error at the start of each conversion. This condition necessitates the use of a large capacitor,  $C_{BUF_FLT}$  (as shown in [Figure 58\)](#page-25-2). The amplifier selected as the buffer must have very low offset, temperature drift, and output impedance to drive the internal binary-weighted capacitors at the REFIN pin of the ADC without any stability issues.



# **Application Information (continued)**

## *10.1.1.1 Reference Driver Circuit*

A more detailed circuit shows the schematic (as shown in [Figure 59](#page-26-0)) of a complete reference driver circuit that generates 4.5 V dc using a single 5-V supply. This circuit can drive the reference pin of the ADS8339 at sampling rates of up to 250 kSPS. The 4.5-V reference voltage is generated using a high-precision, low-noise [REF5045](http://www.ti.com/product/REF5045). The output broadband noise of the reference is further filtered using a low-pass filter with a 3-dB cutoff frequency of 16 Hz.



**Figure 59. Reference Driver Circuit Schematic**

<span id="page-26-0"></span>The driver also includes a [THS4281](http://www.ti.com/product/ths4281) and an [OPA333](http://www.ti.com/product/opa333). This composite architecture provides superior ac and dc performance at reduced power levels compared to a single high-performance amplifier.

The THS4281 is a high-bandwidth amplifier with very low output impedance of 1  $\Omega$  at a frequency of 1 MHz. The low output impedance makes the THS4281 a good choice for driving large capacitive loads. The high offset and drift specifications of the THS4281 are corrected using a dc-correcting amplifier (OPA333) inside the feedback loop. Thus, the composite scheme also inherits the extremely low offset and temperature drift specifications of the OPA333.

### **10.1.2 ADC Input Driver**

The input driver circuit for a high-precision ADC mainly consists of two parts: a driving amplifier and an RC filter. An amplifier is used for signal conditioning the input voltage. The low output impedance of the amplifier functions as a buffer between the signal source and the sampling capacitor input of the ADC. The RC filter functions as an antialiasing filter that band-limits the wideband noise contributed by the front-end circuit. The RC filter also helps attenuate the sampling capacitor charge injection from the switched-capacitor input stage of the ADC. Careful design of the front-end circuit is critical to meet the linearity and noise performance of a high-precision, 16-bit ADC such as the ADS8339.

# **Application Information (continued)**

# *10.1.2.1 Input Amplifier Selection*

Selection criteria for the input amplifier is dependent on the input signal type as well as performance goals of the data acquisition system. Some key specifications to consider when selecting an amplifier to drive the inputs of the ADS8339 are:

• *Small-signal bandwidth.* The small-signal bandwidth of the input amplifier must be as high as possible for a given power budget. Higher bandwidth reduces the closed-loop output impedance of the amplifier, thus allowing the amplifier to more easily drive the RC filter (with low cutoff frequency) at the inputs of the ADC. Higher bandwidth also minimizes harmonic distortion at higher input frequencies. In order to maintain overall stability, the amplifier bandwidth must satisfy [Equation 1](#page-27-0):

*Unity* – Gain Bandwidth 
$$
\geq 4 \times \left( \frac{1}{2\pi \times (R_{FLT} + R_{FLT}) \times C_{FLT}} \right)
$$

<span id="page-27-0"></span>• *Noise.* Noise contribution of the front-end amplifiers must be as low as possible to prevent any degradation in the overall SNR performance of the system. As a rule of thumb, to ensure that the noise performance of the data acquisition system is not limited by the front-end circuit, keep the total noise contribution from the frontend circuit below 20% of the input-referred noise of the ADC. Noise from the input driver circuit gets bandlimited by the RC filter, as given in [Equation 2.](#page-27-1)

$$
N_G \times \sqrt{2} \times \sqrt{\left(\frac{V_{\text{$\gamma$}_f \text{--}AMP\_PP}}{6.6}\right)^2 + e_{n\_RMS}^2 \times \frac{\pi}{2} \times f_{-3dB}} \quad \leq \quad \frac{1}{5} \times \frac{V_{REF}}{\sqrt{2}} \times 10^{-\left(\frac{SNR(dB)}{20}\right)}
$$

<span id="page-27-1"></span>where:

- $V_{1/fAMP}$  pp is the peak-to-peak flicker noise in  $\mu V$ ,
- $e_n$ <sub>RMS</sub> is the amplifier broadband noise density in nV/ $\sqrt{Hz}$ ,
- $f_{-3dB}$  is the 3-dB bandwidth of the RC filter, and
- $N_G$  is the noise gain of the front-end circuit, which is equal to 1 in a buffer configuration.  $(2)$
- *Distortion.* The ADC and the input driver introduce nonlinearity in a data acquisition block. As a rule of thumb, to ensure that the distortion performance of the data acquisition system is not limited by the front-end circuit, the distortion of the input driver must be at least 10 dB lower than the distortion of the ADC, as given in [Equation 3](#page-27-2).

THD<sub>AMP</sub>  $\leq$  THD<sub>ADC</sub> – 10 (dB)

<span id="page-27-2"></span>• *Settling Time.* For dc signals with fast transients that are common in a multiplexed application, the input signal must settle to a 16-bit accuracy level at the device inputs during the acquisition time. This condition is critical in maintaining the overall linearity of the ADC. Typically, the amplifier data sheets specify the output settling performance only up to 0.1% to 0.001%, which may not be sufficient for the desired 16-bit accuracy. Therefore, the settling behavior of the input driver must always be verified by TINA™-SPICE simulations before selecting the amplifier.

# *10.1.2.2 Antialiasing Filter*

Converting analog-to-digital signals requires sampling the input signal at a constant rate. Any frequency content in the input signal that is beyond half the sampling frequency is folded back into the low-frequency spectrum, which is undesirable. This process is called *aliasing*. An analog antialiasing filter must be used to remove the high-frequency component (beyond half the sampling frequency) from the input signal before being sampled by the ADC.

An antialiasing filter is designed as a low-pass, RC filter for which the 3-dB bandwidth is optimized based on specific application requirements. For dc signals with fast transients (including multiplexed input signals), a highbandwidth filter is designed to allow for accurate settling of the signal at the input of the ADC. For ac signals, keep the filter bandwidth as low as possible to band-limit the noise fed into the ADC, which improves the signalto-noise ratio (SNR) performance of the system.

(3)

(1)



### **Application Information (continued)**

The RC filter also helps absorb the sampling charge injection from the switched-capacitor input of the ADC. A filter capacitor,  $C_{FLT}$ , is connected across the inputs of the ADC (as shown in [Figure 60](#page-28-0)). This capacitor helps absorb the sampling capacitor charge injection in addition to functioning as a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition phase.

When selecting this capacitor, as a rule of thumb, the capacitor value must be at least 10 times the ADC sampling capacitor specified on the data sheet. The input sampling capacitance is approximately 59 pF for the ADS8339. The value of  $C_{FLT}$  must be greater than 590 pF. The capacitor must be a COG- or NPO-type because these capacitor types have a high-Q, low-temperature coefficient and stable electrical characteristics under varying voltages, frequency, and time.



**Figure 60. Antialiasing Filter**

### **NOTE**

<span id="page-28-0"></span>Driving capacitive loads can degrade the phase margin of the input amplifiers, thus making the amplifier marginally unstable. To avoid stability issues, series isolation resistors ( $R_{FIT}$ ) are used at the output of the amplifiers. A higher value of  $R_{FIT}$  is helpful from the amplifier stability perspective. Distortion increases with source impedance, input signal frequency, and input signal amplitude. The selection of  $R_{F1}$  thus requires a balance between stability and distortion of the design.

TI recommends limiting the value of R<sub>FLT</sub> to a maximum of 44  $\Omega$  in order to avoid any significant degradation in linearity performance for the ADS8339. The tolerance of resistors can be 1% because the differential capacitor at the input balances the effects resulting from resistor mismatch.

The input amplifier bandwidth must be much higher than the cutoff frequency of the antialiasing filter. TI strongly recommends running a SPICE simulation to confirm that the amplifier has more than 40° phase margin with the filter that is designed. Simulation is critical because some amplifiers may require more bandwidth than others to drive similar filters. If an amplifier has less than 40° phase margin with  $44-\Omega$  resistors, using a different amplifier with higher bandwidth or reducing the filter cutoff frequency with a larger differential capacitor is advisable.

# <span id="page-29-0"></span>**10.2 Typical Application**

This section describes a typical application circuit using the ADS8339. The circuit is optimized to derive the best ac performance. For simplicity, power-supply decoupling capacitors are not shown in these circuit diagrams.



**Figure 61. Single-Ended Input DAQ Circuit for Lowest Distortion and Noise at 250 kSPS**

### <span id="page-29-1"></span>**10.2.1 Design Requirements**

The application circuit for the ADS8339 (as shown in [Figure 61](#page-29-1)) is optimized for lowest distortion and noise for a 10-kHz input signal to achieve:

• –106-dB THD and 93-dB SNR at a maximum specified throughput of 250 kSPS.

# **10.2.2 Detailed Design Procedure**

In the application circuit, the input signal is processed through a high-bandwidth, low-distortion, inverting amplifier and a low-pass RC filter before being fed to the ADC.

The reference driver circuit illustrated in [Figure 59](#page-26-0) generates 4.5 V dc using a single 5-V supply. This circuit is suitable to drive the reference at sampling rates of up to 250 kSPS. To keep the noise low, a high-precision REF5045 is used. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 16 Hz.

The reference buffer is designed in a composite architecture to achieve superior dc and ac performance at reduced power consumption. The low output impedance makes the THS4281 a good choice for driving large capacitive loads that regulate the voltage at the reference input pin of the ADC. The high offset and drift specifications of the THS4281 are corrected by using a dc-correcting amplifier (such as the OPA333) inside the feedback loop.

For the input driver, as a rule of thumb, the distortion of the amplifier must be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using the driver in an inverting gain configuration. This configuration also eliminates the need for an amplifier that supports rail-torail input. The [OPA836](http://www.ti.com/lit/ds/symlink/opa836.pdf) is a good choice for an input driver because of its low-power consumption and exceptional ac performance (such as low distortion and high bandwidth).

Finally, the components of the antialiasing filter are chosen such that the noise from the front-end circuit is kept low without adding distortion to the input signal.



### **Typical Application (continued)**

### **10.2.3 Application Curve**

To ensure that the circuit meets the design requirements, the dc noise performance and the frequency content of the digitized output is verified. The input is set to a fixed dc value at half the reference. The histogram of the output code shows a peak-to-peak noise distribution of four codes which translates to 14 bits of noise-free bits.

An ac signal at 10 kHz is then fed to the input. The FFT of the output shows a THD of –106 dB and an SNR of 92 dB, which is close to the design requirements.



## <span id="page-30-0"></span>**10.3 Do's and Don'ts**

- Use multiple capacitors to decouple the dynamic current transients at various input pins including the reference, supply, and input signal.
- Parasitic inductance can induce ringing on the clock signal. Include a resistor on the SCLK pin to clean up the clock edges.

# <span id="page-30-1"></span>**11 Power-Supply Recommendations**

The ADS8339 is designed to operate from an analog supply voltage range between 4.5 V and 5.5 V and a digital supply voltage range between 2.375 V and 5.5 V. Both supplies must be well regulated. The analog supply must always be greater than or equal to the digital supply. A 1-μF ceramic decoupling capacitor is required at each supply pin and must be placed as close as possible to the device.

**[ADS8339](http://www.ti.com/product/ads8339?qgpn=ads8339)** SBAS677A –JUNE 2014–REVISED OCTOBER 2014 **[www.ti.com](http://www.ti.com)**



# <span id="page-31-0"></span>**12 Layout**

# <span id="page-31-1"></span>**12.1 Layout Guidelines**

[Figure 64](#page-31-3) shows one of the board layouts as an example when using ADS8339 in a circuit.

- A printed circuit board (PCB) board with at least four layers is recommended to keep all critical components on the top layer.
- Analog input signals and the reference input signals must be kept away from noise sources. Crossing digital lines with the analog signal path should be avoided. The analog input and the reference signals are routed on to the left side of the board and the digital connections are routed on the right side of the device.
- Due to the dynamic currents that occur during conversion and data transfer, each supply pin (AVDD and DVDD) must have a decoupling capacitor that keeps the supply voltage stable. TI recommends using one 1 μF ceramic capacitor at each supply pin.
- A layout that interconnects the converter and accompanying capacitors with the low inductance path is critical for achieving optimal performance. Using 15-mil vias to interconnect components to a solid analog ground plane at the subsequent inner layer minimizes stray inductance. Avoid placing vias between the supply pin and the decoupling capacitor. Any inductance between the supply capacitor and the supply pin of the converter must be kept to less than 5 nH by placing the capacitor within 0.2 inches from the supply or input pins of the ADS8339 and by using 20-mil traces, as shown in [Figure 64](#page-31-3).
- Dynamic currents are also present at the REFIN pin during the conversion phase. Therefore, good decoupling is critical to achieve optimal performance. The inductance between the reference capacitor and the REFIN pin must be kept to less than 2 nH by placing the capacitor within 0.1 inches from the REFIN pin and by using 20-mil traces.
- A single 10-μF, X7R-grade, 0805-size ceramic capacitor with at least a 10-V rating is recommended for good performance over temperature range.
- A small, 0.1-Ω to 0.47-Ω, 0603-size resistor placed in series with the reference capacitor keeps the overall impedance low and constant, especially at very high frequencies.
- Avoid using additional lower value capacitors because the interactions between multiple capacitors can affect the ADC performance at higher sampling rates.
- Place the RC filters immediately next to the input pins. Among surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.

# <span id="page-31-2"></span>**12.2 Layout Example**



<span id="page-31-3"></span>



# <span id="page-32-0"></span>**13 Device and Documentation Support**

# <span id="page-32-1"></span>**13.1 Documentation Support**

### **13.1.1 Related Documentation**

REF5045 Data Sheet, [SBOS410](http://www.ti.com/lit/pdf/SBOS410)

THS4281 Data Sheet, [SLOS432](http://www.ti.com/lit/pdf/SLOS432)

OPA333 Data Sheet, [SBOS351](http://www.ti.com/lit/pdf/SBOS351)

OPA836 Data Sheet, [SLOS713](http://www.ti.com/lit/pdf/SLOS713)

ADS886xEVM-PDK and ADS83x9EVM-PDK User Guide, [SBAU233](http://www.ti.com/lit/pdf/SBAU233)

### <span id="page-32-2"></span>**13.2 Trademarks**

TINA is a trademark of Texas Instruments Inc.. SPI is a trademark of Motorola. All other trademarks are the property of their respective owners.

### <span id="page-32-3"></span>**13.3 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# <span id="page-32-4"></span>**13.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-32-5"></span>**14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Aug-2020



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# **EXAMPLE BOARD LAYOUT**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated