## MOSFET – Power, Single, N-Channel, DPAK/IPAK 30 V, 63 A

### Features

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These are Pb–Free Devices

#### Applications

- CPU Power Delivery
- DC–DC Converters
- Low Side Switching

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated)

| Para                                          | ameter                                         |                       | Symbol                               | Value          | Unit |
|-----------------------------------------------|------------------------------------------------|-----------------------|--------------------------------------|----------------|------|
| Drain-to-Source Vol                           | Drain-to-Source Voltage                        |                       |                                      | 30             | V    |
| Gate-to-Source Volt                           | Gate-to-Source Voltage                         |                       |                                      | ±20            | V    |
| Continuous Drain<br>Current R <sub>0JA</sub>  |                                                | $T_A = 25^{\circ}C$   | Ι <sub>D</sub>                       | 13.8           | А    |
| (Note 1)                                      |                                                | $T_A = 85^{\circ}C$   |                                      | 10.7           |      |
| Power Dissipation $R_{\theta JA}$ (Note 1)    |                                                | T <sub>A</sub> = 25°C | PD                                   | 2.63           | W    |
| Continuous Drain<br>Current $R_{\theta JA}$   |                                                | $T_A = 25^{\circ}C$   | ID                                   | 10             | A    |
| (Note 2)                                      | Steady<br>State                                | $T_A = 85^{\circ}C$   |                                      | 7.8            |      |
| Power Dissipation $R_{\theta JA}$ (Note 2)    | State                                          | T <sub>A</sub> = 25°C | PD                                   | 1.4            | W    |
| Continuous Drain<br>Current R <sub>θJC</sub>  |                                                | T <sub>C</sub> = 25°C | Ι <sub>D</sub>                       | 63             | A    |
| (Note 1)                                      |                                                | T <sub>C</sub> = 85°C | 1                                    | 49             |      |
| Power Dissipation $R_{\theta JC}$ (Note 1)    |                                                | T <sub>C</sub> = 25°C | PD                                   | 54.6           | W    |
| Pulsed Drain<br>Current                       | t <sub>p</sub> =10μs                           | T <sub>A</sub> = 25°C | I <sub>DM</sub>                      | 126            | A    |
| Current Limited by P                          | Current Limited by Package $T_A = 25^{\circ}C$ |                       |                                      |                | А    |
| Operating Junction and Storage<br>Temperature |                                                |                       | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>+175 | °C   |
| Source Current (Bod                           | Source Current (Body Diode)                    |                       |                                      | 45             | А    |
| Drain to Source dV/c                          | lt                                             |                       | dV/dt                                | 6              | V/ns |



### **ON Semiconductor®**

### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 22.14                | 8.0 mΩ @ 10 V           |                    |
| 30 V                 | 12.4 mΩ @ 4.5 V         | 63 A               |







4808N = Device Code G = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated)

| Parameter                                                                                                                                                                                                             | Symbol | Value | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------|
| $ \begin{array}{l} \mbox{Single Pulse Drain-to-Source Avalanche} \\ \mbox{Energy (V_{DD} = 24 V, V_{GS} = 10 V,} \\ \mbox{I}_L = 17 \mbox{A}_{pk}, \mbox{L} = 1.0 \mbox{ mH}, \mbox{R}_G = 25 \ \Omega) \end{array} $ | EAS    | 144.5 | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                                                                                                                                     | ΤL     | 260   | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol              | Value | Unit  |
|---------------------------------------------|---------------------|-------|-------|
| Junction-to-Case (Drain)                    | $R_{	ext{	heta}JC}$ | 2.75  |       |
| Junction-to-TAB (Drain)                     | $R_{\thetaJC-TAB}$  | 3.5   | °C M/ |
| Junction-to-Ambient - Steady State (Note 1) | $R_{	hetaJA}$       | 57    | °C/W  |
| Junction-to-Ambient - Steady State (Note 2) | $R_{	hetaJA}$       | 107   |       |

1. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.

2. Surface-mounted on FR4 board using the minimum recommended pad size.

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                                   | Test Condition                                                                                                                                                                         |                       | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                          |                                                                                                                                                                                        |                       |     |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                     | $V_{GS}$ = 0 V, I <sub>D</sub> = 250 µA                                                                                                                                                |                       | 30  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> |                                                                                                                                                                                        |                       |     | 27   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                         | $I_{DSS} \qquad \begin{array}{c} V_{GS} = 0 \text{ V}, \\ V_{DS} = 24 \text{ V} \end{array} \qquad \begin{array}{c} T_{J} = 25 \text{ °C} \\ \hline T_{J} = 25 \text{ °C} \end{array}$ |                       |     |      | 1    |       |
|                                                              | $V_{DS} = 24 V$ $T_J = 125^{\circ}C$     | T <sub>J</sub> = 125°C                                                                                                                                                                 |                       |     | 10   | μΑ   |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                         | $V_{DS}$ = 0 V, $V_{GS}$ = ±20 V                                                                                                                                                       |                       |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                          |                                                                                                                                                                                        |                       |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                      | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$                                                                                                                                                   |                       | 1.5 |      | 2.5  | V     |
| Negative Threshold Temperature<br>Coefficient                | V <sub>GS(TH)</sub> /T <sub>J</sub>      |                                                                                                                                                                                        |                       |     | 5.6  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                      | V <sub>GS</sub> = 10 to 11.5 V                                                                                                                                                         | I <sub>D</sub> = 30 A |     | 6.7  | 8.0  |       |
|                                                              |                                          |                                                                                                                                                                                        | I <sub>D</sub> = 15 A |     | 6.6  |      | mΩ    |
|                                                              |                                          | V <sub>GS</sub> = 4.5 V                                                                                                                                                                | I <sub>D</sub> = 30 A |     | 10.3 | 12.4 |       |
|                                                              |                                          |                                                                                                                                                                                        |                       |     | 1    | 1    |       |

#### CHARGES AND CAPACITANCES

Forward Transconductance

| Input Capacitance            | C <sub>ISS</sub> |                                            | 1538 |    |
|------------------------------|------------------|--------------------------------------------|------|----|
| Output Capacitance           | C <sub>OSS</sub> | $V_{GS}$ = 0 V, f = 1 MHz, $V_{DS}$ = 12 V | 334  | pF |
| Reverse Transfer Capacitance | C <sub>RSS</sub> |                                            | 180  |    |

**g**<sub>FS</sub>

I<sub>D</sub> = 15 A

V<sub>DS</sub> = 15 V, I<sub>D</sub> = 15 A

9.8

11.4

s

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%.

4. Switching characteristics are independent of operating junction temperatures.

### **ELECTRICAL CHARACTERISTICS** ( $T_J$ = 25°C unless otherwise specified) (continued)

| Parameter                  | Symbol              | Test Condi                                                                           | tion                        | Min  | Тур    | Max | Unit     |
|----------------------------|---------------------|--------------------------------------------------------------------------------------|-----------------------------|------|--------|-----|----------|
| CHARGES AND CAPACITANCES   |                     |                                                                                      |                             |      |        |     |          |
| Total Gate Charge          | Q <sub>G(TOT)</sub> | -                                                                                    |                             |      | 11.3   | 13  |          |
| Threshold Gate Charge      | Q <sub>G(TH)</sub>  |                                                                                      |                             |      | 1.6    |     | 0        |
| Gate-to-Source Charge      | Q <sub>GS</sub>     | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 1                                         | 5 V; I <sub>D</sub> = 30 A  |      | 4.9    |     | nC       |
| Gate-to-Drain Charge       | Q <sub>GD</sub>     |                                                                                      |                             |      | 4.9    |     |          |
| Total Gate Charge          | Q <sub>G(TOT)</sub> | $V_{GS}$ = 11.5 V, $V_{DS}$ = 15 V;<br>I <sub>D</sub> = 30 A                         |                             |      | 26     |     | nC       |
|                            | lote 4)             |                                                                                      | <b>!</b>                    |      |        |     | <u> </u> |
| Turn-On Delay Time         | t <sub>d(ON)</sub>  |                                                                                      |                             |      | 12.3   |     |          |
| Rise Time                  | tr                  | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 1                                         | 5 V, I <sub>D</sub> = 15 A, |      | 21.3   |     |          |
| Turn-Off Delay Time        | t <sub>d(OFF)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 18$<br>$R_{G} = 3.0$                               | Ω΄                          |      | 14.6   |     | ns       |
| Fall Time                  | t <sub>f</sub>      | 1 1                                                                                  |                             |      | 6.0    |     | 1        |
| Turn-On Delay Time         | t <sub>d(ON)</sub>  | $V_{GS}$ = 11.5 V, $V_{DS}$ = 15 V,<br>I <sub>D</sub> = 15 A, R <sub>G</sub> = 3.0 Ω |                             |      | 7.7    |     | ns       |
| Rise Time                  | t <sub>r</sub>      |                                                                                      |                             |      | 19.5   |     |          |
| Turn-Off Delay Time        | t <sub>d(OFF)</sub> |                                                                                      |                             |      | 23     |     |          |
| Fall Time                  | t <sub>f</sub>      |                                                                                      |                             |      | 3.5    |     |          |
| DRAIN-SOURCE DIODE CHARACT | ERISTICS            |                                                                                      |                             |      |        |     |          |
| Forward Diode Voltage      | V <sub>SD</sub>     | $V_{GS} = 0 V$ , $T_J = 25^{\circ}C$                                                 |                             | 0.93 | 1.2    |     |          |
|                            |                     | I <sub>S</sub> = 30 Å                                                                | T <sub>J</sub> = 125°C      |      | 0.83   |     | V        |
| Reverse Recovery Time      | t <sub>RR</sub>     |                                                                                      |                             |      | 20     |     |          |
| Charge Time                | t <sub>a</sub>      | V <sub>GS</sub> = 0 V, dI <sub>S</sub> /dt =                                         | = 100 A/us.                 |      | 10.4   |     | ns       |
| Discharge Time             | t <sub>b</sub>      | $I_{\rm S} = 30$ /                                                                   | ۹                           |      | 9.6    |     |          |
| Reverse Recovery Charge    | Q <sub>RR</sub>     |                                                                                      | Ī                           |      | 9.7    |     | nC       |
| PACKAGE PARASITIC VALUES   |                     |                                                                                      |                             |      |        |     |          |
| Source Inductance          | L <sub>S</sub>      | T <sub>A</sub> = 25°C                                                                |                             |      | 2.49   |     | nH       |
| Drain Inductance, DPAK     | L <sub>D</sub>      |                                                                                      |                             |      | 0.0164 |     |          |
| Drain Inductance, IPAK     | LD                  |                                                                                      |                             |      | 1.88   |     |          |
| Gate Inductance            | L <sub>G</sub>      | 1                                                                                    | Ī                           |      | 3.46   |     |          |
| Gate Resistance            | R <sub>G</sub>      | 1 1                                                                                  |                             |      | 1.1    |     | Ω        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: pulse width  $\leq$  300 µs, duty cycle  $\leq$  2%.

4. Switching characteristics are independent of operating junction temperatures.

### **TYPICAL PERFORMANCE CURVES**



### **TYPICAL PERFORMANCE CURVES**













Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge



Figure 10. Diode Forward Voltage vs. Current



### **TYPICAL PERFORMANCE CURVES**



Figure 13. Avalanche Characteristics



#### ORDERING INFORMATION

| Device       | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| NTD4808NT4G  | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NTD4808N-1G  | IPAK<br>(Pb-Free) | 75 Units / Rail       |
| NVD4808NT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable.

### PACKAGE DIMENSIONS

DPAK (SINGLE GUAGE) CASE 369AA **ISSUE B** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: INCHES.
  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS D3, L3 and Z.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
  5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
  6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
- PLANE H.

|     | INC   | HES       | MILLIM | IETERS |
|-----|-------|-----------|--------|--------|
| DIM | MIN   | MAX       | MIN    | MAX    |
| Α   | 0.086 | 0.094     | 2.18   | 2.38   |
| A1  | 0.000 | 0.005     | 0.00   | 0.13   |
| b   | 0.025 | 0.035     | 0.63   | 0.89   |
| b2  | 0.030 | 0.045     | 0.76   | 1.14   |
| b3  | 0.180 | 0.215     | 4.57   | 5.46   |
| С   | 0.018 | 0.024     | 0.46   | 0.61   |
| c2  | 0.018 | 0.024     | 0.46   | 0.61   |
| D   | 0.235 | 0.245     | 5.97   | 6.22   |
| E   | 0.250 | 0.265     | 6.35   | 6.73   |
| е   | 0.090 | BSC       | 2.29   | BSC    |
| Н   | 0.370 | 0.410     | 9.40   | 10.41  |
| L   | 0.055 | 0.070     | 1.40   | 1.78   |
| L1  | 0.108 | 0.108 REF |        | REF    |
| L2  | 0.020 | BSC       | 0.51   | BSC    |
| L3  | 0.035 | 0.050     | 0.89   | 1.27   |
| L4  |       | 0.040     |        | 1.01   |
| Z   | 0.155 |           | 3.93   |        |

**SOLDERING FOOTPRINT\*** 



STYLE 2:

- 6.20 3.00 0.244 0.118 2.58 0.102 • 5.80 1.60 6.17 0.228 0.063 0.243  $\left(\frac{mm}{inches}\right)$ SCALE 3:1

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS



**IPAK** CASE 369D **ISSUE C** 



NOTES

INCHES MILLIMETERS DIM MIN MAX MIN MAX 0.235 0.245 5.97 6.35 0.250 0.265 6.35 6.73 0.086 0.094 2.19 2.38 0.027 0.035 0.69 0.88 0.018 0.023 0.46 0.58 0.037 0.045 0.94 1.14 0.090 BSC 2.29 BSC 0.034 0.040 0.87 1.01 0.018 0.023 0.46 0.58 0.350 0.380 8.89 9.65

4 45

3.93

5.45

1.01

1.27

STYLE 2: PIN 1. GATE DRAIN 2. SOURCE з. 4 DRAIN

ON Semiconductor and the 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative