

# OCTAL ±100V 1.6A 5-LEVEL ULTRASOUND PULSER

www.ablicinc.com

© ABLIC Inc., 2017 Rev.1.0\_01

The ABLIC Inc. HDL6M05586 is an octal, 5-level RTZ, high-voltage, high-speed ultrasound pulser. The HDL6M05586 comprises logic interfaces, level translators, MOSFET gate drive buffers with floating voltage regulators, high-voltage, high-current MOSFETs, and active T/R switches.

## Functions

• Octal 5-level pulser with active T/R switch with 3-input per channel

## **Features**

- 0 to ±100V output voltage
- ±1.6A source and sink peak current for the 1<sup>st</sup> and 2<sup>nd</sup> high-voltage pulses (V<sub>PP</sub>1/V<sub>NN</sub>1,V<sub>PP</sub>2/V<sub>NN</sub>2)
- ±1.6A source and sink peak current for active ground clamp
- 250Ω (±0.1A) active ground clamp without blocking diode for anti-leakage (Analog SW type)
- Embedded floating voltage regulators
- Symmetrical positive and negative pulse waveforms for low 2<sup>nd</sup> order harmonic distortion
- Up to 200MHz LVDS/LVCMOS clock (transparent mode available)
- $12\Omega$  active T/R switch with 2-bit turn-on timing control
- 20MHz output frequency @±60V output, 220pF load
- 1.8V to 5V CMOS logic interface
- Noise-cut diodes at each high-voltage output
- Embedded high-voltage clamp diodes
- 4-mode output current control for the 2<sup>nd</sup> high-voltage rail
- · Automatic thermal protection with indicator
- Power-up/down reset function for free power sequencing and for fail-safe in abrupt power drop
- Latch-up free, low crosstalk between channels by SOI CMOS technology
- 84-lead 10x10mm QFN package (RoHS compliant)



Fig.1 Block diagram

# 1. Absolute Maximum Ratings

 $T_A$ =25°C unless otherwise noted.

Table 1 Absolute Maximum Ratings

| No. | Items                            | Symbol                                                                       | Value        | Units | Condition        |
|-----|----------------------------------|------------------------------------------------------------------------------|--------------|-------|------------------|
| 1   | Logic supply voltage             | V <sub>LL</sub>                                                              | -0.4 to +7   | V     |                  |
| 2   | Positive supply voltage          | $V_{DD}$                                                                     | -0.4 to +7   | V     |                  |
| 3   | Negative supply voltage          | V <sub>SS</sub>                                                              | -7 to +0.4   | ٧     |                  |
| 4   | Positive high-voltage supplies   | V <sub>PP</sub> 1, V <sub>PP</sub> 2                                         | -0.5 to +105 | V     |                  |
| 5   | Negative high-voltage supplies   | V <sub>NN</sub> 1, V <sub>NN</sub> 2                                         | -105 to +0.5 | V     |                  |
| 6   | Positive high-voltage difference | (V <sub>PP</sub> 1-V <sub>PP</sub> 2)                                        | -0.5 to +105 | V     | INx_[2:0]='001'  |
| 0   | Positive high-voltage difference | (VPPI-VPPZ)                                                                  | -105 to +105 | ٧     | Other than above |
| 7   | Negative high-voltage difference | (V <sub>NN</sub> 1-V <sub>NN</sub> 2)                                        | -105 to +0.5 | V     | INx_[2:0]='101'  |
| _ ′ | Negative High-voltage difference | (VNN I-VNNZ)                                                                 | -105 to +105 | V     | Other than above |
| 8   | High-voltage outputs (x=1~8)     | HV <sub>OUT</sub> x                                                          | -105 to +105 | V     |                  |
| 9   | Low-voltage outputs (x=1~8)      | LV <sub>OUT</sub> x                                                          | -1 to +1     | V     |                  |
| 10  | THP (Thermal Protection) output  | THP                                                                          | -0.4 to +7   | V     |                  |
| 11  | All Logic input voltages (x=1~8) | INx_[2:0], EN,<br>CLKEN, CLK,<br>CLKB, CLKIF,<br>CC[1:0], TR[1:0],<br>LVDSTM | -0.4 to +7   | >     |                  |
| 12  | Operating junction temperature   | T <sub>Jop</sub>                                                             | -20 to +150  | °C    |                  |
| 13  | Operating free-air Temperature   | T <sub>A</sub>                                                               | 0 to +75     | °C    |                  |
| 14  | Storage temperature              | T <sub>STG</sub>                                                             | -55 to +150  | °C    |                  |
| 15  | Maximum power dissipation        | P <sub>Dmax</sub>                                                            | 4            | W     |                  |

NOTE: Stresses beyond the absolute maximum ratings may cause permanent damage to the product.

# 2. Operating Supply Voltages, Logic Inputs, and Power sequencing

#### 2.1 Operating Supply Voltages

Table 2 Operating Supply Voltages

| No | Items                                                  | Symbol                                | Min   | Тур        | Max      | Units    | Condition        |
|----|--------------------------------------------------------|---------------------------------------|-------|------------|----------|----------|------------------|
|    | Lagia aventuvaltasa                                    | \/                                    | 2.4   | 2.5 to 3.3 | 3.6      | V        | Clock mode       |
| 1  | Logic supply voltage                                   | $V_{LL}$                              | 1.7   | 1.8 to 5   | $V_{DD}$ | ٧        | Transparent mode |
| 2  | Positive supply voltage                                | $V_{DD}$                              | 4.75  | 5          | 5.25     | <b>V</b> |                  |
| 3  | Negative supply voltage                                | $V_{SS}$                              | -5.25 | -5         | -4.75    | <b>V</b> |                  |
| 4  | Positive high-voltage supplies                         | $V_{PP}1, V_{PP}2$                    | 0     | -          | 100      | V        |                  |
| 5  | Negative high-voltage supplies                         | $V_{NN}1, V_{NN}2$                    | -100  | -          | 0        | V        |                  |
| 6  | Positive high-voltage difference                       | (V <sub>PP</sub> 1-V <sub>PP</sub> 2) | 0     | -          | 100      | <b>V</b> |                  |
| 7  | Negative high-voltage difference                       | $(V_{NN}1-V_{NN}2)$                   | -100  | -          | 0        | <b>V</b> |                  |
| 8  | IC substrate voltage *                                 | $V_{SUB}$                             | -     | 0          | ı        | >        |                  |
| 9  | V <sub>PP</sub> x, V <sub>NN</sub> x slew rate (x=1,2) | $SR_{MAX}$                            | -     | -          | 25       | V/ms     |                  |

NOTE: \* The package exposed pad internally connected to the chip substrate must be soldered to the ground.

#### 2.2 Logic Inputs

Clock (CLK) mode synchronizes data inputs  $INx_{20} (x=1~8)$  with a differential LVDS/CMOS clock. Transparent (TP) mode without using clock is also available.

#### CLK mode:

Set CLKEN=0. INx\_[2:0] are decoded, clocked, level-translated, then sent to high-voltage output stage.

Differential clock input has two modes as shown below.

- LVDS CLK mode: Set CLKIF=0. See Table 3 and 4 for the logic inputs, CLK, and CLKB.
- CMOS CLK mode: Set CLKIF=1. See Table 3 for all the logic inputs.

#### TP mode:

Set CLKEN=CLKIF=1, CLK=CLKB=0. INx\_[2:0] are decoded, level-translated, then sent to high-voltage output stage. See Table 3 for all the logic inputs.

Table 3 Logic Inputs

| No | Items                          | Symbol                          | Min                | Тур | Max             | Units | Condition                                               |
|----|--------------------------------|---------------------------------|--------------------|-----|-----------------|-------|---------------------------------------------------------|
| 1  | High-level logic input voltage | V <sub>IH</sub>                 | 0.8V <sub>LL</sub> | -   | V <sub>LL</sub> | V     |                                                         |
| 2  | Low-level logic input voltage  | $V_{IL}$                        | 0                  | -   | $0.2V_{LL}$     | V     |                                                         |
| 3  | Logic input capacitance        | C <sub>IN</sub>                 | -                  | 3   | -               | pF    |                                                         |
| 4  | Logic input high current *1    | I <sub>IH</sub>                 | -10                | -   | 10              | μA    |                                                         |
| 5  | Logic input low current *2     | I <sub>IL</sub>                 | -10                | -   | 10              | μΑ    |                                                         |
| 6  | Input rise/fall time           | 4 4                             | -                  | -   | 800             | ps    | CLK≥100MHz CMOS CLK mode                                |
| 0  | input rise/raii time           | t <sub>r</sub> , t <sub>f</sub> | -                  | ı   | 2.0             | ns    | 10~90% CLK, CLKE<br>INx_[2:0]                           |
| 7  | Input clock frequency          | $f_{CLK}$                       | -                  | -   | 200             | MHz   | CMOS CLK mode, CLK, CLKB,                               |
| 8  | Clock duty cycle               | D <sub>CLK</sub>                | 40                 | 50  | 60              | %     | f <sub>CLK</sub> =1/T, D <sub>CLK</sub> =τ/T, See Fig.3 |
| 9  | Data setup time                | t <sub>su</sub>                 | 1.4                | -   | -               | ns    | CLK mode                                                |
| 10 | Data hold time                 | t <sub>HLD</sub>                | 1.4                | •   | -               | ns    | INx_[2:0] to CLK/CLKB, See Fig.3                        |

#### NOTE:

Table 4 LVDS Clock Inputs (CLK, CLKB)

| No | Items                                         | Symbol                          | Min   | Тур  | Max   | Units    | Condition                                                    |
|----|-----------------------------------------------|---------------------------------|-------|------|-------|----------|--------------------------------------------------------------|
| 1  | High-level input voltage                      | V <sub>IH</sub>                 | 1.265 | -    | -     | V        | V <sub>IHCMR</sub> (Typ)+V <sub>DIFF</sub> (Min)/2           |
| 2  | Low-level input voltage                       | $V_{IL}$                        | -     | -    | 1.135 | V        | V <sub>IHCMR</sub> (Typ)-V <sub>DIFF</sub> (Min)/2           |
| 3  | Differential input voltage range              | V <sub>DIFF(range)</sub>        | 0.13  | 0.35 | 0.49  | ±V       | same as CLK,CLKB voltage swing<br>See Fig.2                  |
| 4  | Differential input voltage peak to peak swing | $V_{DIFF(p-p)}$                 | 0.26  | 0.7  | 0.98  | $V_{pp}$ | CLK-CLKB  differential peak-to-peak voltage swing, See Fig.2 |
| 5  | Input voltage common mode range               | V <sub>IHCMR</sub>              | 0.84  | 1.2  | 1.56  | V        |                                                              |
| 6  | Differential input impedance                  | $R_{IN}$                        | 85    | 100  | 115   | Ω        | LVDSTM=1                                                     |
| 7  | High-level input current                      | I <sub>IH</sub>                 | -     | -    | 5.8   | mA       |                                                              |
| 8  | Low-level input current                       | IιL                             | -     | -    | 5.8   | mA       |                                                              |
| 9  | Input rise/fall time                          | t <sub>r</sub> , t <sub>f</sub> | -     | -    | 600   | ps       | 20% to 80% of V <sub>DIFF</sub>                              |
| 10 | Input clock frequency                         | f <sub>CLK</sub>                | -     | -    | 200   | MHz      | LVDS CLK mode, CLK, CLKB,                                    |
| 11 | Clock duty cycle                              | D <sub>CLK</sub>                | 40    | 50   | 60    | %        | f <sub>CLK</sub> =1/T, D <sub>CLK</sub> =τ/T, See Fig.3      |

NOTE: Please refer to table 3 for the logic inputs other than CLK, CLKB in LVDS CLK mode.

<sup>\*1)</sup> TR[1:0] and LVDSTM have 50 $\mu$ A leakage at V<sub>LL</sub>=2.5V due to 50k $\Omega$  internal pull-down resistor.

<sup>\*2)</sup> EN, CC[1:0], CLKEN, and CLKIF have 50 $\mu$ A leakage at  $V_{LL}$ =2.5V due to 50 $k\Omega$  internal pull-up resistor.

Differential input voltage range (VDIFF(range))

Differential input voltage peak to peak swing (VDIFF(p-p))





Fig.2 LVDS clock inputs



Fig.3 Setup/Hold Time

#### 2.3 Power Supply Sequencing

Embedded low-voltage (LV) power-up/down reset function provides free power supply sequencing.

It also provides fail-safe system in abrupt LV power supply drop.

When any one of LV power supplies is turned off during operation, all internal circuits will be immediately reset, and both inputs and outputs will be disabled.

Once all LV power supplies are restored, both inputs and outpus will be enabled.

# 3. Typical Application Circuit



Fig.4 Typical Application Circuit

#### Note:

- 1. High-voltage power supply pins, V<sub>PP</sub>x/V<sub>NN</sub>x (x=1,2), can draw fast transient currents up to ±1.6A. Therefore, ceramic capacitors of ≥200V 0.1µF to 1µF (C1~16) should be connected as close to the pins as possible for bypassing purpose.
- 2. Ceramic capacitors of ≥16V 10µF (C17~24), ≥16V 100nF (C25~32), and ≥16V 0.1µF to 1µF (C33~35) should also be connected between high-voltage power supply pins and corresponding floating voltage pins V<sub>FP</sub>x/V<sub>FN</sub>x (x=1,2), and low-voltage power supply pins for bypassing purpose. Connect those as close to the pins as possible.
- 3. It is also important to minimize the trace length and to have enough trace width of those high voltage and floating voltage lines.
- 4. The thermal tab on the bottom of the package must be soldered to the GND.

# 4. Electrical Characteristics

# 4.1 Operating Supply Currents

Table 5 Operating Supply Currents

 $V_{LL} = 2.5V, \ V_{DD}/V_{SS} = +/-5V, \ T_A = 25^{\circ}C, \ CLK = CLKB = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = '00', \ T_{A} = 100MHz/0(CLKEN = 0/1), \ TR[1:0] = 100MHz/0(CLKEN =$ 

 $HV_{OUT}$  load=220pF//200 $\Omega$ ,  $LV_{OUT}$  load=47pF//200 $\Omega$ , unless otherwise specified.

| Nia | li o                      |          | Curahal            |     | Spec |     | Units | Conditions                                       |  |
|-----|---------------------------|----------|--------------------|-----|------|-----|-------|--------------------------------------------------|--|
| No. | ite                       | ms       | Symbol             | Min | Тур  | Max | Units | Conditions                                       |  |
|     |                           | TP       |                    | -   | 0.03 | -   | mA    | Quiescent current-1                              |  |
| 1   | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLQD</sub>  | -   | 0.13 | -   | mA    |                                                  |  |
|     |                           | CMOS CLK |                    | =   | 0.08 | ı   | mA    | EN=1(Disable)                                    |  |
|     |                           | TP       |                    | -   | 3.3  | ı   | mA    | INx_[2:0]='000'<br>Current mode 3 (CC[1:0]='11') |  |
| 2   | V <sub>DD</sub> current   | LVDS CLK | $I_{DDQD}$         | =   | 3.3  | ı   | mA    | V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-100V      |  |
|     |                           | CMOS CLK |                    | -   | 3.3  | -   | mA    | V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-100V      |  |
| 3   | V <sub>SS</sub> current   |          | I <sub>SSQD</sub>  | -   | 1.0  | -   | mA    |                                                  |  |
| 4   | V <sub>PP</sub> 1 current |          | I <sub>PP1QD</sub> | -   | 0.03 | -   | mA    |                                                  |  |
| 5   | V <sub>NN</sub> 1 current |          | I <sub>NN1QD</sub> | -   | 0.03 | -   | mA    |                                                  |  |
| 6   | V <sub>PP</sub> 2 current |          | I <sub>PP2QD</sub> | -   | 0.05 | -   | mA    |                                                  |  |
| 7   | V <sub>NN</sub> 2 current |          | I <sub>NN2QD</sub> | -   | 0.05 | -   | mA    |                                                  |  |
|     |                           | TP       |                    | -   | 0.08 | -   | mA    | Quiescent current-2                              |  |
| 8   | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLQE</sub>  | -   | 0.18 | -   | mA    |                                                  |  |
|     |                           | CMOS CLK |                    | -   | 0.13 | -   | mA    | EN=0(Enable)                                     |  |
|     |                           | TP       |                    | -   | 4.2  | -   | mA    | INx_[2:0]='000'<br>Current mode 3 (CC[1:0]='11') |  |
| 9   | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDQE</sub>  | -   | 29   | -   | mA    | V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-100V      |  |
|     |                           | CMOS CLK |                    | -   | 27   | -   | mA    | V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-100V      |  |
| 10  | V <sub>SS</sub> current   |          | I <sub>SSQE</sub>  | -   | 1.6  | -   | mA    |                                                  |  |
| 11  | V <sub>PP</sub> 1 current |          | I <sub>PP1QE</sub> | -   | 0.15 | -   | mA    |                                                  |  |
| 12  | V <sub>NN</sub> 1 current |          | I <sub>NN1QE</sub> | -   | 0.15 | -   | mA    |                                                  |  |
| 13  | V <sub>PP</sub> 2 current |          | I <sub>PP2QE</sub> | -   | 0.17 | -   | mA    |                                                  |  |
| 14  | V <sub>NN</sub> 2 current |          | I <sub>NN2QE</sub> | -   | 0.17 | -   | mA    |                                                  |  |
|     |                           | TP       |                    | -   | 0.18 | -   | mA    | PW operating current                             |  |
| 15  | V <sub>LL</sub> current   | LVDS CLK | $I_{LLPW}$         | -   | 0.18 | -   | mA    |                                                  |  |
|     |                           | CMOS CLK |                    | -   | 0.13 | -   | mA    | EN=0                                             |  |
|     |                           | TP       |                    | -   | 11   | -   | mA    | Current mode 3 (CC[1:0]='11') 8-channel active   |  |
| 16  | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDPW</sub>  | -   | 37   | -   | mA    | Bipolar 3-level 2-cycle                          |  |
|     |                           | CMOS CLK |                    | -   | 35   | -   | mA    | P1/N1-drive                                      |  |
| 17  | V <sub>SS</sub> current   |          | I <sub>SSPW</sub>  | -   | 10   | -   | mA    | f=5MHz, PRT=200µs                                |  |
| 18  | V <sub>PP</sub> 1 current |          | I <sub>PP1PW</sub> | -   | 4.0  | -   | mA    | $V_{PP}1/V_{NN}1=+/-60V$                         |  |
| 19  | V <sub>NN</sub> 1 current |          | I <sub>NN1PW</sub> | -   | 4.6  | -   | mA    | $V_{PP}2/V_{NN}2=+/-60V$                         |  |
| 20  | V <sub>PP</sub> 2 current |          | I <sub>PP2PW</sub> | -   | 0.17 | -   | mA    | nA                                               |  |
| 21  | V <sub>NN</sub> 2 current |          | I <sub>NN2PW</sub> | -   | 0.17 | -   | mA    |                                                  |  |

6

Table 5 Operating Supply Currents (continued)

|     |                           |          | -                   |     | Spec |     |       |                                                                                        |
|-----|---------------------------|----------|---------------------|-----|------|-----|-------|----------------------------------------------------------------------------------------|
| No. | Ite                       | ms       | Symbol              | Min | Тур  | Max | Units | Conditions                                                                             |
|     |                           | TP       |                     | -   | 0.43 | -   | mA    | CW operating current-1                                                                 |
| 22  | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLCW3</sub>  | -   | 0.53 | -   | mA    |                                                                                        |
|     |                           | CMOS CLK |                     | -   | 0.48 | -   | mA    | EN=0                                                                                   |
|     |                           | TP       |                     | -   | 39   | -   | mA    | Current mode 3 (CC[1:0]='11')                                                          |
| 23  | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDCW3</sub>  | -   | 60   | -   | mA    | 8-channel active<br>Bipolar 3-level Continuous                                         |
|     |                           | CMOS CLK |                     | -   | 58   | -   | mA    | P2/N2-drive                                                                            |
| 24  | V <sub>SS</sub> current   |          | I <sub>SSCW3</sub>  | -   | 26   | -   | mA    | f=5MHz                                                                                 |
| 25  | V <sub>PP</sub> 1 current |          | I <sub>PP1CW3</sub> | -   | 0.15 | -   | mA    | V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-5V                                              |
| 26  | V <sub>NN</sub> 1 current |          | I <sub>NN1CW3</sub> | -   | 0.15 | -   | mA    | V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-5V                                              |
| 27  | V <sub>PP</sub> 2 current |          | I <sub>PP2CW3</sub> | -   | 171  | -   | mA    |                                                                                        |
| 28  | V <sub>NN</sub> 2 current |          | I <sub>NN2CW3</sub> | -   | 173  | -   | mA    |                                                                                        |
|     |                           | TP       |                     | -   | 0.48 | -   | mA    | CW operating current-2                                                                 |
| 29  | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLCW2</sub>  | -   | 0.58 | -   | mA    |                                                                                        |
|     |                           | CMOS CLK |                     | -   | 0.53 | -   | mA    | EN=0                                                                                   |
|     |                           | TP       |                     | -   | 35   | -   | mA    | Current mode 2 (CC[1:0]='10') 8-channel active                                         |
| 30  | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDCW2</sub>  | -   | 57   | -   | mA    | Bipolar 3-level Continuous                                                             |
|     |                           | CMOS CLK |                     | -   | 55   | -   | mA    | P2/N2-drive                                                                            |
| 31  | V <sub>SS</sub> current   |          | I <sub>SSCW2</sub>  | -   | 23   | -   | mA    | f=5MHz                                                                                 |
| 32  | V <sub>PP</sub> 1 current |          | I <sub>PP1CW2</sub> | -   | 0.15 | -   | mA    | V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-5V                                              |
| 33  | V <sub>NN</sub> 1 current |          | I <sub>NN1CW2</sub> | -   | 0.15 | -   | mA    | $V_{PP}2/V_{NN}2=+/-5V$                                                                |
| 34  | V <sub>PP</sub> 2 current |          | I <sub>PP2CW2</sub> | -   | 164  | -   | mA    |                                                                                        |
| 35  | V <sub>NN</sub> 2 current |          | I <sub>NN2CW2</sub> | -   | 166  | -   | mA    |                                                                                        |
|     |                           | TP       |                     | -   | 0.48 | -   | mA    | CW operating current-3                                                                 |
| 36  | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLCW1</sub>  | -   | 0.58 | -   | mA    | <br> EN=0                                                                              |
|     |                           | CMOS CLK |                     | -   | 0.53 | -   | mA    | Current mode 1 (CC[1:0]='01')                                                          |
|     |                           | TP       |                     | -   | 31   | -   | mA    | 8-channel active                                                                       |
| 37  | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDCW1</sub>  | -   | 53   | -   | mA    | Bipolar 3-level Continuous                                                             |
|     |                           | CMOS CLK |                     | -   | 51   | -   | mA    | P2/N2-drive                                                                            |
|     | V <sub>SS</sub> current   |          | I <sub>SSCW1</sub>  | -   | 19   | -   | mA    | f=5MHz                                                                                 |
| 39  | V <sub>PP</sub> 1 current |          | I <sub>PP1CW1</sub> | -   | 0.15 | -   |       | V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-5V<br>V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-5V |
| 40  | V <sub>NN</sub> 1 current |          | I <sub>NN1CW1</sub> | -   | 0.15 | -   | mA    | VPPZ/VNNZ-+/-3V                                                                        |
| 41  | V <sub>PP</sub> 2 current |          | I <sub>PP2CW1</sub> | -   | 153  | -   | mA    |                                                                                        |
| 42  | V <sub>NN</sub> 2 current |          | I <sub>NN2CW1</sub> | -   | 155  | -   | mA    |                                                                                        |
|     |                           | TP       |                     | -   | 0.53 | -   | mA    | CW operating current-4                                                                 |
| 43  | V <sub>LL</sub> current   | LVDS CLK | I <sub>LLCW0</sub>  | -   | 0.63 | -   | mA    | EN=0                                                                                   |
|     |                           | CMOS CLK |                     | -   | 0.58 | -   | mA    | Current mode 0 (CC[1:0]='00')                                                          |
|     | ,                         | TP       |                     | -   | 26   | -   | mA    | 8-channel active                                                                       |
| 44  | V <sub>DD</sub> current   | LVDS CLK | I <sub>DDCW0</sub>  | -   | 48   | -   | mA    | Bipolar 3-level Continuous                                                             |
| 4-  | V                         | CMOS CLK |                     | -   | 46   | -   | mA    | P2/N2-drive                                                                            |
| 45  | V <sub>SS</sub> current   |          | I <sub>SSCW0</sub>  | -   | 15   | -   | mA    | f=5MHz<br>V <sub>PP</sub> 1/V <sub>NN</sub> 1=+/-5V                                    |
| 46  | V <sub>PP</sub> 1 current |          | I <sub>PP1CW0</sub> | -   | 0.15 | -   | mA    | V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-5V                                              |
| 47  | V <sub>NN</sub> 1 current |          | I <sub>NN1CW0</sub> | -   | 0.15 | -   | mA    |                                                                                        |
| 48  | V <sub>PP</sub> 2 current |          | I <sub>PP2CW0</sub> | -   | 131  | -   | mA    |                                                                                        |
| 49  | V <sub>NN</sub> 2 current |          | I <sub>NN2CW0</sub> | -   | 133  | -   | mA    |                                                                                        |

# **4.2 Static Characteristics**

#### Table 6 Static Characteristics

 $V_{LL} \hbox{=} 2.5 V, \ V_{DD} \hbox{/} V_{SS} \hbox{=+/-5} V, \ T_A \hbox{=-} 25 \ ^oC, \ unless \ otherwise \ specified.}$ 

| No.  | Items                                                  | Symbol             |      | Spec |      | Units | Conditions                                                                                                                 |
|------|--------------------------------------------------------|--------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| INO. | цеть                                                   | Symbol             | Min  | Тур  | Max  | Units | Conditions                                                                                                                 |
| 1    | HV <sub>OUT</sub> x output voltage range               | $HV_{OUT}x$        | -100 | ı    | +100 | V     |                                                                                                                            |
|      |                                                        |                    | -    | 1.6  | •    | Α     | P1 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V                                  |
|      |                                                        |                    | -    | 1.6  | -    | Α     | P2 active, $V_{PP}1/V_{NN}1=V_{PP}2/V_{NN}2=+/-60V$                                                                        |
|      |                                                        |                    |      |      |      |       | Current mode 3 (CC[1:0]='11')                                                                                              |
| 2    | HV <sub>OUT</sub> x high-side peak current             | I <sub>OH</sub>    | -    | 1.28 | -    | Α     | P2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 2 (CC[1:0]='10') |
|      |                                                        |                    | -    | 0.96 | -    | Α     | P2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 1 (CC[1:0]='01') |
|      |                                                        |                    | -    | 0.64 | 1    | Α     | P2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 0 (CC[1:0]='00') |
| 3    | $HV_{\text{OUT}}x$ high-side GND clamp peak current    | I <sub>OHCL</sub>  | -    | 1.6  | ı    | Α     | N3 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V                                  |
|      |                                                        |                    | -    | 1.6  | -    | Α     | N1 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V                                  |
|      |                                                        |                    | -    | 1.6  | ı    | Α     | N2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 3 (CC[1:0]='11') |
| 4    | HV <sub>OUT</sub> x low-side peak current              | I <sub>OL</sub>    | -    | 1.28 | -    | Α     | N2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 2 (CC[1:0]='10') |
|      |                                                        |                    | ı    | 0.96 | ı    | Α     | N2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 1 (CC[1:0]='01') |
|      |                                                        |                    | 1    | 0.64 | -    | Α     | N2 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V<br>Current mode 0 (CC[1:0]='00') |
| 5    | HV <sub>OUT</sub> x low-side GND clamp<br>peak current | I <sub>OLCL</sub>  | -    | 1.6  | -    | Α     | P3 active, V <sub>PP</sub> 1/V <sub>NN</sub> 1=V <sub>PP</sub> 2/V <sub>NN</sub> 2=+/-60V                                  |
|      |                                                        |                    | -    | 15   | -    | Ω     | P1 active, I <sub>OH</sub> =100mA                                                                                          |
|      |                                                        |                    | -    | 15   | -    | Ω     | P2 active, I <sub>OH</sub> =100mA                                                                                          |
| 6    | HV <sub>OUT</sub> x high-side on-resistance            | R <sub>onh</sub>   | -    | 17   | -    | Ω     | Current mode 3 (CC[1:0]='11') P2 active, I <sub>OH</sub> =100mA Current mode 2 (CC[1:0]='10')                              |
|      | <b>3</b>                                               |                    | -    | 20   | -    | Ω     | P2 active, I <sub>OH</sub> =100mA<br>Current mode 1 (CC[1:0]='01')                                                         |
|      |                                                        |                    | -    | 30   | 1    | Ω     | P2 active, I <sub>OH</sub> =100mA<br>Current mode 0 (CC[1:0]='00')                                                         |
| 7    | HV <sub>OUT</sub> x high-side GND clamp on-resistance  | Ronhcl             | -    | 15   | ı    | Ω     | N3 active, I <sub>OHCL</sub> =100mA                                                                                        |
|      |                                                        |                    | -    | 15   | -    | Ω     | N1 active, I <sub>OL</sub> =100mA                                                                                          |
|      |                                                        |                    | -    | 15   | -    | Ω     | N2 active, I <sub>OL</sub> =100mA<br>Current mode 3 (CC[1:0]='11')                                                         |
| 8    | HV <sub>OUT</sub> x low-side on-resistance             | R <sub>ONL</sub>   | -    | 17   | -    | Ω     | N2 active, I <sub>OL</sub> =100mA<br>Current mode 2 (CC[1:0]='10')                                                         |
|      |                                                        |                    | -    | 20   | ı    | Ω     | N2 active, I <sub>OL</sub> =100mA<br>Current mode 1 (CC[1:0]='01')                                                         |
|      |                                                        |                    | -    | 30   | -    | Ω     | N2 active, I <sub>OL</sub> =100mA<br>Current mode 0 (CC[1:0]='00')                                                         |
| 9    | HV <sub>OUT</sub> x low-side GND clamp on-resistance   | Ronlcl             | -    | 15   | -    | Ω     | P3 active, I <sub>OLCL</sub> =100mA                                                                                        |
| 10   | HV <sub>OUT</sub> x off-capacitance                    | C <sub>HVOFF</sub> | -    | 34   | -    | pF    | TX <sub>OUT</sub> x=GND, TRSW=off                                                                                          |

# 4.3 Dynamic Characteristics

Table 7 Dynamic Characteristics

 $V_{LL} = 2.5V, \ V_{DD}/V_{SS} = +/-5V, \ V_{PP}1/V_{NN}1 = V_{PP}2/V_{NN}2 = +/-60V, \ T_A = 25^{\circ}C, \ TR[1:0] = '00', \ CC[1:0] = '11', \\ CLK = CLKB = 100MHz/0(CLKEN = 0/1), \ HV_{OUT} \ load = 220pF//200\Omega, \ LV_{OUT} \ load = 47pF//200\Omega, \ unless \ otherwise \ specified.$ 

|     | CLRB-100M112/0(CLREN-               | 7, 33.             |                    |     | Spec |     |       |                                                                                                                                                      |       |
|-----|-------------------------------------|--------------------|--------------------|-----|------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| No. | Items                               |                    | Symbol             | Min | Тур  | Max | Units | Conditions                                                                                                                                           |       |
| 1   | Output frequency                    |                    | fout               | -   | 20   | -   | MHz   |                                                                                                                                                      |       |
|     | Output rise                         | TP mode            |                    | -   | 28   | -   | ns    | See Fig.5                                                                                                                                            |       |
| 2   | propagation delay                   | CLK mode           | t <sub>dr</sub>    | -   | 36   | -   | ns    |                                                                                                                                                      |       |
| 3   | Output fall                         | TP mode            | <b>+</b>           | -   | 28   | -   | ns    |                                                                                                                                                      |       |
| 3   | propagation delay                   | CLK mode           | t <sub>df</sub>    | -   | 36   | -   | ns    |                                                                                                                                                      |       |
| 4   | Output rise                         | TP mode            | t <sub>drCL</sub>  | -   | 28   | -   | ns    |                                                                                                                                                      |       |
|     | propagation delay clamp             | CLK mode           | <b>L</b> arcL      | -   | 36   | -   | ns    |                                                                                                                                                      |       |
| 5   | Output fall                         | TP mode            | t <sub>dfCL</sub>  | -   | 28   | -   | ns    |                                                                                                                                                      |       |
|     | propagation delay clamp             | CLK mode           | COLCL              | -   | 36   | -   | ns    |                                                                                                                                                      |       |
| 6   | Propagation delay match             | ing                | $\Delta t_d$       | -   | ±1   | ±3  | ns    |                                                                                                                                                      |       |
|     |                                     |                    | -                  | -   | 19   | -   | ns    | P1 active                                                                                                                                            |       |
|     |                                     |                    |                    | -   | 19   | -   | ns    | P2 active, CC[1:0]='11'                                                                                                                              |       |
| 7   | Output rise time                    |                    | t <sub>r</sub>     | -   | 23   | -   | ns    | P2 active, CC[1:0]='10'                                                                                                                              |       |
| •   | Catpat 1100 till10                  |                    |                    | -   | 31   | -   | ns    | P2 active, CC[1:0]='01'                                                                                                                              |       |
|     |                                     |                    |                    | -   | 44   | -   | ns    | P2 active, CC[1:0]='00'                                                                                                                              |       |
|     |                                     |                    | $t_{rCL}$          |     | 10   | -   | ns    | P3 active                                                                                                                                            | See   |
|     |                                     |                    | _                  | -   | 19   | -   | ns    | N1 active                                                                                                                                            | Fig.5 |
|     |                                     |                    |                    | -   | 19   | -   | ns    | N2 active, CC[1:0]='11'                                                                                                                              |       |
| 8   | Output fall time                    |                    | t <sub>f</sub>     | -   | 23   | -   | ns    | N2 active, CC[1:0]='10'                                                                                                                              |       |
|     | Output fail time                    |                    | _                  | -   | 31   | -   | ns    | N2 active, CC[1:0]='01'                                                                                                                              |       |
|     |                                     |                    |                    | -   | 44   | -   | ns    | N2 active, CC[1:0]='00'                                                                                                                              |       |
|     |                                     |                    | $t_fCL$            | -   | 10   | -   | ns    | N3 active                                                                                                                                            |       |
| 9   | 2 <sup>nd</sup> harmonic distortion |                    | HD2                | -   | -40  | -   | dBc   | Bipolar, 2-cyc, f <sub>OUT</sub> =5MHz                                                                                                               |       |
| 10  | Pulse cancellation                  |                    | HDPC               | -   | -40  | -   | dBc   | See Fig.6                                                                                                                                            |       |
|     | T disc carrochation                 |                    | HDPC2              | -   | -40  | -   | dBc   |                                                                                                                                                      |       |
| 11  | RMS output jitter                   |                    | t,                 | -   | 10   | -   | ps    | Bipolar CW, $f_{OUT}$ =5MHz<br>$V_{PP}1/V_{NN}1=V_{PP}2/V_{NN}2=+/-$                                                                                 | 5V    |
| 12  | Crosstalk between chann             | els                | X <sub>TLK</sub>   | -   | -70  | -   | dB    | $\begin{array}{l} f_{\text{OUT}}\text{=}5\text{MHz}, \ 10\text{V}_{\text{p-p}}, \\ \text{HV}_{\text{OUT}} \ \text{load}\text{=}50\Omega \end{array}$ |       |
|     |                                     | TP                 |                    | -   | 28   | -   | ns    | See Fig.7                                                                                                                                            |       |
| 13  | Output enable time                  | LVDS CLK           | t <sub>EN</sub>    | -   | 115  | -   | ns    |                                                                                                                                                      |       |
|     |                                     | CMOS CLK           |                    | -   | 140  | -   | ns    |                                                                                                                                                      |       |
| 14  | Output disable time                 |                    | t <sub>DS</sub>    | -   | 36   | -   | ns    |                                                                                                                                                      |       |
| 15  | Clock mode enable time              | t <sub>CLKEN</sub> | -                  | 36  | -    | ns  |       |                                                                                                                                                      |       |
| 16  | Clock mode disable time             |                    | t <sub>CLKDS</sub> | -   | 36   | -   | ns    |                                                                                                                                                      |       |

# 4.4 Integrated Peripheral Circuits Characteristics

#### T/R Switch

#### Table 8 T/R Switch Characteristics

 $V_{LL} = 2.5V, \ V_{DD}/V_{SS} = +/-5V, \ V_{PP}1/V_{NN}1 = V_{PP}2/V_{NN}2 = +/-60V, \ T_A = 25^{\circ}C, \ unless \ otherwise \ specified.$ 

| No.      | Items                                          |                                          | Cumbal              |       | Spec |      | Llaita    | Conditions                                                         |
|----------|------------------------------------------------|------------------------------------------|---------------------|-------|------|------|-----------|--------------------------------------------------------------------|
| INO.     | items                                          |                                          | Symbol              | Min   | Тур  | Max  | Units     | Conditions                                                         |
| 1        | LV <sub>OUT</sub> x output voltage ra          | .V <sub>OUT</sub> x output voltage range |                     | -0.85 | -    | 0.85 | V         |                                                                    |
| 2        | TRSW on-resistance                             |                                          | R <sub>ONTR</sub>   | -     | 12   | -    | Ω         | HV <sub>OUT</sub> x=100mV, LV <sub>OUT</sub> x=0V                  |
| 3        | TRSW on-capacitance                            |                                          | C <sub>ONTR</sub>   | 1     | 13   | -    | pF        | LV <sub>OUT</sub> x=0V                                             |
| 4        | TRSW off-resistance o                          | n HVOUTx                                 | Rofftrhv            | 1     | -    | -    | МΩ        |                                                                    |
| 5        | TRSW off-resistance o                          | RSW off-resistance on LVOUTx             |                     | 8     | 10   | 12   | kΩ        |                                                                    |
| 6        | Spike voltage                                  |                                          | $V_{TRN}$           | -     | 1    | 50   | $mV_{PP}$ | 50pF// $200$ Ω load on HV <sub>OUT</sub> x                         |
|          | on HV <sub>OUT</sub> x and LV <sub>OUT</sub> x | (                                        | TIM                 |       |      |      |           | 20pF//200 $\Omega$ load on LV <sub>OUT</sub> x                     |
|          |                                                | TR[1:0]='00'                             |                     | ı     | 300  | -    | ns        | Logic input-to-ready for Rx signal                                 |
| 7        | TRSW turn-on time                              | TR[1:0]='01'                             | t <sub>dTRON</sub>  | ı     | 400  | ı    | ns        | See Fig.8                                                          |
|          | TROW turn-on time                              | TR[1:0]='10'                             | Latron              | 1     | 500  | -    | ns        |                                                                    |
|          |                                                | TR[1:0]='11'                             |                     | -     | 600  | -    | ns        |                                                                    |
| 8        | TRSW turn-off time                             |                                          | t <sub>dTROFF</sub> | -     | 50   | 100  | ns        | See Fig.8                                                          |
| 9        | Tx setup time                                  |                                          | t <sub>TXSU</sub>   | 100   | -    | -    | ns        | INx_[2:0]='100'(GND) for at least 100ns before Tx burst. See Fig.8 |
| <u> </u> |                                                |                                          |                     |       |      |      |           | TOUTIS DETOTE TX DUTST. See Fig.6                                  |

# Analog Switch

#### Table 9 Analog Switch Characteristics

#### $T_A=25^{\circ}C$

| No.  | Items             | Symbol             |     | Spec |     | Units | Conditions |
|------|-------------------|--------------------|-----|------|-----|-------|------------|
| INO. |                   |                    | Min | Тур  | Max | Units |            |
| 1    | ASW on-resistance | R <sub>ONASW</sub> | -   | 250  | -   | Ω     |            |

#### HV Blocking Diode

## Table 10 Output HV Blocking Diode Characteristics

#### $T_A=25^{\circ}C$

| No   | No. Items       |            |     | Spec |     |       | Conditions            |
|------|-----------------|------------|-----|------|-----|-------|-----------------------|
| INO. |                 |            | Min | Тур  | Max | Units | Conditions            |
| 1    | Forward voltage | V          | -   | 1.0  | ı   | V     | I <sub>F</sub> =100mA |
| '    | Forward voltage | $V_{FHVD}$ | -   | 1.2  | -   | V     | I <sub>F</sub> =200mA |
| 2    | Reverse voltage | $V_{RHVD}$ | 200 | -    | -   | V     | I <sub>R</sub> =1μA   |

#### LV Noise-cut Diode

#### Table 11 Output LV Noise-cut Diode Characteristics

#### T<sub>A</sub>=25°C

| No.  | Items           | Symbol            | Spec |      |     | Units | Conditions            |
|------|-----------------|-------------------|------|------|-----|-------|-----------------------|
| INO. | items           | Symbol            | Min  | Тур  | Max | Units | Conditions            |
| 1    | Forward voltage | V                 | -    | 1.1  | -   | V     | I <sub>F</sub> =100mA |
| '    | Forward voltage | V <sub>FLVD</sub> | -    | 1.25 | -   | V     | I <sub>F</sub> =200mA |

# **Thermal Protection**

#### Table 12 Thermal Protection Characteristics

 $V_{LL} = 2.5 V, \ V_{DD}/V_{SS} = +/-5 V, \ T_A = 25^{o}C, \ unless \ otherwise \ specified.$ 

| No.  | Itama                     | Cumbal              |     | Spec |      | Units | Conditions                                               |  |
|------|---------------------------|---------------------|-----|------|------|-------|----------------------------------------------------------|--|
| INO. | Items                     | Symbol              | Min | Тур  | Max  | Units |                                                          |  |
| 1    | THP pull-up voltage       | V <sub>PUTHP</sub>  | 1   | -    | 5.25 | V     | Open drain                                               |  |
| 2    | THP output current        | I <sub>THP</sub>    | -   | 1.0  | -    | mA    | -                                                        |  |
| 3    | THP output low voltage    | V <sub>OLTHP</sub>  | -   | -    | 0.5  | V     | THP active, V <sub>LL</sub> =2.5V, I <sub>THP</sub> =1mA |  |
| 4    | THP temperature threshold | T <sub>THP</sub>    | 90  | 110  | 130  | °C    |                                                          |  |
| 5    | THP reset hysteresis      | T <sub>HYSTHP</sub> | -   | 10   | -    | °C    |                                                          |  |

# 5. Switching Time Diagram



Fig.5 Propagation delay and Output rise/fall time



Example waveforms: VPP/VNN=+/-60V,  $f_0$ =2.5MHz, 2-cycle, HV<sub>OUT</sub> load=220pF//200 $\Omega$ 

Fig.6 2<sup>nd</sup> harmonic distortion and Pulse cancellation



Fig.7 Output enable/disable and Clock enable/disable time



Fig.8 T/R Switch turn-on/off time

#### 6. Truth Table and Mode Control table

Table 13 Truth table

| Logic Inputs |       |       |       | Internal MOSFET state |      |      |      |     |     |     |      | Output state |     |                     |                     |
|--------------|-------|-------|-------|-----------------------|------|------|------|-----|-----|-----|------|--------------|-----|---------------------|---------------------|
| EN           | INx_2 | INx_1 | INx_0 | P1                    | N1   | P2   | N2   | P3  | N3  | ASW | TRSW |              |     | TX <sub>OUT</sub> x | LV <sub>OUT</sub> x |
|              |       |       |       | +HV1                  | -HV1 | +HV2 | -HV2 | GND | GND | GND | S1   | S2           | S3  | (internal node)     |                     |
| 0            | 0     | 0     | 0     | OFF                   | OFF  | OFF  | OFF  | OFF | OFF | OFF | OFF  | ON           | OFF | HiZ                 | 10kΩ                |
| 0            | 0     | 0     | 1     | OFF                   | OFF  | ON   | OFF  | OFF | OFF | OFF | OFF  | ON           | OFF | +HV2                | 10kΩ                |
| 0            | 0     | 1     | 0     | OFF                   | OFF  | OFF  | OFF  | OFF | OFF | OFF | ON   | OFF          | ON  | HiZ                 | HV <sub>OUT</sub> x |
| 0            | 0     | 1     | 1     | ON                    | OFF  | OFF  | OFF  | OFF | OFF | OFF | OFF  | ON           | OFF | +HV1                | 10kΩ                |
| 0            | 1     | 0     | 0     | OFF                   | OFF  | OFF  | OFF  | ON  | ON  | ON  | OFF  | ON           | OFF | GND                 | 10kΩ                |
| 0            | 1     | 0     | 1     | OFF                   | OFF  | OFF  | ON   | OFF | OFF | OFF | OFF  | ON           | OFF | -HV2                | 10kΩ                |
| 0            | 1     | 1     | 0     | OFF                   | OFF  | OFF  | OFF  | ON  | ON  | ON  | ON   | OFF          | ON  | GND                 | HV <sub>OUT</sub> x |
| 0            | 1     | 1     | 1     | OFF                   | ON   | OFF  | OFF  | OFF | OFF | OFF | OFF  | ON           | OFF | -HV1                | 10kΩ                |
| 1            | Х     | Х     | Х     | OFF                   | OFF  | OFF  | OFF  | OFF | OFF | OFF | OFF  | ON           | OFF | HiZ                 | 10kΩ                |

Note:  $V_{PP}1/V_{NN}1=+/-HV1$ ,  $V_{PP}2/V_{NN}2=+/-HV2$ , x=1~8

Table 14 P2/N2 drive current mode

|              |     |     | lout | [A]  |
|--------------|-----|-----|------|------|
| Current Mode | CC1 | CC0 | P2   | N2   |
| 0            | 0   | 0   | 0.64 | 0.64 |
| 1            | 0   | 1   | 0.96 | 0.96 |
| 2            | 1   | 0   | 1.28 | 1.28 |
| 3            | 1   | 1   | 1.6  | 1.6  |

#### Note:

Recommended mode is as follows:

- Current mode 2 or 3 for high-amplitude short cycle pulse waveforms, or for driving a heavy load
- Current mode 0 or 1 for low-amplitude long pulse train waveforms (e.g. CW), or for driving a light load

Table 15 TRSW S1-S2 turn-on overlap time control mode

|                   |     |     | S1-S2 ON          |
|-------------------|-----|-----|-------------------|
| TRSW Control Mode | TR1 | TR0 | overlap time [ns] |
| 0                 | 0   | 0   | 0 (default)       |
| 1                 | 0   | 1   | 100               |
| 2                 | 1   | 0   | 200               |
| 3                 | 1   | 1   | 300               |

Note: Detailed switching time diagram is shown in Fig.8

# 7. Pin Configuration

Table 16 Pin Configuration

| Pin# | Pin Name            | I/O | Function                                                                                                                         |
|------|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| 1    | IN2_1               | I   | The 2 <sup>nd</sup> significant bit of logic input of channel 2                                                                  |
| 2    | IN2_2               | I   | The most significant bit of logic input of channel 2                                                                             |
| 3    | IN3_0               | I   | The least significant bit of logic input of channel 3                                                                            |
| 4    | IN3_1               | I   | The 2 <sup>nd</sup> significant bit of logic input of channel 3                                                                  |
| 5    | IN3_2               | I   | The most significant bit of logic input of channel 3                                                                             |
| 6    | IN4_0               | I   | The least significant bit of logic input of channel 4                                                                            |
| 7    | IN4_1               | I   | The 2 <sup>nd</sup> significant bit of logic input of channel 4                                                                  |
| 8    | IN4_2               | I   | The most significant bit of logic input of channel 4                                                                             |
| 9    | $V_{DD}$            | -   | Positive low voltage power supply (+5V)                                                                                          |
| 10   | CLK                 | I   | Positive clock input (up to 200MHz)                                                                                              |
| 11   | CLKB                | I   | Negative clock Input (up to 200MHz)                                                                                              |
| 12   | GND                 | -   | Drive power ground (0V)                                                                                                          |
| 13   | LVDSTM              | I   | Control of LVDS termination between CLK and CLKB, Hi=embedded 100 $\Omega$ , Low=open (50k $\Omega$ internal pull-down resistor) |
| 14   | IN5_0               | I   | The least significant bit of logic input of channel 5                                                                            |
| 15   | IN5_1               | I   | The 2 <sup>nd</sup> significant bit of logic input of channel 5                                                                  |
| 16   | IN5_2               | ı   | The most significant bit of logic input of channel 5                                                                             |
| 17   | IN6_0               | ı   | The least significant bit of logic input of channel 6                                                                            |
| 18   | IN6_1               | ı   | The 2 <sup>nd</sup> significant bit of logic input of channel 6                                                                  |
| 19   | IN6_2               | ı   | The most significant bit of logic input of channel 6                                                                             |
| 20   | IN7_0               | ı   | The least significant bit of logic input of channel 7                                                                            |
| 21   | IN7_1               | 1   | The 2 <sup>nd</sup> significant bit of logic input of channel 7                                                                  |
| 22   | IN7_2               | I   | The most significant bit of logic input of channel 7                                                                             |
| 23   | IN8_0               | I   | The least significant bit of logic input of channel 8                                                                            |
| 24   | IN8_1               | I   | The 2 <sup>nd</sup> significant bit of logic input of channel 8                                                                  |
| 25   | IN8_2               | I   | The most significant bit of logic input of channel 8                                                                             |
| 26   | LV <sub>OUT</sub> 8 | 0   | Low voltage output of channel 8                                                                                                  |
| 27   | V <sub>FP</sub> 1   | -   | Built-in power supply for P-MOS (P1) gate drive                                                                                  |
| 28   | V <sub>PP</sub> 1   | -   | Positive high voltage power supply 1 (0 to +100V)                                                                                |
| 29   | V <sub>PP</sub> 1   | -   | Positive high voltage power supply 1 (0 to +100V)                                                                                |
| 30   | V <sub>PP</sub> 2   | -   | Positive high voltage power supply 2 (0 to +100V)                                                                                |
| 31   | V <sub>PP</sub> 2   | -   | Positive high voltage power supply 2 (0 to +100V)                                                                                |
| 32   | V <sub>FP</sub> 2   | -   | Built-in power supply for P-MOS (P2) gate drive                                                                                  |
| 33   | LV <sub>OUT</sub> 7 | 0   | Low voltage output of channel 7                                                                                                  |
| 34   | GND                 | -   | Drive power ground (0V)                                                                                                          |
| 35   | HV <sub>OUT</sub> 8 | 0   | High voltage output of channel 8                                                                                                 |
| 36   | HV <sub>OUT</sub> 7 | 0   | High voltage output of channel 7                                                                                                 |
| 37   | V <sub>FN</sub> 1   | -   | Built-in power supply for N-MOS (N1) gate drive                                                                                  |
| 38   | LV <sub>OUT</sub> 6 | 0   | Low voltage output of channel 6                                                                                                  |
| 39   | V <sub>NN</sub> 1   | -   | Negative high voltage power supply 1 (0 to -100V)                                                                                |
| 40   | V <sub>NN</sub> 1   | -   | Negative high voltage power supply 1 (0 to -100V)                                                                                |
| 41   | V <sub>NN</sub> 2   | -   | Negative high voltage power supply 2 (0 to -100V)                                                                                |
| 42   | HV <sub>OUT</sub> 6 | 0   | High voltage output of channel 6                                                                                                 |

Table 16 Pin Configuration (cont.)

| Pin# | Pin Name            | I/O | Function                                                                                                     |
|------|---------------------|-----|--------------------------------------------------------------------------------------------------------------|
| 43   | HV <sub>OUT</sub> 5 | 0   | High voltage output of channel 5                                                                             |
| 44   | $V_{NN}2$           |     | Negative high voltage power supply 2 (0 to -100V)                                                            |
| 45   | $V_{FN}2$           | -   | Built-in power supply for N-MOS (N2) gate drive                                                              |
| 46   | LV <sub>OUT</sub> 5 | 0   | Low voltage output of channel 5                                                                              |
| 47   | TR0                 | 1   | Lower bit of control of T/R switch S1 and S2 turn-on overlap time (50k $\Omega$ internal pull-down resistor) |
| 48   | TR1                 | I   | Upper bit of control of T/R switch S1 and S2 turn-on overlap time (50k $\Omega$ internal pull-down resistor) |
| 49   | CC0                 | I   | Lower bit of control of P2/N2 drive current (50k $\Omega$ internal pull-up resistor)                         |
| 50   | CC1                 |     | Upper bit of control of P2/N2 drive current (50 $k\Omega$ internal pull-up resistor)                         |
| 51   | $V_{SS}$            | -   | Negative low voltage power supply (-5V)                                                                      |
| 52   | $V_{LL}$            | -   | Positive voltage supply of logic input interface (1.8 to 5V)                                                 |
| 53   | GND                 | -   | Drive power ground (0V)                                                                                      |
| 54   | THP                 | 0   | Thermal protection output flag, open N-MOS drain                                                             |
| 55   | EN                  | I   | Control of drive output enable, Hi=disable, Low=enable (50kΩ internal pull-up resistor)                      |
| 56   | CLKEN               | ı   | Control of clock enable, Hi=clock disable, Low=clock enable (50kΩ internal pull-up resistor)                 |
| 57   | CLKIF               | I   | Control of clock interface, Hi=differential CMOS, Low=LVDS (50kΩ internal pull-up resistor)                  |
| 58   | GND                 | -   | Drive power ground (0V)                                                                                      |
| 59   | GND                 | -   | Drive power ground (0V)                                                                                      |
| 60   | LV <sub>OUT</sub> 4 | 0   | Low voltage output of channel 4                                                                              |
| 61   | V <sub>FN</sub> 2   | -   | Built-in power supply for N-MOS (N2) gate drive                                                              |
| 62   | V <sub>NN</sub> 2   | -   | Negative high voltage power supply 2 (0 to -100V)                                                            |
| 63   | HV <sub>OUT</sub> 4 | 0   | High voltage output of channel 4                                                                             |
| 64   | HV <sub>OUT</sub> 3 | 0   | High voltage output of channel 3                                                                             |
| 65   | V <sub>NN</sub> 2   | -   | Negative high voltage power supply 2 (0 to -100V)                                                            |
| 66   | V <sub>NN</sub> 1   | -   | Negative high voltage power supply 1 (0 to -100V)                                                            |
| 67   | V <sub>NN</sub> 1   | -   | Negative high voltage power supply 1 (0 to -100V)                                                            |
| 68   | LV <sub>OUT</sub> 3 | 0   | Low voltage output of channel 3                                                                              |
| 69   | V <sub>FN</sub> 1   | -   | Built-in power supply for N-MOS (N1) gate drive                                                              |
| 70   | HV <sub>OUT</sub> 2 | 0   | High voltage output of channel 2                                                                             |
| 71   | HV <sub>OUT</sub> 1 | 0   | High voltage output of channel 1                                                                             |
| 72   | GND                 | -   | Drive power ground (0V)                                                                                      |
| 73   | LV <sub>OUT</sub> 2 | 0   | Low voltage output of channel 2                                                                              |
| 74   | V <sub>FP</sub> 2   | -   | Built-in power supply for P-MOS (P2) gate drive                                                              |
| 75   | V <sub>PP</sub> 2   | -   | Positive high voltage power supply 2 (0 to +100V)                                                            |
| 76   | V <sub>PP</sub> 2   | -   | Positive high voltage power supply 2 (0 to +100V)                                                            |
| 77   | V <sub>PP</sub> 1   | -   | Positive high voltage power supply 1 (0 to +100V)                                                            |
| 78   | V <sub>PP</sub> 1   | -   | Positive high voltage power supply 1 (0 to +100V)                                                            |
| 79   | V <sub>FP</sub> 1   | -   | Built-in power supply for P-MOS (P1) gate drive                                                              |
| 80   | LV <sub>OUT</sub> 1 | 0   | Low voltage output of channel 1                                                                              |
| 81   | IN1_0               | ı   | The least significant bit of logic input of channel 1                                                        |
| 82   | IN1_1               | ı   | The 2 <sup>nd</sup> significant bit of logic input of channel 1                                              |
| 83   | IN1 2               | ı   | The most significant bit of logic input of channel 1                                                         |
| 84   | IN2_0               | ı   | The least significant bit of logic input of channel 2                                                        |

# 8. Package Outline



Fig.9 Package Outline (84-Lead QFN Package)

# 9. Package Marking



| No.       | Code                                                         |
|-----------|--------------------------------------------------------------|
| (2)       | Year sealed : the last one digit of the year                 |
| (3)       | Month sealed : A~M (exc. " I ") in the order of Jan. to Dec. |
| (4)       | Week sealed : 1~5                                            |
| (5)~(14)  | HDL6M05586 (product name)                                    |
| (15)~(24) | Quality control code                                         |
| (25)~(29) | Country of origin                                            |

Fig.10 Package Marking

# 10. Transport Media, Quantity



Fig.12 Transport Media, Quantity

## 11. Mounting, Storage

# 11.1 Mounting Pad Design Example



Fig.13 Mounting Pad Design Example

#### 11.2 Storage Conditions

- 11.2.1 The storage location should be kept at 5 to 35 °C and 40 to 70% relative humidity. Keeping in a dry box is recommended. Moisture-proof property is assured for 12 months from delivery date for sealed moisture-proof packing, while it is guaranteed for 7 days from unpacked date under the condition above.
- 11.2.2 When the storage conditions do not conform to those above or other conditions occur indicating moisture exposure, the ICs should be dried to avoid package cracks. A baking process at 125 °C lasting for 24 hours results in sufficient dehumidification. The baking is not allowed more than twice, and the ICs should be mounted within 7 days after initial baking or within 10 days of total exposure after the second dehumidification.

#### 11.3 Reflow Conditions

Typical full heating methods such as Infrared (IR), Hot air, and N2 reflow process are applicable. IR/Air reflow heating conditions are shown below.



Fig.14 IR/Air Reflow Heating Conditions

#### 12. Important Notice

- 12.1 ABLIC Inc. warrants performance of its hardware products (hereinafter called "products") to the specifications applicable at the time of sale in accordance with the Product Specification. Testing and other quality control techniques are utilized to the extent ABLIC Inc. needs to meet specifications described in the Product Specification. Specific testing of all parameters of each device is not necessarily performed, except those mandated by related laws and/or regulations.
- 12.2 Should any claim be made within one month of product delivery about products' failure to meet performance described in the Product Specification, all the products in relevant lot(s) shall be retested and re-delivered. Products delivered more than one month before of such claim shall not be counted for such response.
- 12.3 ABLIC Inc. assumes no obligation or any way of compensation should any fault about customer products and applications using ABLIC Inc. products be found in marketplace. Only in such a case fault of ABLIC Inc. is evident and products concerned do not meet the Product Specification, compensation shall be conducted if claimed within one year of product delivery up to in the way of product replacement or payment of equivalent amount.
- 12.4 ABLIC Inc. reserves the right to make changes to the Product Specification at any time and to discontinue mass production of the relevant products without notice. Customers are advised before placing orders to confirm that the Product Specification of inquiry is the latest version and that the relevant product is currently on mass production status.
- 12.5 In no event shall ABLIC Inc. be liable for any damage that may result from an accident or any other cause during operation of the user's units according to the Product Specification. ABLIC Inc. assumes no responsibility for any intellectual property claims or any other problems that may result from applications of information, products or circuits described in the Product Specification.
- 12.6 No license is granted by the Product Specification under any patents or other rights of any third party or ABLIC Inc.
- 12.7 The Product Specification may not be reproduced or duplicated, in any form, in whole or in part, without the expressed written permission of ABLIC Inc.
- 12.8 Resale of ABLIC Inc. products with statements different from or beyond the parameters described in the Product Specification voids all express and any implied warranties for the products, and is an unfair and deceptive business practice. ABLIC Inc. is not responsible or liable for any such statements.
- 12.9 Products (technologies) described in the Product Specification are not to be provided to any party whose purpose in their application will hinder maintenance of international peace and safety nor are they to be applied to that purpose by their direct purchasers or any third party. When exporting those products (technologies), the necessary procedures are to be taken in accordance with related laws and regulations.

#### 13. Cautions

- 13.1 Customers are advised to follow the cautions below to protect products from damage caused by electrical static discharge (ESD).
  - 13.1.1 Material of container or any device to carry products should be free from ESD, which may be caused by vibration while transportation. It is recommended that electric-conductive container or aluminum sheet be used as an effective countermeasure.
  - 13.1.2 Those what touch products such as work platform, machine, measurement/test equipment should be grounded.
  - 13.1.3 Those who deal with products should be grounded through a large series impedance around  $100k\Omega$  to  $1M\Omega$ .
  - 13.1.4 Prevent friction with other materials made with high polymer.
  - 13.1.5 Prevent vibration or friction when carrying the printed circuit board (PCB) where products are mounted. To short circuit terminals is a recommended countermeasure to keep the same electric potential on the PCB.
  - 13.1.6 Avoid dealing with or storing products in an extremely arid environment.
- 13.2 "Absolute maximum ratings" should never be exceeded during use regardless of any change in external conditions. Otherwise, products may be damaged or destroyed. In no event shall ABLIC Inc. be liable for any failure in products or any secondary damage resulting from use at a value exceeding the absolute maximum ratings.
- 13.3 Products may experience failures due to accident or unexpected surge voltages. Accordingly, adopt safe design features, such as redundancy or prevention of erroneous action, to avoid extensive damage in the event of a failure. (If a semiconductor device fails, there may be cases in which the semiconductor device, wiring or wiring pattern will emit smoke or cause a fire or in which the semiconductor device will burst.)
- 13.4 Products may experience failures or malfunction in poor surroundings, such as electrical leakage in products due to long-term use in high humidity, malfunctioning or permanent damage due to chemical reaction of products in corrosive environment or due to discharge by strongly charged object near products or due to excessive mechanical shock. To use products in radiation environment is not assumed. To use products near material easy to ignite may cause a fire due to its flammable package. Avoid using products in such environment or take appropriate countermeasures depending on the environment.
- 13.5 Products are not designed, manufactured, or warranted to be suitable for use where extremely high reliability is required (such as use in nuclear power control, aerospace and aviation, traffic equipment, life-support-related medical equipment, fuel control equipment and various kinds of safety equipment). Inclusion of products in such application shall be fully at the risk of customers. ABLIC Inc. assumes no liability for applications assistance, customer product design, or performance.

#### **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not responsible for damages caused by the incorrect information described herein.
- 4. Be careful to use the products within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not responsible for damages caused by failures and / or accidents, etc. that occur due to the use of the products outside their specified ranges.
- 5. When using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not apply the products to the above listed devices and equipments without prior written permission by ABLIC Inc. Especially, the products cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.
  - Prior consultation with our sales office is required when considering the above uses.
  - ABLIC Inc. is not responsible for damages caused by unauthorized or unspecified use of our products.
- 9. Semiconductor products may fail or malfunction with some probability.
  - The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system must be sufficiently evaluated and applied on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party without the express permission of ABLIC Inc. is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

2.0-2018.01

